Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 17 | |
| 18 | include "MipsInstrFormats.td" |
| 19 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 21 | // Mips profiles and nodes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 22 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 23 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 24 | def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 25 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 26 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 27 | SDTCisSameAs<1, 2>, |
| 28 | SDTCisSameAs<3, 4>, |
| 29 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 30 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 31 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 32 | def SDT_MipsMAddMSub : SDTypeProfile<0, 4, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 33 | [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 34 | SDTCisSameAs<1, 2>, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 35 | SDTCisSameAs<2, 3>]>; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 36 | def SDT_MipsDivRem : SDTypeProfile<0, 2, |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 37 | [SDTCisInt<0>, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 38 | SDTCisSameAs<0, 1>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 39 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 40 | def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 41 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 42 | def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, iPTR>]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 44 | def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 45 | |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 46 | def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 47 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>; |
| 48 | def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 49 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>, |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 50 | SDTCisSameAs<0, 4>]>; |
| 51 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 52 | // Call |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 53 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 54 | [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 55 | SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 56 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 57 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 58 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 59 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 60 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 61 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 62 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 63 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 64 | // TlsGd node is used to handle General Dynamic TLS |
| 65 | def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>; |
| 66 | |
| 67 | // TprelHi and TprelLo nodes are used to handle Local Exec TLS |
| 68 | def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>; |
| 69 | def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>; |
| 70 | |
| 71 | // Thread pointer |
| 72 | def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>; |
| 73 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 74 | // Return |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 75 | def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 76 | SDNPOptInGlue]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 77 | |
| 78 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 79 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 81 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 83 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 84 | // MAdd*/MSub* nodes |
| 85 | def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub, |
| 86 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 87 | def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub, |
| 88 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 89 | def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub, |
| 90 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 91 | def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub, |
| 92 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 93 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 94 | // DivRem(u) nodes |
| 95 | def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem, |
| 96 | [SDNPOutGlue]>; |
| 97 | def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem, |
| 98 | [SDNPOutGlue]>; |
| 99 | |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 100 | // Target constant nodes that are not part of any isel patterns and remain |
| 101 | // unchanged can cause instructions with illegal operands to be emitted. |
| 102 | // Wrapper node patterns give the instruction selector a chance to replace |
| 103 | // target constant nodes that would otherwise remain unchanged with ADDiu |
| 104 | // nodes. Without these wrapper node patterns, the following conditional move |
| 105 | // instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is |
| 106 | // compiled: |
| 107 | // movn %got(d)($gp), %got(c)($gp), $4 |
| 108 | // This instruction is illegal since movn can take only register operands. |
| 109 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 110 | def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>; |
| 111 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 112 | // Pointer to dynamically allocated stack area. |
| 113 | def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc, |
| 114 | [SDNPHasChain, SDNPInGlue]>; |
| 115 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 116 | def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>; |
| 117 | |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 118 | def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>; |
| 119 | def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>; |
| 120 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 121 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 122 | // Mips Instruction Predicate Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 124 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">; |
| 125 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 126 | def HasSwap : Predicate<"Subtarget.hasSwap()">; |
| 127 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">; |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 128 | def HasMips32 : Predicate<"Subtarget.hasMips32()">; |
| 129 | def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">; |
Akira Hatanaka | 1acb7df | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 130 | def HasMips64 : Predicate<"Subtarget.hasMips64()">; |
| 131 | def NotMips64 : Predicate<"!Subtarget.hasMips64()">; |
| 132 | def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 133 | def IsN64 : Predicate<"Subtarget.isABI_N64()">; |
| 134 | def NotN64 : Predicate<"!Subtarget.isABI_N64()">; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 135 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 136 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 137 | // Mips Operand, Complex Patterns and Transformations Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 139 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 140 | // Instruction operand types |
| 141 | def brtarget : Operand<OtherVT>; |
| 142 | def calltarget : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 143 | def simm16 : Operand<i32>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 144 | def simm16_64 : Operand<i64>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 145 | def shamt : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 146 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 147 | // Unsigned Operand |
| 148 | def uimm16 : Operand<i32> { |
| 149 | let PrintMethod = "printUnsignedImm"; |
| 150 | } |
| 151 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 152 | // Address operand |
| 153 | def mem : Operand<i32> { |
| 154 | let PrintMethod = "printMemOperand"; |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 155 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 158 | def mem64 : Operand<i64> { |
| 159 | let PrintMethod = "printMemOperand"; |
| 160 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 161 | } |
| 162 | |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 163 | def mem_ea : Operand<i32> { |
| 164 | let PrintMethod = "printMemOperandEA"; |
| 165 | let MIOperandInfo = (ops CPURegs, simm16); |
| 166 | } |
| 167 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 168 | // Transformation Function - get the lower 16 bits. |
| 169 | def LO16 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 170 | return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 171 | }]>; |
| 172 | |
| 173 | // Transformation Function - get the higher 16 bits. |
| 174 | def HI16 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 175 | return getI32Imm((unsigned)N->getZExtValue() >> 16); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 176 | }]>; |
| 177 | |
| 178 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 179 | // e.g. addi, andi |
Jakob Stoklund Olesen | 7552a3d | 2010-08-18 23:56:46 +0000 | [diff] [blame] | 180 | def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 181 | |
| 182 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 183 | // The LO16 param means that only the lower 16 bits of the node |
| 184 | // immediate are caught. |
| 185 | // e.g. addiu, sltiu |
| 186 | def immZExt16 : PatLeaf<(imm), [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 187 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 188 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 189 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 190 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 191 | }], LO16>; |
| 192 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 193 | // shamt field must fit in 5 bits. |
Akira Hatanaka | a01820a | 2011-10-17 18:01:00 +0000 | [diff] [blame] | 194 | def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 195 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 196 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 197 | // since load and store instructions from stack used it. |
Chris Lattner | eb079a3 | 2010-02-14 21:53:19 +0000 | [diff] [blame] | 198 | def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 199 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 201 | // Pattern fragment for load/store |
| 202 | //===----------------------------------------------------------------------===// |
| 203 | class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{ |
| 204 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 205 | return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment(); |
| 206 | }]>; |
| 207 | |
| 208 | class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{ |
| 209 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 210 | return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment(); |
| 211 | }]>; |
| 212 | |
| 213 | class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr), |
| 214 | (Node node:$val, node:$ptr), [{ |
| 215 | StoreSDNode *SD = cast<StoreSDNode>(N); |
| 216 | return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment(); |
| 217 | }]>; |
| 218 | |
| 219 | class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr), |
| 220 | (Node node:$val, node:$ptr), [{ |
| 221 | StoreSDNode *SD = cast<StoreSDNode>(N); |
| 222 | return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment(); |
| 223 | }]>; |
| 224 | |
| 225 | // Load/Store PatFrags. |
| 226 | def sextloadi16_a : AlignedLoad<sextloadi16>; |
| 227 | def zextloadi16_a : AlignedLoad<zextloadi16>; |
| 228 | def extloadi16_a : AlignedLoad<extloadi16>; |
| 229 | def load_a : AlignedLoad<load>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 230 | def sextloadi32_a : AlignedLoad<sextloadi32>; |
| 231 | def zextloadi32_a : AlignedLoad<zextloadi32>; |
| 232 | def extloadi32_a : AlignedLoad<extloadi32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 233 | def truncstorei16_a : AlignedStore<truncstorei16>; |
| 234 | def store_a : AlignedStore<store>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 235 | def truncstorei32_a : AlignedStore<truncstorei32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 236 | def sextloadi16_u : UnalignedLoad<sextloadi16>; |
| 237 | def zextloadi16_u : UnalignedLoad<zextloadi16>; |
| 238 | def extloadi16_u : UnalignedLoad<extloadi16>; |
| 239 | def load_u : UnalignedLoad<load>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 240 | def sextloadi32_u : UnalignedLoad<sextloadi32>; |
| 241 | def zextloadi32_u : UnalignedLoad<zextloadi32>; |
| 242 | def extloadi32_u : UnalignedLoad<extloadi32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 243 | def truncstorei16_u : UnalignedStore<truncstorei16>; |
| 244 | def store_u : UnalignedStore<store>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 245 | def truncstorei32_u : UnalignedStore<truncstorei32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 246 | |
| 247 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 248 | // Instructions specific format |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 249 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 250 | |
Akira Hatanaka | 76d9f1c | 2011-10-11 23:12:12 +0000 | [diff] [blame] | 251 | // Arithmetic and logical instructions with 3 register operands. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 252 | class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode, |
| 253 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 254 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 255 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 256 | [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> { |
| 257 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 258 | let isCommutable = isComm; |
| 259 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 260 | |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 261 | class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm, |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 262 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 263 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 264 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> { |
| 265 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 266 | let isCommutable = isComm; |
| 267 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 268 | |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 269 | // Arithmetic and logical instructions with 2 register operands. |
| 270 | class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode, |
| 271 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
| 272 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$i), |
| 273 | !strconcat(instr_asm, "\t$rt, $rs, $i"), |
| 274 | [(set RC:$rt, (OpNode RC:$rs, imm_type:$i))], IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 275 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 276 | class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode, |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 277 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
| 278 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$i), |
| 279 | !strconcat(instr_asm, "\t$rt, $rs, $i"), [], IIAlu>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 280 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 281 | // Arithmetic Multiply ADD/SUB |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 282 | let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 283 | class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> : |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 284 | FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt), |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 285 | !strconcat(instr_asm, "\t$rs, $rt"), |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 286 | [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 287 | let rd = 0; |
| 288 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 289 | let isCommutable = isComm; |
| 290 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 291 | |
| 292 | // Logical |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 293 | class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>: |
| 294 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 295 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 296 | [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 297 | let shamt = 0; |
| 298 | let isCommutable = 1; |
| 299 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 300 | |
| 301 | // Shifts |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 302 | class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm, |
| 303 | SDNode OpNode, PatFrag PF, Operand ImmOpnd, |
| 304 | RegisterClass RC>: |
| 305 | FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 306 | !strconcat(instr_asm, "\t$rd, $rt, $shamt"), |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 307 | [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> { |
| 308 | let rs = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 309 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 310 | |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 311 | // 32-bit shift instructions. |
| 312 | class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm, |
| 313 | SDNode OpNode>: |
| 314 | shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>; |
| 315 | |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 316 | class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm, |
| 317 | SDNode OpNode, RegisterClass RC>: |
| 318 | FR<0x00, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 319 | !strconcat(instr_asm, "\t$rd, $rt, $rs"), |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 320 | [(set RC:$rd, (OpNode RC:$rt, RC:$rs))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 321 | let shamt = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 322 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 323 | |
| 324 | // Load Upper Imediate |
| 325 | class LoadUpper<bits<6> op, string instr_asm>: |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 326 | FI<op, (outs CPURegs:$rt), (ins uimm16:$imm), |
| 327 | !strconcat(instr_asm, "\t$rt, $imm"), [], IIAlu> { |
| 328 | let rs = 0; |
| 329 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 330 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 331 | // Memory Load/Store |
Akira Hatanaka | 8ddf653 | 2011-09-09 20:45:50 +0000 | [diff] [blame] | 332 | let canFoldAsLoad = 1 in |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 333 | class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 334 | Operand MemOpnd, bit Pseudo>: |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 335 | FI<op, (outs RC:$rt), (ins MemOpnd:$addr), |
| 336 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 337 | [(set RC:$rt, (OpNode addr:$addr))], IILoad> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 338 | let isPseudo = Pseudo; |
| 339 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 340 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 341 | class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 342 | Operand MemOpnd, bit Pseudo>: |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 343 | FI<op, (outs), (ins RC:$rt, MemOpnd:$addr), |
| 344 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 345 | [(OpNode RC:$rt, addr:$addr)], IIStore> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 346 | let isPseudo = Pseudo; |
| 347 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 348 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 349 | // 32-bit load. |
| 350 | multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 351 | bit Pseudo = 0> { |
| 352 | def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
| 353 | Requires<[NotN64]>; |
| 354 | def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
| 355 | Requires<[IsN64]>; |
| 356 | } |
| 357 | |
| 358 | // 64-bit load. |
| 359 | multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 360 | bit Pseudo = 0> { |
| 361 | def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
| 362 | Requires<[NotN64]>; |
| 363 | def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
| 364 | Requires<[IsN64]>; |
| 365 | } |
| 366 | |
| 367 | // 32-bit store. |
| 368 | multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 369 | bit Pseudo = 0> { |
| 370 | def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
| 371 | Requires<[NotN64]>; |
| 372 | def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
| 373 | Requires<[IsN64]>; |
| 374 | } |
| 375 | |
| 376 | // 64-bit store. |
| 377 | multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 378 | bit Pseudo = 0> { |
| 379 | def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
| 380 | Requires<[NotN64]>; |
| 381 | def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
| 382 | Requires<[IsN64]>; |
| 383 | } |
| 384 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 385 | // Conditional Branch |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 386 | class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>: |
| 387 | CBranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$offset), |
| 388 | !strconcat(instr_asm, "\t$rs, $rt, $offset"), |
| 389 | [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch> { |
| 390 | let isBranch = 1; |
| 391 | let isTerminator = 1; |
| 392 | let hasDelaySlot = 1; |
| 393 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 394 | |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 395 | class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op, |
| 396 | RegisterClass RC>: |
| 397 | CBranchBase<op, (outs), (ins RC:$rs, brtarget:$offset), |
| 398 | !strconcat(instr_asm, "\t$rs, $offset"), |
| 399 | [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch> { |
| 400 | let rt = _rt; |
| 401 | let isBranch = 1; |
| 402 | let isTerminator = 1; |
| 403 | let hasDelaySlot = 1; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 404 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 405 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 406 | // SetCC |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 407 | class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op, |
| 408 | RegisterClass RC>: |
| 409 | FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt), |
| 410 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 411 | [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 412 | IIAlu> { |
| 413 | let shamt = 0; |
| 414 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 415 | |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 416 | class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od, |
| 417 | PatLeaf imm_type, RegisterClass RC>: |
| 418 | FI<op, (outs CPURegs:$rd), (ins RC:$rs, Od:$i), |
| 419 | !strconcat(instr_asm, "\t$rd, $rs, $i"), |
| 420 | [(set CPURegs:$rd, (cond_op RC:$rs, imm_type:$i))], |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 421 | IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 422 | |
| 423 | // Unconditional branch |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 424 | let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 425 | class JumpFJ<bits<6> op, string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 426 | FJ<op, (outs), (ins brtarget:$target), |
| 427 | !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 428 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 429 | let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 430 | class JumpFR<bits<6> op, bits<6> func, string instr_asm>: |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 431 | FR<op, func, (outs), (ins CPURegs:$rs), |
| 432 | !strconcat(instr_asm, "\t$rs"), [(brind CPURegs:$rs)], IIBranch> { |
| 433 | let rt = 0; |
| 434 | let rd = 0; |
| 435 | let shamt = 0; |
| 436 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 437 | |
| 438 | // Jump and Link (Call) |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 439 | let isCall=1, hasDelaySlot=1, |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 440 | // All calls clobber the non-callee saved registers... |
Jakob Stoklund Olesen | de12e43 | 2010-02-17 20:18:50 +0000 | [diff] [blame] | 441 | Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9, |
| 442 | K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in { |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 443 | class JumpLink<bits<6> op, string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 444 | FJ<op, (outs), (ins calltarget:$target, variable_ops), |
| 445 | !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)], |
| 446 | IIBranch>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 447 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 448 | class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 449 | FR<op, func, (outs), (ins CPURegs:$rs, variable_ops), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 450 | !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> { |
| 451 | let rt = 0; |
| 452 | let rd = 31; |
| 453 | let shamt = 0; |
| 454 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 455 | |
| 456 | class BranchLink<string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 457 | FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 458 | !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch> { |
| 459 | let rt = 0; |
| 460 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 461 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 462 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 463 | // Mul, Div |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 464 | class Mult<bits<6> func, string instr_asm, InstrItinClass itin, |
| 465 | RegisterClass RC, list<Register> DefRegs>: |
| 466 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 467 | !strconcat(instr_asm, "\t$rs, $rt"), [], itin> { |
| 468 | let rd = 0; |
| 469 | let shamt = 0; |
| 470 | let isCommutable = 1; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 471 | let Defs = DefRegs; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 472 | } |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 473 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 474 | class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>: |
| 475 | Mult<func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 476 | |
| 477 | class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin, |
| 478 | RegisterClass RC, list<Register> DefRegs>: |
| 479 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
| 480 | !strconcat(instr_asm, "\t$$zero, $rs, $rt"), |
| 481 | [(op RC:$rs, RC:$rt)], itin> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 482 | let rd = 0; |
| 483 | let shamt = 0; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 484 | let Defs = DefRegs; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 485 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 486 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 487 | class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>: |
| 488 | Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 489 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 490 | // Move from Hi/Lo |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame^] | 491 | class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 492 | list<Register> UseRegs>: |
| 493 | FR<0x00, func, (outs RC:$rd), (ins), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 494 | !strconcat(instr_asm, "\t$rd"), [], IIHiLo> { |
| 495 | let rs = 0; |
| 496 | let rt = 0; |
| 497 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame^] | 498 | let Uses = UseRegs; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 499 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 500 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame^] | 501 | class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 502 | list<Register> DefRegs>: |
| 503 | FR<0x00, func, (outs), (ins RC:$rs), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 504 | !strconcat(instr_asm, "\t$rs"), [], IIHiLo> { |
| 505 | let rt = 0; |
| 506 | let rd = 0; |
| 507 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame^] | 508 | let Defs = DefRegs; |
Akira Hatanaka | 3678793 | 2011-10-03 19:28:44 +0000 | [diff] [blame] | 509 | } |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 510 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 511 | class EffectiveAddress<string instr_asm> : |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 512 | FI<0x09, (outs CPURegs:$rt), (ins mem_ea:$addr), |
| 513 | instr_asm, [(set CPURegs:$rt, addr:$addr)], IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 514 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 515 | // Count Leading Ones/Zeros in Word |
Bruno Cardoso Lopes | c4bb67c | 2010-11-10 02:13:22 +0000 | [diff] [blame] | 516 | class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>: |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 517 | FR<0x1c, func, (outs CPURegs:$rd), (ins CPURegs:$rs), |
| 518 | !strconcat(instr_asm, "\t$rd, $rs"), pattern, IIAlu>, |
Bruno Cardoso Lopes | c4bb67c | 2010-11-10 02:13:22 +0000 | [diff] [blame] | 519 | Requires<[HasBitCount]> { |
| 520 | let shamt = 0; |
| 521 | let rt = rd; |
| 522 | } |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 523 | |
| 524 | // Sign Extend in Register. |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 525 | class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>: |
| 526 | FR<0x3f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt), |
| 527 | !strconcat(instr_asm, "\t$rd, $rt"), |
| 528 | [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> { |
| 529 | let rs = 0; |
| 530 | let shamt = sa; |
| 531 | let Predicates = [HasSEInReg]; |
| 532 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 533 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 534 | // Byte Swap |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 535 | class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>: |
| 536 | FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt), |
| 537 | !strconcat(instr_asm, "\t$rd, $rt"), |
| 538 | [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> { |
| 539 | let rs = 0; |
| 540 | let shamt = sa; |
| 541 | let Predicates = [HasSwap]; |
| 542 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 543 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 544 | // Read Hardware |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 545 | class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$rt), (ins HWRegs:$rd), |
| 546 | "rdhwr\t$rt, $rd", [], IIAlu> { |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 547 | let rs = 0; |
| 548 | let shamt = 0; |
| 549 | } |
| 550 | |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 551 | // Ext and Ins |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 552 | class ExtIns<bits<6> _funct, string instr_asm, dag outs, dag ins, |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 553 | list<dag> pattern, InstrItinClass itin>: |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 554 | FR<0x1f, _funct, outs, ins, !strconcat(instr_asm, " $rt, $rs, $pos, $sz"), |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 555 | pattern, itin>, Requires<[HasMips32r2]> { |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 556 | bits<5> pos; |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 557 | bits<5> sz; |
| 558 | let rd = sz; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 559 | let shamt = pos; |
| 560 | } |
| 561 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 562 | // Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*). |
Akira Hatanaka | de9416e | 2011-07-20 00:53:09 +0000 | [diff] [blame] | 563 | class Atomic2Ops<PatFrag Op, string Opstr> : |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 564 | MipsPseudo<(outs CPURegs:$dst), (ins CPURegs:$ptr, CPURegs:$incr), |
| 565 | !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"), |
| 566 | [(set CPURegs:$dst, |
| 567 | (Op CPURegs:$ptr, CPURegs:$incr))]>; |
| 568 | |
| 569 | // Atomic Compare & Swap. |
| 570 | class AtomicCmpSwap<PatFrag Op, string Width> : |
| 571 | MipsPseudo<(outs CPURegs:$dst), |
| 572 | (ins CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap), |
| 573 | !strconcat("atomic_cmp_swap_", Width, |
| 574 | "\t$dst, $ptr, $cmp, $swap"), |
| 575 | [(set CPURegs:$dst, |
| 576 | (Op CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap))]>; |
| 577 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 578 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 579 | // Pseudo instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 580 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 581 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 582 | // As stack alignment is always done with addiu, we need a 16-bit immediate |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 583 | let Defs = [SP], Uses = [SP] in { |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 584 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 585 | "!ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 586 | [(callseq_start timm:$amt)]>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 587 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 588 | "!ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 589 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 590 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 591 | |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 592 | // Some assembly macros need to avoid pseudoinstructions and assembler |
| 593 | // automatic reodering, we should reorder ourselves. |
| 594 | def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>; |
| 595 | def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>; |
| 596 | def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>; |
| 597 | def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>; |
| 598 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 599 | // These macros are inserted to prevent GAS from complaining |
Bruno Cardoso Lopes | 99027d7 | 2011-03-04 20:48:08 +0000 | [diff] [blame] | 600 | // when using the AT register. |
| 601 | def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>; |
| 602 | def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>; |
| 603 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 604 | // When handling PIC code the assembler needs .cpload and .cprestore |
| 605 | // directives. If the real instructions corresponding these directives |
| 606 | // are used, we have the same behavior, but get also a bunch of warnings |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 607 | // from the assembler. |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 608 | def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>; |
Akira Hatanaka | 78d62b2 | 2011-07-07 22:06:18 +0000 | [diff] [blame] | 609 | def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 610 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 611 | let usesCustomInserter = 1 in { |
Akira Hatanaka | de9416e | 2011-07-20 00:53:09 +0000 | [diff] [blame] | 612 | def ATOMIC_LOAD_ADD_I8 : Atomic2Ops<atomic_load_add_8, "load_add_8">; |
| 613 | def ATOMIC_LOAD_ADD_I16 : Atomic2Ops<atomic_load_add_16, "load_add_16">; |
| 614 | def ATOMIC_LOAD_ADD_I32 : Atomic2Ops<atomic_load_add_32, "load_add_32">; |
| 615 | def ATOMIC_LOAD_SUB_I8 : Atomic2Ops<atomic_load_sub_8, "load_sub_8">; |
| 616 | def ATOMIC_LOAD_SUB_I16 : Atomic2Ops<atomic_load_sub_16, "load_sub_16">; |
| 617 | def ATOMIC_LOAD_SUB_I32 : Atomic2Ops<atomic_load_sub_32, "load_sub_32">; |
| 618 | def ATOMIC_LOAD_AND_I8 : Atomic2Ops<atomic_load_and_8, "load_and_8">; |
| 619 | def ATOMIC_LOAD_AND_I16 : Atomic2Ops<atomic_load_and_16, "load_and_16">; |
| 620 | def ATOMIC_LOAD_AND_I32 : Atomic2Ops<atomic_load_and_32, "load_and_32">; |
| 621 | def ATOMIC_LOAD_OR_I8 : Atomic2Ops<atomic_load_or_8, "load_or_8">; |
| 622 | def ATOMIC_LOAD_OR_I16 : Atomic2Ops<atomic_load_or_16, "load_or_16">; |
| 623 | def ATOMIC_LOAD_OR_I32 : Atomic2Ops<atomic_load_or_32, "load_or_32">; |
| 624 | def ATOMIC_LOAD_XOR_I8 : Atomic2Ops<atomic_load_xor_8, "load_xor_8">; |
| 625 | def ATOMIC_LOAD_XOR_I16 : Atomic2Ops<atomic_load_xor_16, "load_xor_16">; |
| 626 | def ATOMIC_LOAD_XOR_I32 : Atomic2Ops<atomic_load_xor_32, "load_xor_32">; |
| 627 | def ATOMIC_LOAD_NAND_I8 : Atomic2Ops<atomic_load_nand_8, "load_nand_8">; |
| 628 | def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, "load_nand_16">; |
| 629 | def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, "load_nand_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 630 | |
Akira Hatanaka | de9416e | 2011-07-20 00:53:09 +0000 | [diff] [blame] | 631 | def ATOMIC_SWAP_I8 : Atomic2Ops<atomic_swap_8, "swap_8">; |
| 632 | def ATOMIC_SWAP_I16 : Atomic2Ops<atomic_swap_16, "swap_16">; |
| 633 | def ATOMIC_SWAP_I32 : Atomic2Ops<atomic_swap_32, "swap_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 634 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 635 | def ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap<atomic_cmp_swap_8, "8">; |
| 636 | def ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap<atomic_cmp_swap_16, "16">; |
| 637 | def ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap<atomic_cmp_swap_32, "32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 640 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 641 | // Instruction definition |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 642 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 643 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 644 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 645 | // MipsI Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 646 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 647 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 648 | /// Arithmetic Instructions (ALU Immediate) |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 649 | def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>; |
| 650 | def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 651 | def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>; |
| 652 | def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 653 | def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>; |
| 654 | def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>; |
| 655 | def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 656 | def LUi : LoadUpper<0x0f, "lui">; |
| 657 | |
| 658 | /// Arithmetic Instructions (3-Operand, R-Type) |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 659 | def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>; |
| 660 | def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>; |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 661 | def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>; |
| 662 | def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 663 | def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>; |
| 664 | def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>; |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 665 | def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>; |
| 666 | def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>; |
| 667 | def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>; |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 668 | def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 669 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 670 | /// Shift Instructions |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 671 | def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>; |
| 672 | def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>; |
| 673 | def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 674 | def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>; |
| 675 | def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>; |
| 676 | def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 677 | |
| 678 | // Rotate Instructions |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 679 | let Predicates = [HasMips32r2] in { |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 680 | def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 681 | def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 682 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 683 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 684 | /// Load and Store Instructions |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 685 | /// aligned |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 686 | defm LB : LoadM32<0x20, "lb", sextloadi8>; |
| 687 | defm LBu : LoadM32<0x24, "lbu", zextloadi8>; |
| 688 | defm LH : LoadM32<0x21, "lh", sextloadi16_a>; |
| 689 | defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>; |
| 690 | defm LW : LoadM32<0x23, "lw", load_a>; |
| 691 | defm SB : StoreM32<0x28, "sb", truncstorei8>; |
| 692 | defm SH : StoreM32<0x29, "sh", truncstorei16_a>; |
| 693 | defm SW : StoreM32<0x2b, "sw", store_a>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 694 | |
| 695 | /// unaligned |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 696 | defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>; |
| 697 | defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>; |
| 698 | defm ULW : LoadM32<0x23, "ulw", load_u, 1>; |
| 699 | defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>; |
| 700 | defm USW : StoreM32<0x2b, "usw", store_u, 1>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 701 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 702 | let hasSideEffects = 1 in |
| 703 | def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype", |
| 704 | [(MipsSync imm:$stype)], NoItinerary> |
| 705 | { |
| 706 | let opcode = 0; |
| 707 | let Inst{25-11} = 0; |
| 708 | let Inst{5-0} = 15; |
| 709 | } |
| 710 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 711 | /// Load-linked, Store-conditional |
Akira Hatanaka | 8ddf653 | 2011-09-09 20:45:50 +0000 | [diff] [blame] | 712 | let mayLoad = 1 in |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 713 | def LL : FI<0x30, (outs CPURegs:$dst), (ins mem:$addr), |
| 714 | "ll\t$dst, $addr", [], IILoad>; |
Akira Hatanaka | 0d7d0b5 | 2011-07-18 18:52:12 +0000 | [diff] [blame] | 715 | let mayStore = 1, Constraints = "$src = $dst" in |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 716 | def SC : FI<0x38, (outs CPURegs:$dst), (ins CPURegs:$src, mem:$addr), |
| 717 | "sc\t$src, $addr", [], IIStore>; |
| 718 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 719 | /// Jump and Branch Instructions |
| 720 | def J : JumpFJ<0x02, "j">; |
Akira Hatanaka | 1f8d822 | 2011-08-11 21:05:37 +0000 | [diff] [blame] | 721 | let isIndirectBranch = 1 in |
| 722 | def JR : JumpFR<0x00, 0x08, "jr">; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 723 | def JAL : JumpLink<0x03, "jal">; |
| 724 | def JALR : JumpLinkReg<0x00, 0x09, "jalr">; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 725 | def BEQ : CBranch<0x04, "beq", seteq, CPURegs>; |
| 726 | def BNE : CBranch<0x05, "bne", setne, CPURegs>; |
| 727 | def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>; |
| 728 | def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>; |
| 729 | def BLEZ : CBranchZero<0x07, 0, "blez", setle, CPURegs>; |
| 730 | def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 731 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 732 | def BGEZAL : BranchLink<"bgezal">; |
| 733 | def BLTZAL : BranchLink<"bltzal">; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 734 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 735 | let isReturn=1, isTerminator=1, hasDelaySlot=1, |
| 736 | isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in |
| 737 | def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target), |
| 738 | "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>; |
| 739 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 740 | /// Multiply and Divide Instructions. |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 741 | def MULT : Mult32<0x18, "mult", IIImul>; |
| 742 | def MULTu : Mult32<0x19, "multu", IIImul>; |
| 743 | def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>; |
| 744 | def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>; |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 745 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame^] | 746 | def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>; |
| 747 | def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>; |
| 748 | def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>; |
| 749 | def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 750 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 751 | /// Sign Ext In Register Instructions. |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 752 | def SEB : SignExtInReg<0x10, "seb", i8>; |
| 753 | def SEH : SignExtInReg<0x18, "seh", i16>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 754 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 755 | /// Count Leading |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 756 | def CLZ : CountLeading<0x20, "clz", |
| 757 | [(set CPURegs:$rd, (ctlz CPURegs:$rs))]>; |
| 758 | def CLO : CountLeading<0x21, "clo", |
| 759 | [(set CPURegs:$rd, (ctlz (not CPURegs:$rs)))]>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 760 | |
| 761 | /// Byte Swap |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 762 | def WSBW : ByteSwap<0x20, 0x2, "wsbw">; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 763 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 764 | // Conditional moves: |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 765 | // These instructions are expanded in |
| 766 | // MipsISelLowering::EmitInstrWithCustomInserter if target does not have |
| 767 | // conditional move instructions. |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 768 | // flag:int, data:int |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 769 | class CondMovIntInt<bits<6> funct, string instr_asm> : |
| 770 | FR<0, funct, (outs CPURegs:$rd), |
| 771 | (ins CPURegs:$rs, CPURegs:$rt, CPURegs:$F), |
| 772 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> { |
| 773 | let shamt = 0; |
| 774 | let usesCustomInserter = 1; |
| 775 | let Constraints = "$F = $rd"; |
| 776 | } |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 777 | |
| 778 | def MOVZ_I : CondMovIntInt<0x0a, "movz">; |
| 779 | def MOVN_I : CondMovIntInt<0x0b, "movn">; |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 780 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 781 | /// No operation |
| 782 | let addr=0 in |
| 783 | def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>; |
| 784 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 785 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 786 | // instructions. The same not happens for stack address copies, so an |
| 787 | // add op with mem ComplexPattern is used and the stack address copy |
| 788 | // can be matched. It's similar to Sparc LEA_ADDRi |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 789 | def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr">; |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 790 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 791 | // DynAlloc node points to dynamically allocated stack space. |
| 792 | // $sp is added to the list of implicitly used registers to prevent dead code |
| 793 | // elimination from removing instructions that modify $sp. |
| 794 | let Uses = [SP] in |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 795 | def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr">; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 796 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 797 | // MADD*/MSUB* |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 798 | def MADD : MArithR<0, "madd", MipsMAdd, 1>; |
| 799 | def MADDU : MArithR<1, "maddu", MipsMAddu, 1>; |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 800 | def MSUB : MArithR<4, "msub", MipsMSub>; |
| 801 | def MSUBU : MArithR<5, "msubu", MipsMSubu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 802 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 803 | // MUL is a assembly macro in the current used ISAs. In recent ISA's |
| 804 | // it is a real instruction. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 805 | def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>, |
| 806 | Requires<[HasMips32]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 807 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 808 | def RDHWR : ReadHardware; |
| 809 | |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 810 | def EXT : ExtIns<0, "ext", (outs CPURegs:$rt), |
| 811 | (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz), |
| 812 | [(set CPURegs:$rt, |
| 813 | (MipsExt CPURegs:$rs, immZExt5:$pos, immZExt5:$sz))], |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 814 | NoItinerary>; |
| 815 | |
| 816 | let Constraints = "$src = $rt" in |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 817 | def INS : ExtIns<4, "ins", (outs CPURegs:$rt), |
| 818 | (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz, CPURegs:$src), |
| 819 | [(set CPURegs:$rt, |
| 820 | (MipsIns CPURegs:$rs, immZExt5:$pos, immZExt5:$sz, |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 821 | CPURegs:$src))], |
| 822 | NoItinerary>; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 823 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 824 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 825 | // Arbitrary patterns that map to one or more instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 826 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 827 | |
| 828 | // Small immediates |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 829 | def : Pat<(i32 immSExt16:$in), |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 830 | (ADDiu ZERO, imm:$in)>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 831 | def : Pat<(i32 immZExt16:$in), |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 832 | (ORi ZERO, imm:$in)>; |
| 833 | |
| 834 | // Arbitrary immediates |
| 835 | def : Pat<(i32 imm:$imm), |
| 836 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 837 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 838 | // Carry patterns |
| 839 | def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 840 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 841 | def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 842 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
Bruno Cardoso Lopes | 911a992 | 2011-03-04 17:59:18 +0000 | [diff] [blame] | 843 | def : Pat<(addc CPURegs:$src, immSExt16:$imm), |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 844 | (ADDiu CPURegs:$src, imm:$imm)>; |
| 845 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 846 | // Call |
| 847 | def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 848 | (JAL tglobaladdr:$dst)>; |
| 849 | def : Pat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 850 | (JAL texternalsym:$dst)>; |
Chris Lattner | e0d2753 | 2010-02-28 07:23:21 +0000 | [diff] [blame] | 851 | //def : Pat<(MipsJmpLink CPURegs:$dst), |
| 852 | // (JALR CPURegs:$dst)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 853 | |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 854 | // hi/lo relocs |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 855 | def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
Akira Hatanaka | f48eb53 | 2011-04-25 17:10:45 +0000 | [diff] [blame] | 856 | def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>; |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 857 | def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>; |
| 858 | def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>; |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 859 | def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 860 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 861 | def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)), |
| 862 | (ADDiu CPURegs:$hi, tblockaddress:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 863 | |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 864 | def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 865 | def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>; |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 866 | def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 867 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 868 | |
| 869 | def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 870 | def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 871 | def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 872 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 873 | |
| 874 | // gp_rel relocs |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 875 | def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 876 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 877 | def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 878 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 879 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 880 | // tlsgd |
| 881 | def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)), |
| 882 | (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>; |
| 883 | |
| 884 | // tprel hi/lo |
| 885 | def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>; |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 886 | def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 887 | def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)), |
| 888 | (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>; |
| 889 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 890 | // wrapper_pic |
| 891 | class WrapperPICPat<SDNode node>: |
| 892 | Pat<(MipsWrapperPIC node:$in), |
| 893 | (ADDiu GP, node:$in)>; |
| 894 | |
| 895 | def : WrapperPICPat<tglobaladdr>; |
| 896 | def : WrapperPICPat<tconstpool>; |
| 897 | def : WrapperPICPat<texternalsym>; |
| 898 | def : WrapperPICPat<tblockaddress>; |
| 899 | def : WrapperPICPat<tjumptable>; |
| 900 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 901 | // Mips does not have "not", so we expand our way |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 902 | def : Pat<(not CPURegs:$in), |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 903 | (NOR CPURegs:$in, ZERO)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 904 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 905 | // extended load and stores |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 906 | def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>; |
| 907 | def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 908 | def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>; |
| 909 | def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 910 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 911 | // peepholes |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 912 | def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
| 913 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 914 | // brcond patterns |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 915 | multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp, |
| 916 | Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp, |
| 917 | Instruction SLTiuOp, Register ZEROReg> { |
| 918 | def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst), |
| 919 | (BNEOp RC:$lhs, ZEROReg, bb:$dst)>; |
| 920 | def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst), |
| 921 | (BEQOp RC:$lhs, ZEROReg, bb:$dst)>; |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 922 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 923 | def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst), |
| 924 | (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 925 | def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst), |
| 926 | (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 927 | def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 928 | (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 929 | def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 930 | (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 931 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 932 | def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst), |
| 933 | (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
| 934 | def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst), |
| 935 | (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 936 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 937 | def : Pat<(brcond RC:$cond, bb:$dst), |
| 938 | (BNEOp RC:$cond, ZEROReg, bb:$dst)>; |
| 939 | } |
| 940 | |
| 941 | defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 942 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 943 | // select patterns |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 944 | multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> { |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 945 | def : Pat<(select (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 946 | (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 947 | def : Pat<(select (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 948 | (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 949 | def : Pat<(select (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 950 | (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 951 | def : Pat<(select (i32 (setuge CPURegs:$lh, immSExt16:$rh)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 952 | (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 953 | def : Pat<(select (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 954 | (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 955 | def : Pat<(select (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 956 | (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 957 | def : Pat<(select (i32 (seteq CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 958 | (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 959 | def : Pat<(select (i32 (seteq CPURegs:$lhs, 0)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 960 | (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>; |
| 961 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 962 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 963 | multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> { |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 964 | def : Pat<(select (i32 (setne CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 965 | (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>; |
| 966 | def : Pat<(select CPURegs:$cond, RC:$T, RC:$F), |
| 967 | (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>; |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 968 | def : Pat<(select (i32 (setne CPURegs:$lhs, 0)), RC:$T, RC:$F), |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 969 | (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>; |
| 970 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 971 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 972 | defm : MovzPats<CPURegs, MOVZ_I>; |
| 973 | defm : MovnPats<CPURegs, MOVN_I>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 974 | |
| 975 | // setcc patterns |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 976 | multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp, |
| 977 | Instruction SLTuOp, Register ZEROReg> { |
| 978 | def : Pat<(seteq RC:$lhs, RC:$rhs), |
| 979 | (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>; |
| 980 | def : Pat<(setne RC:$lhs, RC:$rhs), |
| 981 | (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>; |
| 982 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 983 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 984 | multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 985 | def : Pat<(setle RC:$lhs, RC:$rhs), |
| 986 | (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>; |
| 987 | def : Pat<(setule RC:$lhs, RC:$rhs), |
| 988 | (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>; |
| 989 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 990 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 991 | multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 992 | def : Pat<(setgt RC:$lhs, RC:$rhs), |
| 993 | (SLTOp RC:$rhs, RC:$lhs)>; |
| 994 | def : Pat<(setugt RC:$lhs, RC:$rhs), |
| 995 | (SLTuOp RC:$rhs, RC:$lhs)>; |
| 996 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 997 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 998 | multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 999 | def : Pat<(setge RC:$lhs, RC:$rhs), |
| 1000 | (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>; |
| 1001 | def : Pat<(setuge RC:$lhs, RC:$rhs), |
| 1002 | (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>; |
| 1003 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1004 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1005 | multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp, |
| 1006 | Instruction SLTiuOp> { |
| 1007 | def : Pat<(setge RC:$lhs, immSExt16:$rhs), |
| 1008 | (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1009 | def : Pat<(setuge RC:$lhs, immSExt16:$rhs), |
| 1010 | (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1011 | } |
| 1012 | |
| 1013 | defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>; |
| 1014 | defm : SetlePats<CPURegs, SLT, SLTu>; |
| 1015 | defm : SetgtPats<CPURegs, SLT, SLTu>; |
| 1016 | defm : SetgePats<CPURegs, SLT, SLTu>; |
| 1017 | defm : SetgeImmPats<CPURegs, SLTi, SLTiu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1018 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1019 | // select MipsDynAlloc |
| 1020 | def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>; |
| 1021 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1022 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1023 | // Floating Point Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1024 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1025 | |
| 1026 | include "MipsInstrFPU.td" |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 1027 | include "Mips64InstrInfo.td" |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1028 | |