Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 1 | //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==// |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 10 | // This implements the Emit routines for the SelectionDAG class, which creates |
| 11 | // MachineInstrs based on the decisions of the SelectionDAG instruction |
| 12 | // selection. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "instr-emitter" |
| 17 | #include "InstrEmitter.h" |
Evan Cheng | a8efe28 | 2010-03-14 19:56:39 +0000 | [diff] [blame] | 18 | #include "SDNodeDbgValue.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 23 | #include "llvm/Target/TargetData.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
| 26 | #include "llvm/Target/TargetLowering.h" |
| 27 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 28 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 29 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 30 | #include "llvm/Support/MathExtras.h" |
| 31 | using namespace llvm; |
| 32 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 33 | /// CountResults - The results of target nodes have register or immediate |
| 34 | /// operands first, then an optional chain, and optional flag operands (which do |
| 35 | /// not go into the resulting MachineInstr). |
| 36 | unsigned InstrEmitter::CountResults(SDNode *Node) { |
| 37 | unsigned N = Node->getNumValues(); |
| 38 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
| 39 | --N; |
| 40 | if (N && Node->getValueType(N - 1) == MVT::Other) |
| 41 | --N; // Skip over chain result. |
| 42 | return N; |
| 43 | } |
| 44 | |
| 45 | /// CountOperands - The inputs to target nodes have any actual inputs first, |
| 46 | /// followed by an optional chain operand, then an optional flag operand. |
| 47 | /// Compute the number of actual operands that will go into the resulting |
| 48 | /// MachineInstr. |
| 49 | unsigned InstrEmitter::CountOperands(SDNode *Node) { |
| 50 | unsigned N = Node->getNumOperands(); |
| 51 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
| 52 | --N; |
| 53 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
| 54 | --N; // Ignore chain if it exists. |
| 55 | return N; |
| 56 | } |
| 57 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 58 | /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an |
| 59 | /// implicit physical register output. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 60 | void InstrEmitter:: |
Chris Lattner | 5202312 | 2009-06-26 05:39:02 +0000 | [diff] [blame] | 61 | EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned, |
| 62 | unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 63 | unsigned VRBase = 0; |
| 64 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
| 65 | // Just use the input register directly! |
| 66 | SDValue Op(Node, ResNo); |
| 67 | if (IsClone) |
| 68 | VRBaseMap.erase(Op); |
| 69 | bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second; |
| 70 | isNew = isNew; // Silence compiler warning. |
| 71 | assert(isNew && "Node emitted out of order - early"); |
| 72 | return; |
| 73 | } |
| 74 | |
| 75 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 76 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 77 | bool MatchReg = true; |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 78 | const TargetRegisterClass *UseRC = NULL; |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 79 | if (!IsClone && !IsCloned) |
| 80 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 81 | UI != E; ++UI) { |
| 82 | SDNode *User = *UI; |
| 83 | bool Match = true; |
| 84 | if (User->getOpcode() == ISD::CopyToReg && |
| 85 | User->getOperand(2).getNode() == Node && |
| 86 | User->getOperand(2).getResNo() == ResNo) { |
| 87 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 88 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 89 | VRBase = DestReg; |
| 90 | Match = false; |
| 91 | } else if (DestReg != SrcReg) |
| 92 | Match = false; |
| 93 | } else { |
| 94 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
| 95 | SDValue Op = User->getOperand(i); |
| 96 | if (Op.getNode() != Node || Op.getResNo() != ResNo) |
| 97 | continue; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 98 | EVT VT = Node->getValueType(Op.getResNo()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 99 | if (VT == MVT::Other || VT == MVT::Flag) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 100 | continue; |
| 101 | Match = false; |
| 102 | if (User->isMachineOpcode()) { |
| 103 | const TargetInstrDesc &II = TII->get(User->getMachineOpcode()); |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 104 | const TargetRegisterClass *RC = 0; |
| 105 | if (i+II.getNumDefs() < II.getNumOperands()) |
| 106 | RC = II.OpInfo[i+II.getNumDefs()].getRegClass(TRI); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 107 | if (!UseRC) |
| 108 | UseRC = RC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 109 | else if (RC) { |
Jakob Stoklund Olesen | f7e8af9 | 2009-08-16 17:40:59 +0000 | [diff] [blame] | 110 | const TargetRegisterClass *ComRC = getCommonSubClass(UseRC, RC); |
| 111 | // If multiple uses expect disjoint register classes, we emit |
| 112 | // copies in AddRegisterOperand. |
| 113 | if (ComRC) |
| 114 | UseRC = ComRC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 115 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 116 | } |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 117 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 118 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 119 | MatchReg &= Match; |
| 120 | if (VRBase) |
| 121 | break; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 122 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 123 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 124 | EVT VT = Node->getValueType(ResNo); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 125 | const TargetRegisterClass *SrcRC = 0, *DstRC = 0; |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 126 | SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, VT); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 127 | |
| 128 | // Figure out the register class to create for the destreg. |
| 129 | if (VRBase) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 130 | DstRC = MRI->getRegClass(VRBase); |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 131 | } else if (UseRC) { |
| 132 | assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!"); |
| 133 | DstRC = UseRC; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 134 | } else { |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 135 | DstRC = TLI->getRegClassFor(VT); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | // If all uses are reading from the src physical register and copying the |
| 139 | // register is either impossible or very expensive, then don't create a copy. |
| 140 | if (MatchReg && SrcRC->getCopyCost() < 0) { |
| 141 | VRBase = SrcReg; |
| 142 | } else { |
| 143 | // Create the reg, emit the copy. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 144 | VRBase = MRI->createVirtualRegister(DstRC); |
| 145 | bool Emitted = TII->copyRegToReg(*MBB, InsertPos, VRBase, SrcReg, |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 146 | DstRC, SrcRC); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 147 | |
| 148 | assert(Emitted && "Unable to issue a copy instruction!\n"); |
Daniel Dunbar | 8c562e2 | 2009-05-18 16:43:04 +0000 | [diff] [blame] | 149 | (void) Emitted; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | SDValue Op(Node, ResNo); |
| 153 | if (IsClone) |
| 154 | VRBaseMap.erase(Op); |
| 155 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 156 | isNew = isNew; // Silence compiler warning. |
| 157 | assert(isNew && "Node emitted out of order - early"); |
| 158 | } |
| 159 | |
| 160 | /// getDstOfCopyToRegUse - If the only use of the specified result number of |
| 161 | /// node is a CopyToReg, return its destination register. Return 0 otherwise. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 162 | unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node, |
| 163 | unsigned ResNo) const { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 164 | if (!Node->hasOneUse()) |
| 165 | return 0; |
| 166 | |
| 167 | SDNode *User = *Node->use_begin(); |
| 168 | if (User->getOpcode() == ISD::CopyToReg && |
| 169 | User->getOperand(2).getNode() == Node && |
| 170 | User->getOperand(2).getResNo() == ResNo) { |
| 171 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 172 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 173 | return Reg; |
| 174 | } |
| 175 | return 0; |
| 176 | } |
| 177 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 178 | void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI, |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 179 | const TargetInstrDesc &II, |
| 180 | bool IsClone, bool IsCloned, |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 181 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 182 | assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 183 | "IMPLICIT_DEF should have been handled as a special case elsewhere!"); |
| 184 | |
| 185 | for (unsigned i = 0; i < II.getNumDefs(); ++i) { |
| 186 | // If the specific node value is only used by a CopyToReg and the dest reg |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 187 | // is a vreg in the same register class, use the CopyToReg'd destination |
| 188 | // register instead of creating a new vreg. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 189 | unsigned VRBase = 0; |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 190 | const TargetRegisterClass *RC = II.OpInfo[i].getRegClass(TRI); |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 191 | if (II.OpInfo[i].isOptionalDef()) { |
| 192 | // Optional def must be a physical register. |
| 193 | unsigned NumResults = CountResults(Node); |
| 194 | VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg(); |
| 195 | assert(TargetRegisterInfo::isPhysicalRegister(VRBase)); |
| 196 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 197 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 198 | |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 199 | if (!VRBase && !IsClone && !IsCloned) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 200 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 201 | UI != E; ++UI) { |
| 202 | SDNode *User = *UI; |
| 203 | if (User->getOpcode() == ISD::CopyToReg && |
| 204 | User->getOperand(2).getNode() == Node && |
| 205 | User->getOperand(2).getResNo() == i) { |
| 206 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 207 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 208 | const TargetRegisterClass *RegRC = MRI->getRegClass(Reg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 209 | if (RegRC == RC) { |
| 210 | VRBase = Reg; |
| 211 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 212 | break; |
| 213 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 214 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 215 | } |
| 216 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 217 | |
| 218 | // Create the result registers for this node and add the result regs to |
| 219 | // the machine instruction. |
| 220 | if (VRBase == 0) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 221 | assert(RC && "Isn't a register operand!"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 222 | VRBase = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 223 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 224 | } |
| 225 | |
| 226 | SDValue Op(Node, i); |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 227 | if (IsClone) |
| 228 | VRBaseMap.erase(Op); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 229 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 230 | isNew = isNew; // Silence compiler warning. |
| 231 | assert(isNew && "Node emitted out of order - early"); |
| 232 | } |
| 233 | } |
| 234 | |
| 235 | /// getVR - Return the virtual register corresponding to the specified result |
| 236 | /// of the specified node. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 237 | unsigned InstrEmitter::getVR(SDValue Op, |
| 238 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 239 | if (Op.isMachineOpcode() && |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 240 | Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 241 | // Add an IMPLICIT_DEF instruction before every use. |
| 242 | unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo()); |
| 243 | // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc |
| 244 | // does not include operand register class info. |
| 245 | if (!VReg) { |
| 246 | const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType()); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 247 | VReg = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 248 | } |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 249 | BuildMI(MBB, Op.getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 250 | TII->get(TargetOpcode::IMPLICIT_DEF), VReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 251 | return VReg; |
| 252 | } |
| 253 | |
| 254 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 255 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
| 256 | return I->second; |
| 257 | } |
| 258 | |
| 259 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 260 | /// AddRegisterOperand - Add the specified register as an operand to the |
| 261 | /// specified machine instr. Insert register copies if the register is |
| 262 | /// not in the required register class. |
| 263 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 264 | InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op, |
| 265 | unsigned IIOpNum, |
| 266 | const TargetInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 267 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 268 | bool IsDebug) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 269 | assert(Op.getValueType() != MVT::Other && |
| 270 | Op.getValueType() != MVT::Flag && |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 271 | "Chain and flag operands should occur at end of operand list!"); |
| 272 | // Get/emit the operand. |
| 273 | unsigned VReg = getVR(Op, VRBaseMap); |
| 274 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 275 | |
| 276 | const TargetInstrDesc &TID = MI->getDesc(); |
| 277 | bool isOptDef = IIOpNum < TID.getNumOperands() && |
| 278 | TID.OpInfo[IIOpNum].isOptionalDef(); |
| 279 | |
| 280 | // If the instruction requires a register in a different class, create |
| 281 | // a new virtual register and copy the value into it. |
| 282 | if (II) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 283 | const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg); |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 284 | const TargetRegisterClass *DstRC = 0; |
| 285 | if (IIOpNum < II->getNumOperands()) |
| 286 | DstRC = II->OpInfo[IIOpNum].getRegClass(TRI); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 287 | assert((DstRC || (TID.isVariadic() && IIOpNum >= TID.getNumOperands())) && |
| 288 | "Don't have operand info for this instruction!"); |
| 289 | if (DstRC && SrcRC != DstRC && !SrcRC->hasSuperClass(DstRC)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 290 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
| 291 | bool Emitted = TII->copyRegToReg(*MBB, InsertPos, NewVReg, VReg, |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 292 | DstRC, SrcRC); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 293 | assert(Emitted && "Unable to issue a copy instruction!\n"); |
Daniel Dunbar | 8c562e2 | 2009-05-18 16:43:04 +0000 | [diff] [blame] | 294 | (void) Emitted; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 295 | VReg = NewVReg; |
| 296 | } |
| 297 | } |
| 298 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 299 | MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef, |
| 300 | false/*isImp*/, false/*isKill*/, |
| 301 | false/*isDead*/, false/*isUndef*/, |
| 302 | false/*isEarlyClobber*/, |
| 303 | 0/*SubReg*/, IsDebug)); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 306 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 307 | /// specifies the instruction information for the node, and IIOpNum is the |
| 308 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 309 | /// assertions only. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 310 | void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op, |
| 311 | unsigned IIOpNum, |
| 312 | const TargetInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 313 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 314 | bool IsDebug) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 315 | if (Op.isMachineOpcode()) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 316 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, IsDebug); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 317 | } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | d842962 | 2009-09-08 23:05:44 +0000 | [diff] [blame] | 318 | MI->addOperand(MachineOperand::CreateImm(C->getSExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 319 | } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { |
Dan Gohman | 4fbd796 | 2008-09-12 18:08:03 +0000 | [diff] [blame] | 320 | const ConstantFP *CFP = F->getConstantFPValue(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 321 | MI->addOperand(MachineOperand::CreateFPImm(CFP)); |
| 322 | } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 323 | MI->addOperand(MachineOperand::CreateReg(R->getReg(), false)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 324 | } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 325 | MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(), |
| 326 | TGA->getTargetFlags())); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 327 | } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) { |
| 328 | MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 329 | } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { |
| 330 | MI->addOperand(MachineOperand::CreateFI(FI->getIndex())); |
| 331 | } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 332 | MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(), |
| 333 | JT->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 334 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { |
| 335 | int Offset = CP->getOffset(); |
| 336 | unsigned Align = CP->getAlignment(); |
| 337 | const Type *Type = CP->getType(); |
| 338 | // MachineConstantPool wants an explicit alignment. |
| 339 | if (Align == 0) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 340 | Align = TM->getTargetData()->getPrefTypeAlignment(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 341 | if (Align == 0) { |
| 342 | // Alignment of vector types. FIXME! |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 343 | Align = TM->getTargetData()->getTypeAllocSize(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 344 | } |
| 345 | } |
| 346 | |
| 347 | unsigned Idx; |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 348 | MachineConstantPool *MCP = MF->getConstantPool(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 349 | if (CP->isMachineConstantPoolEntry()) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 350 | Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 351 | else |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 352 | Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align); |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 353 | MI->addOperand(MachineOperand::CreateCPI(Idx, Offset, |
| 354 | CP->getTargetFlags())); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 355 | } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { |
Daniel Dunbar | 31e2c7b | 2009-09-01 22:06:46 +0000 | [diff] [blame] | 356 | MI->addOperand(MachineOperand::CreateES(ES->getSymbol(), |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 357 | ES->getTargetFlags())); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 358 | } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) { |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 359 | MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(), |
| 360 | BA->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 361 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 362 | assert(Op.getValueType() != MVT::Other && |
| 363 | Op.getValueType() != MVT::Flag && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 364 | "Chain and flag operands should occur at end of operand list!"); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 365 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, IsDebug); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 366 | } |
| 367 | } |
| 368 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 369 | /// getSuperRegisterRegClass - Returns the register class of a superreg A whose |
| 370 | /// "SubIdx"'th sub-register class is the specified register class and whose |
| 371 | /// type matches the specified type. |
| 372 | static const TargetRegisterClass* |
| 373 | getSuperRegisterRegClass(const TargetRegisterClass *TRC, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 374 | unsigned SubIdx, EVT VT) { |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 375 | // Pick the register class of the superegister for this type |
| 376 | for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(), |
| 377 | E = TRC->superregclasses_end(); I != E; ++I) |
Jakob Stoklund Olesen | fa4677b | 2009-04-28 16:34:09 +0000 | [diff] [blame] | 378 | if ((*I)->hasType(VT) && (*I)->getSubRegisterRegClass(SubIdx) == TRC) |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 379 | return *I; |
| 380 | assert(false && "Couldn't find the register class"); |
| 381 | return 0; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 384 | /// EmitSubregNode - Generate machine code for subreg nodes. |
| 385 | /// |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 386 | void InstrEmitter::EmitSubregNode(SDNode *Node, |
| 387 | DenseMap<SDValue, unsigned> &VRBaseMap){ |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 388 | unsigned VRBase = 0; |
| 389 | unsigned Opc = Node->getMachineOpcode(); |
| 390 | |
| 391 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 392 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 393 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 394 | UI != E; ++UI) { |
| 395 | SDNode *User = *UI; |
| 396 | if (User->getOpcode() == ISD::CopyToReg && |
| 397 | User->getOperand(2).getNode() == Node) { |
| 398 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 399 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 400 | VRBase = DestReg; |
| 401 | break; |
| 402 | } |
| 403 | } |
| 404 | } |
| 405 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 406 | if (Opc == TargetOpcode::EXTRACT_SUBREG) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 407 | unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 408 | |
| 409 | // Create the extract_subreg machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 410 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 411 | TII->get(TargetOpcode::EXTRACT_SUBREG)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 412 | |
| 413 | // Figure out the register class to create for the destreg. |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 414 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 415 | const TargetRegisterClass *TRC = MRI->getRegClass(VReg); |
Jakob Stoklund Olesen | fa4677b | 2009-04-28 16:34:09 +0000 | [diff] [blame] | 416 | const TargetRegisterClass *SRC = TRC->getSubRegisterRegClass(SubIdx); |
| 417 | assert(SRC && "Invalid subregister index in EXTRACT_SUBREG"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 418 | |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 419 | // Figure out the register class to create for the destreg. |
| 420 | // Note that if we're going to directly use an existing register, |
| 421 | // it must be precisely the required class, and not a subclass |
| 422 | // thereof. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 423 | if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 424 | // Create the reg |
| 425 | assert(SRC && "Couldn't find source register class"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 426 | VRBase = MRI->createVirtualRegister(SRC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 427 | } |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 428 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 429 | // Add def, source, and subreg index |
| 430 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 431 | AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap); |
| 432 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 433 | MBB->insert(InsertPos, MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 434 | } else if (Opc == TargetOpcode::INSERT_SUBREG || |
| 435 | Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 436 | SDValue N0 = Node->getOperand(0); |
| 437 | SDValue N1 = Node->getOperand(1); |
| 438 | SDValue N2 = Node->getOperand(2); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 439 | unsigned SubReg = getVR(N1, VRBaseMap); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 440 | unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue(); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 441 | const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 442 | const TargetRegisterClass *SRC = |
| 443 | getSuperRegisterRegClass(TRC, SubIdx, |
| 444 | Node->getValueType(0)); |
| 445 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 446 | // Figure out the register class to create for the destreg. |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 447 | // Note that if we're going to directly use an existing register, |
| 448 | // it must be precisely the required class, and not a subclass |
| 449 | // thereof. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 450 | if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) { |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 451 | // Create the reg |
| 452 | assert(SRC && "Couldn't find source register class"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 453 | VRBase = MRI->createVirtualRegister(SRC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 454 | } |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 455 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 456 | // Create the insert_subreg or subreg_to_reg machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 457 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 458 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 459 | |
| 460 | // If creating a subreg_to_reg, then the first input operand |
| 461 | // is an implicit value immediate, otherwise it's a register |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 462 | if (Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 463 | const ConstantSDNode *SD = cast<ConstantSDNode>(N0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 464 | MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 465 | } else |
| 466 | AddOperand(MI, N0, 0, 0, VRBaseMap); |
| 467 | // Add the subregster being inserted |
| 468 | AddOperand(MI, N1, 0, 0, VRBaseMap); |
| 469 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 470 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 471 | } else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 472 | llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 473 | |
| 474 | SDValue Op(Node, 0); |
| 475 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 476 | isNew = isNew; // Silence compiler warning. |
| 477 | assert(isNew && "Node emitted out of order - early"); |
| 478 | } |
| 479 | |
Dan Gohman | 88c7af0 | 2009-04-13 21:06:25 +0000 | [diff] [blame] | 480 | /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes. |
| 481 | /// COPY_TO_REGCLASS is just a normal copy, except that the destination |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 482 | /// register is constrained to be in a particular register class. |
| 483 | /// |
| 484 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 485 | InstrEmitter::EmitCopyToRegClassNode(SDNode *Node, |
| 486 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 487 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 488 | const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 489 | |
| 490 | unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
| 491 | const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx); |
| 492 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 493 | // Create the new VReg in the destination class and emit a copy. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 494 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
| 495 | bool Emitted = TII->copyRegToReg(*MBB, InsertPos, NewVReg, VReg, |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 496 | DstRC, SrcRC); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 497 | assert(Emitted && |
Dan Gohman | 88c7af0 | 2009-04-13 21:06:25 +0000 | [diff] [blame] | 498 | "Unable to issue a copy instruction for a COPY_TO_REGCLASS node!\n"); |
Daniel Dunbar | 8c562e2 | 2009-05-18 16:43:04 +0000 | [diff] [blame] | 499 | (void) Emitted; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 500 | |
| 501 | SDValue Op(Node, 0); |
| 502 | bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; |
| 503 | isNew = isNew; // Silence compiler warning. |
| 504 | assert(isNew && "Node emitted out of order - early"); |
| 505 | } |
| 506 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 507 | /// EmitDbgValue - Generate machine instruction for a dbg_value node. |
| 508 | /// |
| 509 | MachineInstr *InstrEmitter::EmitDbgValue(SDDbgValue *SD, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 510 | DenseMap<SDValue, unsigned> &VRBaseMap, |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 511 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 512 | uint64_t Offset = SD->getOffset(); |
| 513 | MDNode* MDPtr = SD->getMDPtr(); |
| 514 | DebugLoc DL = SD->getDebugLoc(); |
| 515 | |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 516 | if (SD->getKind() == SDDbgValue::FRAMEIX) { |
| 517 | // Stack address; this needs to be lowered in target-dependent fashion. |
| 518 | // EmitTargetCodeForFrameDebugValue is responsible for allocation. |
| 519 | unsigned FrameIx = SD->getFrameIx(); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame^] | 520 | return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL); |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 521 | } |
| 522 | // Otherwise, we're going to create an instruction here. |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 523 | const TargetInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 524 | MachineInstrBuilder MIB = BuildMI(*MF, DL, II); |
| 525 | if (SD->getKind() == SDDbgValue::SDNODE) { |
Dale Johannesen | c4d7b14 | 2010-04-06 21:59:56 +0000 | [diff] [blame] | 526 | SDNode *Node = SD->getSDNode(); |
| 527 | SDValue Op = SDValue(Node, SD->getResNo()); |
| 528 | // It's possible we replaced this SDNode with other(s) and therefore |
| 529 | // didn't generate code for it. It's better to catch these cases where |
| 530 | // they happen and transfer the debug info, but trying to guarantee that |
| 531 | // in all cases would be very fragile; this is a safeguard for any |
| 532 | // that were missed. |
| 533 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 534 | if (I==VRBaseMap.end()) |
| 535 | MIB.addReg(0U); // undef |
| 536 | else |
| 537 | AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap, |
| 538 | true /*IsDebug*/); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 539 | } else if (SD->getKind() == SDDbgValue::CONST) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 540 | const Value *V = SD->getConst(); |
| 541 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 542 | MIB.addImm(CI->getSExtValue()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 543 | } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 544 | MIB.addFPImm(CF); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 545 | } else { |
| 546 | // Could be an Undef. In any case insert an Undef so we can see what we |
| 547 | // dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 548 | MIB.addReg(0U); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 549 | } |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 550 | } else { |
| 551 | // Insert an Undef so we can see what we dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 552 | MIB.addReg(0U); |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 553 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 554 | |
| 555 | MIB.addImm(Offset).addMetadata(MDPtr); |
| 556 | return &*MIB; |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 559 | /// EmitMachineNode - Generate machine code for a target-specific node and |
| 560 | /// needed dependencies. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 561 | /// |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 562 | void InstrEmitter:: |
| 563 | EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned, |
| 564 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 565 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) { |
| 566 | unsigned Opc = Node->getMachineOpcode(); |
| 567 | |
| 568 | // Handle subreg insert/extract specially |
| 569 | if (Opc == TargetOpcode::EXTRACT_SUBREG || |
| 570 | Opc == TargetOpcode::INSERT_SUBREG || |
| 571 | Opc == TargetOpcode::SUBREG_TO_REG) { |
| 572 | EmitSubregNode(Node, VRBaseMap); |
Chris Lattner | d41952d | 2010-03-24 23:41:19 +0000 | [diff] [blame] | 573 | return; |
| 574 | } |
| 575 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 576 | // Handle COPY_TO_REGCLASS specially. |
| 577 | if (Opc == TargetOpcode::COPY_TO_REGCLASS) { |
| 578 | EmitCopyToRegClassNode(Node, VRBaseMap); |
| 579 | return; |
| 580 | } |
| 581 | |
| 582 | if (Opc == TargetOpcode::IMPLICIT_DEF) |
| 583 | // We want a unique VR for each IMPLICIT_DEF use. |
| 584 | return; |
| 585 | |
| 586 | const TargetInstrDesc &II = TII->get(Opc); |
| 587 | unsigned NumResults = CountResults(Node); |
| 588 | unsigned NodeOperands = CountOperands(Node); |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 589 | bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0; |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 590 | #ifndef NDEBUG |
| 591 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 592 | if (II.isVariadic()) |
| 593 | assert(NumMIOperands >= II.getNumOperands() && |
| 594 | "Too few operands for a variadic node!"); |
| 595 | else |
| 596 | assert(NumMIOperands >= II.getNumOperands() && |
| 597 | NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() && |
| 598 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 599 | #endif |
| 600 | |
| 601 | // Create the new machine instruction. |
| 602 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II); |
| 603 | |
| 604 | // Add result register values for things that are defined by this |
| 605 | // instruction. |
| 606 | if (NumResults) |
| 607 | CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap); |
| 608 | |
| 609 | // Emit all of the actual operands of this instruction, adding them to the |
| 610 | // instruction as appropriate. |
| 611 | bool HasOptPRefs = II.getNumDefs() > NumResults; |
| 612 | assert((!HasOptPRefs || !HasPhysRegOuts) && |
| 613 | "Unable to cope with optional defs and phys regs defs!"); |
| 614 | unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0; |
| 615 | for (unsigned i = NumSkip; i != NodeOperands; ++i) |
| 616 | AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II, |
| 617 | VRBaseMap); |
| 618 | |
| 619 | // Transfer all of the memory reference descriptions of this instruction. |
| 620 | MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(), |
| 621 | cast<MachineSDNode>(Node)->memoperands_end()); |
| 622 | |
| 623 | if (II.usesCustomInsertionHook()) { |
| 624 | // Insert this instruction into the basic block using a target |
| 625 | // specific inserter which may returns a new basic block. |
| 626 | MBB = TLI->EmitInstrWithCustomInserter(MI, MBB, EM); |
| 627 | InsertPos = MBB->end(); |
Chris Lattner | 7bf198f | 2010-03-25 18:49:10 +0000 | [diff] [blame] | 628 | return; |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 629 | } |
Chris Lattner | 7bf198f | 2010-03-25 18:49:10 +0000 | [diff] [blame] | 630 | |
| 631 | MBB->insert(InsertPos, MI); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 632 | |
| 633 | // Additional results must be an physical register def. |
| 634 | if (HasPhysRegOuts) { |
| 635 | for (unsigned i = II.getNumDefs(); i < NumResults; ++i) { |
| 636 | unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()]; |
| 637 | if (Node->hasAnyUseOfValue(i)) |
| 638 | EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap); |
| 639 | // If there are no uses, mark the register as dead now, so that |
| 640 | // MachineLICM/Sink can see that it's dead. Don't do this if the |
| 641 | // node has a Flag value, for the benefit of targets still using |
| 642 | // Flag for values in physregs. |
| 643 | else if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag) |
| 644 | MI->addRegisterDead(Reg, TRI); |
| 645 | } |
| 646 | } |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 647 | |
| 648 | // If the instruction has implicit defs and the node doesn't, mark the |
| 649 | // implicit def as dead. If the node has any flag outputs, we don't do this |
| 650 | // because we don't know what implicit defs are being used by flagged nodes. |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 651 | if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag) |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 652 | if (const unsigned *IDList = II.getImplicitDefs()) { |
| 653 | for (unsigned i = NumResults, e = II.getNumDefs()+II.getNumImplicitDefs(); |
| 654 | i != e; ++i) |
| 655 | MI->addRegisterDead(IDList[i-II.getNumDefs()], TRI); |
| 656 | } |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 657 | } |
| 658 | |
| 659 | /// EmitSpecialNode - Generate machine code for a target-independent node and |
| 660 | /// needed dependencies. |
| 661 | void InstrEmitter:: |
| 662 | EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned, |
| 663 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 664 | switch (Node->getOpcode()) { |
| 665 | default: |
| 666 | #ifndef NDEBUG |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 667 | Node->dump(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 668 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 669 | llvm_unreachable("This target-independent node should have been selected!"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 670 | break; |
| 671 | case ISD::EntryToken: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 672 | llvm_unreachable("EntryToken should have been excluded from the schedule!"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 673 | break; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 674 | case ISD::MERGE_VALUES: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 675 | case ISD::TokenFactor: // fall thru |
| 676 | break; |
| 677 | case ISD::CopyToReg: { |
| 678 | unsigned SrcReg; |
| 679 | SDValue SrcVal = Node->getOperand(2); |
| 680 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) |
| 681 | SrcReg = R->getReg(); |
| 682 | else |
| 683 | SrcReg = getVR(SrcVal, VRBaseMap); |
| 684 | |
| 685 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
| 686 | if (SrcReg == DestReg) // Coalesced away the copy? Ignore. |
| 687 | break; |
| 688 | |
| 689 | const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0; |
| 690 | // Get the register classes of the src/dst. |
| 691 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 692 | SrcTRC = MRI->getRegClass(SrcReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 693 | else |
| 694 | SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType()); |
| 695 | |
| 696 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 697 | DstTRC = MRI->getRegClass(DestReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 698 | else |
| 699 | DstTRC = TRI->getPhysicalRegisterRegClass(DestReg, |
| 700 | Node->getOperand(1).getValueType()); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 701 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 702 | bool Emitted = TII->copyRegToReg(*MBB, InsertPos, DestReg, SrcReg, |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 703 | DstTRC, SrcTRC); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 704 | assert(Emitted && "Unable to issue a copy instruction!\n"); |
Daniel Dunbar | 8c562e2 | 2009-05-18 16:43:04 +0000 | [diff] [blame] | 705 | (void) Emitted; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 706 | break; |
| 707 | } |
| 708 | case ISD::CopyFromReg: { |
| 709 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 710 | EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 711 | break; |
| 712 | } |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 713 | case ISD::EH_LABEL: { |
| 714 | MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel(); |
| 715 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), |
| 716 | TII->get(TargetOpcode::EH_LABEL)).addSym(S); |
| 717 | break; |
| 718 | } |
| 719 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 720 | case ISD::INLINEASM: { |
| 721 | unsigned NumOps = Node->getNumOperands(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 722 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 723 | --NumOps; // Ignore the flag operand. |
| 724 | |
| 725 | // Create the inline asm machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 726 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 727 | TII->get(TargetOpcode::INLINEASM)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 728 | |
| 729 | // Add the asm string as an external symbol operand. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 730 | SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString); |
| 731 | const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 732 | MI->addOperand(MachineOperand::CreateES(AsmStr)); |
| 733 | |
| 734 | // Add all of the operand registers to the instruction. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 735 | for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 736 | unsigned Flags = |
| 737 | cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue(); |
Evan Cheng | 697cbbf | 2009-03-20 18:03:34 +0000 | [diff] [blame] | 738 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 739 | |
| 740 | MI->addOperand(MachineOperand::CreateImm(Flags)); |
| 741 | ++i; // Skip the ID value. |
| 742 | |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 743 | switch (InlineAsm::getKind(Flags)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 744 | default: llvm_unreachable("Bad flags!"); |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 745 | case InlineAsm::Kind_RegDef: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 746 | for (; NumVals; --NumVals, ++i) { |
| 747 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
| 748 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 749 | } |
| 750 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 751 | case InlineAsm::Kind_RegDefEarlyClobber: |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 752 | for (; NumVals; --NumVals, ++i) { |
| 753 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
| 754 | MI->addOperand(MachineOperand::CreateReg(Reg, true, false, false, |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 755 | false, false, true)); |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 756 | } |
| 757 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 758 | case InlineAsm::Kind_RegUse: // Use of register. |
| 759 | case InlineAsm::Kind_Imm: // Immediate. |
| 760 | case InlineAsm::Kind_Mem: // Addressing mode. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 761 | // The addressing mode has been selected, just add all of the |
| 762 | // operands to the machine instruction. |
| 763 | for (; NumVals; --NumVals, ++i) |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 764 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 765 | break; |
| 766 | } |
| 767 | } |
Chris Lattner | cf9a415 | 2010-04-07 05:38:05 +0000 | [diff] [blame] | 768 | |
| 769 | // Get the mdnode from the asm if it exists and add it to the instruction. |
| 770 | SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode); |
| 771 | const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD(); |
| 772 | MI->addOperand(MachineOperand::CreateMetadata(MD)); |
| 773 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 774 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 775 | break; |
| 776 | } |
| 777 | } |
| 778 | } |
| 779 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 780 | /// InstrEmitter - Construct an InstrEmitter and set it to start inserting |
| 781 | /// at the given position in the given block. |
| 782 | InstrEmitter::InstrEmitter(MachineBasicBlock *mbb, |
| 783 | MachineBasicBlock::iterator insertpos) |
| 784 | : MF(mbb->getParent()), |
| 785 | MRI(&MF->getRegInfo()), |
| 786 | TM(&MF->getTarget()), |
| 787 | TII(TM->getInstrInfo()), |
| 788 | TRI(TM->getRegisterInfo()), |
| 789 | TLI(TM->getTargetLowering()), |
| 790 | MBB(mbb), InsertPos(insertpos) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 791 | } |