blob: 3d70985c96dec480ad64f14d863f568cf76e245d [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
38def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
39def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
40
41//===----------------------------------------------------------------------===//
42// SSE 'Special' Instructions
43//===----------------------------------------------------------------------===//
44
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000045let isImplicitDef = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000046def IMPLICIT_DEF_VR128 : I<0, Pseudo, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 "#IMPLICIT_DEF $dst",
48 [(set VR128:$dst, (v4f32 (undef)))]>,
49 Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000050def IMPLICIT_DEF_FR32 : I<0, Pseudo, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 "#IMPLICIT_DEF $dst",
Dale Johannesene0e0fd02007-09-23 14:52:20 +000052 [(set FR32:$dst, (undef))]>, Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000053def IMPLICIT_DEF_FR64 : I<0, Pseudo, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 "#IMPLICIT_DEF $dst",
55 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000056}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58//===----------------------------------------------------------------------===//
59// SSE Complex Patterns
60//===----------------------------------------------------------------------===//
61
62// These are 'extloads' from a scalar to the low element of a vector, zeroing
63// the top elements. These are used for the SSE 'ss' and 'sd' instruction
64// forms.
65def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000066 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000068 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069
70def ssmem : Operand<v4f32> {
71 let PrintMethod = "printf32mem";
72 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
73}
74def sdmem : Operand<v2f64> {
75 let PrintMethod = "printf64mem";
76 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
77}
78
79//===----------------------------------------------------------------------===//
80// SSE pattern fragments
81//===----------------------------------------------------------------------===//
82
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
84def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
85def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
86def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
87
Dan Gohman11821702007-07-27 17:16:43 +000088// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000089def alignedstore : PatFrag<(ops node:$val, node:$ptr),
90 (st node:$val, node:$ptr), [{
91 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
92 return !ST->isTruncatingStore() &&
93 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000094 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000095 return false;
96}]>;
97
Dan Gohman11821702007-07-27 17:16:43 +000098// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000099def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
100 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
101 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
102 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000103 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000104 return false;
105}]>;
106
Dan Gohman11821702007-07-27 17:16:43 +0000107def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
108def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
110def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
111def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
112def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
113
114// Like 'load', but uses special alignment checks suitable for use in
115// memory operands in most SSE instructions, which are required to
116// be naturally aligned on some targets but not on others.
117// FIXME: Actually implement support for targets that don't require the
118// alignment. This probably wants a subtarget predicate.
119def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
120 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
121 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
122 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000123 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124 return false;
125}]>;
126
Dan Gohman11821702007-07-27 17:16:43 +0000127def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
128def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000129def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
130def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
131def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
132def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000133def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000134
Bill Wendling3b15d722007-08-11 09:52:53 +0000135// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
136// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000137// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000138def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
139 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
140 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
141 LD->getAddressingMode() == ISD::UNINDEXED &&
142 LD->getAlignment() >= 8;
143 return false;
144}]>;
145
146def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000147def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
148def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
149def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
150
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
152def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
153def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
154def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
155def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
156def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
157
158def fp32imm0 : PatLeaf<(f32 fpimm), [{
159 return N->isExactlyValue(+0.0);
160}]>;
161
162def PSxLDQ_imm : SDNodeXForm<imm, [{
163 // Transformation function: imm >> 3
164 return getI32Imm(N->getValue() >> 3);
165}]>;
166
167// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
168// SHUFP* etc. imm.
169def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
170 return getI8Imm(X86::getShuffleSHUFImmediate(N));
171}]>;
172
173// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
174// PSHUFHW imm.
175def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
177}]>;
178
179// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
180// PSHUFLW imm.
181def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
182 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
183}]>;
184
185def SSE_splat_mask : PatLeaf<(build_vector), [{
186 return X86::isSplatMask(N);
187}], SHUFFLE_get_shuf_imm>;
188
189def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
190 return X86::isSplatLoMask(N);
191}]>;
192
193def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
194 return X86::isMOVHLPSMask(N);
195}]>;
196
197def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
198 return X86::isMOVHLPS_v_undef_Mask(N);
199}]>;
200
201def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
202 return X86::isMOVHPMask(N);
203}]>;
204
205def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
206 return X86::isMOVLPMask(N);
207}]>;
208
209def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
210 return X86::isMOVLMask(N);
211}]>;
212
213def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
214 return X86::isMOVSHDUPMask(N);
215}]>;
216
217def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
218 return X86::isMOVSLDUPMask(N);
219}]>;
220
221def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
222 return X86::isUNPCKLMask(N);
223}]>;
224
225def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
226 return X86::isUNPCKHMask(N);
227}]>;
228
229def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
230 return X86::isUNPCKL_v_undef_Mask(N);
231}]>;
232
233def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
234 return X86::isUNPCKH_v_undef_Mask(N);
235}]>;
236
237def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
238 return X86::isPSHUFDMask(N);
239}], SHUFFLE_get_shuf_imm>;
240
241def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
242 return X86::isPSHUFHWMask(N);
243}], SHUFFLE_get_pshufhw_imm>;
244
245def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
246 return X86::isPSHUFLWMask(N);
247}], SHUFFLE_get_pshuflw_imm>;
248
249def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
250 return X86::isPSHUFDMask(N);
251}], SHUFFLE_get_shuf_imm>;
252
253def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
254 return X86::isSHUFPMask(N);
255}], SHUFFLE_get_shuf_imm>;
256
257def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
258 return X86::isSHUFPMask(N);
259}], SHUFFLE_get_shuf_imm>;
260
261//===----------------------------------------------------------------------===//
262// SSE scalar FP Instructions
263//===----------------------------------------------------------------------===//
264
265// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
266// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000267// These are expanded by the scheduler.
268let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000270 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000272 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
273 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000275 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000277 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
278 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000280 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 "#CMOV_V4F32 PSEUDO!",
282 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000283 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
284 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_V2F64 PSEUDO!",
288 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000289 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
290 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000292 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 "#CMOV_V2I64 PSEUDO!",
294 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000295 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000296 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297}
298
299//===----------------------------------------------------------------------===//
300// SSE1 Instructions
301//===----------------------------------------------------------------------===//
302
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000304let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000305def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000306 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000307let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000308def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000309 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000311def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000312 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 [(store FR32:$src, addr:$dst)]>;
314
315// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000316def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000319def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000325def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
328
329// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000330def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set GR32:$dst, (int_x86_sse_cvtss2si
336 (load addr:$src)))]>;
337
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000338// Match intrinisics which expect MM and XMM operand(s).
339def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
340 "cvtps2pi\t{$src, $dst|$dst, $src}",
341 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
342def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
343 "cvtps2pi\t{$src, $dst|$dst, $src}",
344 [(set VR64:$dst, (int_x86_sse_cvtps2pi
345 (load addr:$src)))]>;
346def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
347 "cvttps2pi\t{$src, $dst|$dst, $src}",
348 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
349def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
350 "cvttps2pi\t{$src, $dst|$dst, $src}",
351 [(set VR64:$dst, (int_x86_sse_cvttps2pi
352 (load addr:$src)))]>;
353let isTwoAddress = 1 in {
354 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
355 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
356 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
357 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
358 VR64:$src2))]>;
359 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
360 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
361 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
362 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
363 (load addr:$src2)))]>;
364}
365
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000367def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000368 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(set GR32:$dst,
370 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(set GR32:$dst,
374 (int_x86_sse_cvttss2si(load addr:$src)))]>;
375
376let isTwoAddress = 1 in {
377 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000378 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
381 GR32:$src2))]>;
382 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000383 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000384 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
386 (loadi32 addr:$src2)))]>;
387}
388
389// Comparison instructions
390let isTwoAddress = 1 in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000391let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000392 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000393 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000395let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000396 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399}
400
Evan Cheng55687072007-09-14 21:48:26 +0000401let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000402def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000404 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000405def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000407 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000408 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000409} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410
411// Aliases to match intrinsics which expect XMM operand(s).
412let isTwoAddress = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000413 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000414 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000415 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
417 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000418 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000419 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000420 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
422 (load addr:$src), imm:$cc))]>;
423}
424
Evan Cheng55687072007-09-14 21:48:26 +0000425let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000426def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000427 (ins VR128:$src1, VR128:$src2),
428 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000429 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000430 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000431def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000432 (ins VR128:$src1, f128mem:$src2),
433 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000434 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000435 (implicit EFLAGS)]>;
436
Evan Cheng621216e2007-09-29 00:00:36 +0000437def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000438 (ins VR128:$src1, VR128:$src2),
439 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000440 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000442def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (ins VR128:$src1, f128mem:$src2),
444 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000447} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448
449// Aliases of packed SSE1 instructions for scalar use. These all have names that
450// start with 'Fs'.
451
452// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000453let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000454def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000455 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 Requires<[HasSSE1]>, TB, OpSize;
457
458// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
459// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000460let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000461def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000462 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463
464// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
465// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000466let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000467def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000469 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470
471// Alias bitwise logical operations using SSE logical ops on packed FP values.
472let isTwoAddress = 1 in {
473let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000474 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000477 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000480 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000481 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
483}
484
Evan Chengb783fa32007-07-19 01:14:50 +0000485def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000488 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000489def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000492 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000493def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000496 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000497let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000499 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000500 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000501
502let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000504 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000505 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000507}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508
509/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
510///
511/// In addition, we also have a special variant of the scalar form here to
512/// represent the associated intrinsic operation. This form is unlike the
513/// plain scalar form, in that it takes an entire vector (instead of a scalar)
514/// and leaves the top elements undefined.
515///
516/// These three forms can each be reg+reg or reg+mem, so there are a total of
517/// six "instructions".
518///
519let isTwoAddress = 1 in {
520multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
521 SDNode OpNode, Intrinsic F32Int,
522 bit Commutable = 0> {
523 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000524 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
527 let isCommutable = Commutable;
528 }
529
530 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000531 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000532 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
534
535 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000536 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
539 let isCommutable = Commutable;
540 }
541
542 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000543 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000544 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000545 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546
547 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000548 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000549 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
551 let isCommutable = Commutable;
552 }
553
554 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000555 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 [(set VR128:$dst, (F32Int VR128:$src1,
558 sse_load_f32:$src2))]>;
559}
560}
561
562// Arithmetic instructions
563defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
564defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
565defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
566defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
567
568/// sse1_fp_binop_rm - Other SSE1 binops
569///
570/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
571/// instructions for a full-vector intrinsic form. Operations that map
572/// onto C operators don't use this form since they just use the plain
573/// vector form instead of having a separate vector intrinsic form.
574///
575/// This provides a total of eight "instructions".
576///
577let isTwoAddress = 1 in {
578multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
579 SDNode OpNode,
580 Intrinsic F32Int,
581 Intrinsic V4F32Int,
582 bit Commutable = 0> {
583
584 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000585 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000586 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
588 let isCommutable = Commutable;
589 }
590
591 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000592 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
595
596 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000597 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000598 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
600 let isCommutable = Commutable;
601 }
602
603 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000604 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000605 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000606 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
608 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000609 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
612 let isCommutable = Commutable;
613 }
614
615 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000616 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (F32Int VR128:$src1,
619 sse_load_f32:$src2))]>;
620
621 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000622 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
625 let isCommutable = Commutable;
626 }
627
628 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000629 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000630 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
632}
633}
634
635defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
636 int_x86_sse_max_ss, int_x86_sse_max_ps>;
637defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
638 int_x86_sse_min_ss, int_x86_sse_min_ps>;
639
640//===----------------------------------------------------------------------===//
641// SSE packed FP Instructions
642
643// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000644let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000645def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000647let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000648def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000649 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000650 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
Evan Chengb783fa32007-07-19 01:14:50 +0000652def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000654 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000656let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000657def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000658 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000659let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000660def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000662 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000663def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000664 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000665 [(store (v4f32 VR128:$src), addr:$dst)]>;
666
667// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000668let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000669def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000671 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000674 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
676let isTwoAddress = 1 in {
677 let AddedComplexity = 20 in {
678 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000679 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 [(set VR128:$dst,
682 (v4f32 (vector_shuffle VR128:$src1,
683 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
684 MOVLP_shuffle_mask)))]>;
685 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000686 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000687 "movhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 [(set VR128:$dst,
689 (v4f32 (vector_shuffle VR128:$src1,
690 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
691 MOVHP_shuffle_mask)))]>;
692 } // AddedComplexity
693} // isTwoAddress
694
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
698 (iPTR 0))), addr:$dst)]>;
699
700// v2f64 extract element 1 is always custom lowered to unpack high to low
701// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 [(store (f64 (vector_extract
705 (v2f64 (vector_shuffle
706 (bc_v2f64 (v4f32 VR128:$src)), (undef),
707 UNPCKH_shuffle_mask)), (iPTR 0))),
708 addr:$dst)]>;
709
710let isTwoAddress = 1 in {
711let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000712def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(set VR128:$dst,
715 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
716 MOVHP_shuffle_mask)))]>;
717
Evan Chengb783fa32007-07-19 01:14:50 +0000718def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 [(set VR128:$dst,
721 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
722 MOVHLPS_shuffle_mask)))]>;
723} // AddedComplexity
724} // isTwoAddress
725
726
727
728// Arithmetic
729
730/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
731///
732/// In addition, we also have a special variant of the scalar form here to
733/// represent the associated intrinsic operation. This form is unlike the
734/// plain scalar form, in that it takes an entire vector (instead of a
735/// scalar) and leaves the top elements undefined.
736///
737/// And, we have a special variant form for a full-vector intrinsic form.
738///
739/// These four forms can each have a reg or a mem operand, so there are a
740/// total of eight "instructions".
741///
742multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
743 SDNode OpNode,
744 Intrinsic F32Int,
745 Intrinsic V4F32Int,
746 bit Commutable = 0> {
747 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000748 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set FR32:$dst, (OpNode FR32:$src))]> {
751 let isCommutable = Commutable;
752 }
753
754 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000755 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000756 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
758
759 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000760 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000761 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
763 let isCommutable = Commutable;
764 }
765
766 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000767 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000768 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000769 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000772 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000773 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 [(set VR128:$dst, (F32Int VR128:$src))]> {
775 let isCommutable = Commutable;
776 }
777
778 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000779 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000780 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
782
783 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000784 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000785 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
787 let isCommutable = Commutable;
788 }
789
790 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000791 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000792 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
794}
795
796// Square root.
797defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
798 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
799
800// Reciprocal approximations. Note that these typically require refinement
801// in order to obtain suitable precision.
802defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
803 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
804defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
805 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
806
807// Logical
808let isTwoAddress = 1 in {
809 let isCommutable = 1 in {
810 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000811 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set VR128:$dst, (v2i64
814 (and VR128:$src1, VR128:$src2)))]>;
815 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000816 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set VR128:$dst, (v2i64
819 (or VR128:$src1, VR128:$src2)))]>;
820 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000821 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(set VR128:$dst, (v2i64
824 (xor VR128:$src1, VR128:$src2)))]>;
825 }
826
827 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000828 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000830 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
831 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000833 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000834 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000835 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
836 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000838 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000840 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
841 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(set VR128:$dst,
846 (v2i64 (and (xor VR128:$src1,
847 (bc_v2i64 (v4i32 immAllOnesV))),
848 VR128:$src2)))]>;
849 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000851 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000853 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000855 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856}
857
858let isTwoAddress = 1 in {
859 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
863 VR128:$src, imm:$cc))]>;
864 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
868 (load addr:$src), imm:$cc))]>;
869}
870
871// Shuffle and unpack instructions
872let isTwoAddress = 1 in {
873 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
874 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000877 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 [(set VR128:$dst,
879 (v4f32 (vector_shuffle
880 VR128:$src1, VR128:$src2,
881 SHUFP_shuffle_mask:$src3)))]>;
882 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000883 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set VR128:$dst,
887 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000888 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 SHUFP_shuffle_mask:$src3)))]>;
890
891 let AddedComplexity = 10 in {
892 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000894 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 [(set VR128:$dst,
896 (v4f32 (vector_shuffle
897 VR128:$src1, VR128:$src2,
898 UNPCKH_shuffle_mask)))]>;
899 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000900 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000901 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 [(set VR128:$dst,
903 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000904 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 UNPCKH_shuffle_mask)))]>;
906
907 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000909 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 [(set VR128:$dst,
911 (v4f32 (vector_shuffle
912 VR128:$src1, VR128:$src2,
913 UNPCKL_shuffle_mask)))]>;
914 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000915 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 [(set VR128:$dst,
918 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000919 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 UNPCKL_shuffle_mask)))]>;
921 } // AddedComplexity
922} // isTwoAddress
923
924// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000925def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000928def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000929 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
931
932// Prefetching loads.
933// TODO: no intrinsics for these?
Dan Gohman91888f02007-07-31 20:11:57 +0000934def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src), "prefetcht0\t$src", []>;
935def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src), "prefetcht1\t$src", []>;
936def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src), "prefetcht2\t$src", []>;
937def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src), "prefetchnta\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938
939// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000940def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000941 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
943
944// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000945def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946
947// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000948def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000950def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000951 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952
953// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000954let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000955def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000956 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000957 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958
959// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000960def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 [(set VR128:$dst,
963 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000964def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 [(set VR128:$dst,
967 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
968
969// FIXME: may not be able to eliminate this movss with coalescing the src and
970// dest register classes are different. We really want to write this pattern
971// like this:
972// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
973// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
977 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(store (f32 (vector_extract (v4f32 VR128:$src),
981 (iPTR 0))), addr:$dst)]>;
982
983
984// Move to lower bits of a VR128, leaving upper bits alone.
985// Three operand (but two address) aliases.
986let isTwoAddress = 1 in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000987let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000989 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991
992 let AddedComplexity = 15 in
993 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000994 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 [(set VR128:$dst,
997 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
998 MOVL_shuffle_mask)))]>;
999}
1000
1001// Move to lower bits of a VR128 and zeroing upper bits.
1002// Loading from memory automatically zeroing upper bits.
1003let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001004def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "movss\t{$src, $dst|$dst, $src}",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001006 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1008 MOVL_shuffle_mask)))]>;
1009
1010
1011//===----------------------------------------------------------------------===//
1012// SSE2 Instructions
1013//===----------------------------------------------------------------------===//
1014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001016let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001017def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001019let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001023def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 [(store FR64:$src, addr:$dst)]>;
1026
1027// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001028def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001029 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001031def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001034def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001037def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001040def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001043def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1046
1047// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001048def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1051 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001052def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001053 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1055 Requires<[HasSSE2]>;
1056
1057// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001058def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001061def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1064 (load addr:$src)))]>;
1065
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001066// Match intrinisics which expect MM and XMM operand(s).
1067def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1068 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1069 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1070def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1071 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1072 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1073 (load addr:$src)))]>;
1074def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1075 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1076 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1077def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1078 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1079 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1080 (load addr:$src)))]>;
1081def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1082 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1083 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1084def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1085 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1086 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1087 (load addr:$src)))]>;
1088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001090def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set GR32:$dst,
1093 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001094def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001095 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1097 (load addr:$src)))]>;
1098
1099// Comparison instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001100let isTwoAddress = 1, neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001101 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001102 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001104let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001105 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001106 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108}
1109
Evan Cheng950aac02007-09-25 01:57:46 +00001110let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001111def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001113 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001114def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001115 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001116 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001117 (implicit EFLAGS)]>;
1118}
1119
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120// Aliases to match intrinsics which expect XMM operand(s).
1121let isTwoAddress = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001122 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001123 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001124 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1126 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001127 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001128 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001129 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1131 (load addr:$src), imm:$cc))]>;
1132}
1133
Evan Cheng950aac02007-09-25 01:57:46 +00001134let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001135def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001137 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1138 (implicit EFLAGS)]>;
1139def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001141 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1142 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143
Evan Chengb783fa32007-07-19 01:14:50 +00001144def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001146 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1147 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001148def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001149 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001150 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001151 (implicit EFLAGS)]>;
1152} // Defs = EFLAGS]
1153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154// Aliases of packed SSE2 instructions for scalar use. These all have names that
1155// start with 'Fs'.
1156
1157// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001158let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001159def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 Requires<[HasSSE2]>, TB, OpSize;
1162
1163// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1164// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001165let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001166def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168
1169// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1170// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001171let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001172def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001174 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175
1176// Alias bitwise logical operations using SSE logical ops on packed FP values.
1177let isTwoAddress = 1 in {
1178let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001179 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001180 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001182 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001185 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1188}
1189
Evan Chengb783fa32007-07-19 01:14:50 +00001190def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001191 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001193 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001194def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001197 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001198def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001201 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001203let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001205 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001207let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001209 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001212}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213
1214/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1215///
1216/// In addition, we also have a special variant of the scalar form here to
1217/// represent the associated intrinsic operation. This form is unlike the
1218/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1219/// and leaves the top elements undefined.
1220///
1221/// These three forms can each be reg+reg or reg+mem, so there are a total of
1222/// six "instructions".
1223///
1224let isTwoAddress = 1 in {
1225multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1226 SDNode OpNode, Intrinsic F64Int,
1227 bit Commutable = 0> {
1228 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001229 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1232 let isCommutable = Commutable;
1233 }
1234
1235 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001236 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001237 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1239
1240 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001241 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1244 let isCommutable = Commutable;
1245 }
1246
1247 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001248 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001249 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001250 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
1252 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001253 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1256 let isCommutable = Commutable;
1257 }
1258
1259 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001260 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001261 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 [(set VR128:$dst, (F64Int VR128:$src1,
1263 sse_load_f64:$src2))]>;
1264}
1265}
1266
1267// Arithmetic instructions
1268defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1269defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1270defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1271defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1272
1273/// sse2_fp_binop_rm - Other SSE2 binops
1274///
1275/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1276/// instructions for a full-vector intrinsic form. Operations that map
1277/// onto C operators don't use this form since they just use the plain
1278/// vector form instead of having a separate vector intrinsic form.
1279///
1280/// This provides a total of eight "instructions".
1281///
1282let isTwoAddress = 1 in {
1283multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1284 SDNode OpNode,
1285 Intrinsic F64Int,
1286 Intrinsic V2F64Int,
1287 bit Commutable = 0> {
1288
1289 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001290 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001291 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1293 let isCommutable = Commutable;
1294 }
1295
1296 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001297 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001298 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1300
1301 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001302 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1305 let isCommutable = Commutable;
1306 }
1307
1308 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001309 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001311 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
1313 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001314 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001315 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1317 let isCommutable = Commutable;
1318 }
1319
1320 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001321 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 [(set VR128:$dst, (F64Int VR128:$src1,
1324 sse_load_f64:$src2))]>;
1325
1326 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001327 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001328 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1330 let isCommutable = Commutable;
1331 }
1332
1333 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001334 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001335 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1337}
1338}
1339
1340defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1341 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1342defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1343 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1344
1345//===----------------------------------------------------------------------===//
1346// SSE packed FP Instructions
1347
1348// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001349let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001350def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001351 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001352let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001353def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001354 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001355 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356
Evan Chengb783fa32007-07-19 01:14:50 +00001357def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001358 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001359 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001361let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001362def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001363 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001364let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001365def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001367 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001368def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001369 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001370 [(store (v2f64 VR128:$src), addr:$dst)]>;
1371
1372// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001373def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001375 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001376def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001378 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379
1380let isTwoAddress = 1 in {
1381 let AddedComplexity = 20 in {
1382 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001383 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 [(set VR128:$dst,
1386 (v2f64 (vector_shuffle VR128:$src1,
1387 (scalar_to_vector (loadf64 addr:$src2)),
1388 MOVLP_shuffle_mask)))]>;
1389 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001390 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001391 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 [(set VR128:$dst,
1393 (v2f64 (vector_shuffle VR128:$src1,
1394 (scalar_to_vector (loadf64 addr:$src2)),
1395 MOVHP_shuffle_mask)))]>;
1396 } // AddedComplexity
1397} // isTwoAddress
1398
Evan Chengb783fa32007-07-19 01:14:50 +00001399def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001400 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 [(store (f64 (vector_extract (v2f64 VR128:$src),
1402 (iPTR 0))), addr:$dst)]>;
1403
1404// v2f64 extract element 1 is always custom lowered to unpack high to low
1405// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001406def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001407 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 [(store (f64 (vector_extract
1409 (v2f64 (vector_shuffle VR128:$src, (undef),
1410 UNPCKH_shuffle_mask)), (iPTR 0))),
1411 addr:$dst)]>;
1412
1413// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001414def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001415 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1417 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001418def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Dan Gohman4a4f1512007-07-18 20:23:34 +00001421 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 TB, Requires<[HasSSE2]>;
1423
1424// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001425def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1428 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001429def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Dan Gohman4a4f1512007-07-18 20:23:34 +00001432 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 XS, Requires<[HasSSE2]>;
1434
Evan Chengb783fa32007-07-19 01:14:50 +00001435def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001438def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1441 (load addr:$src)))]>;
1442// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001443def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001444 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1446 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001447def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001448 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1450 (load addr:$src)))]>,
1451 XS, Requires<[HasSSE2]>;
1452
1453// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001454def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1457 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001458def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001459 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1461 (load addr:$src)))]>,
1462 XD, Requires<[HasSSE2]>;
1463
Evan Chengb783fa32007-07-19 01:14:50 +00001464def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001465 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001467def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001468 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1470 (load addr:$src)))]>;
1471
1472// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001473def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001474 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1476 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001477def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1480 (load addr:$src)))]>,
1481 TB, Requires<[HasSSE2]>;
1482
Evan Chengb783fa32007-07-19 01:14:50 +00001483def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001484 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1489 (load addr:$src)))]>;
1490
1491// Match intrinsics which expect XMM operand(s).
1492// Aliases for intrinsics
1493let isTwoAddress = 1 in {
1494def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001495 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001496 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1498 GR32:$src2))]>;
1499def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001500 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1503 (loadi32 addr:$src2)))]>;
1504def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001505 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001506 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1508 VR128:$src2))]>;
1509def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001510 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001511 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1513 (load addr:$src2)))]>;
1514def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001515 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1518 VR128:$src2))]>, XS,
1519 Requires<[HasSSE2]>;
1520def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001521 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1524 (load addr:$src2)))]>, XS,
1525 Requires<[HasSSE2]>;
1526}
1527
1528// Arithmetic
1529
1530/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1531///
1532/// In addition, we also have a special variant of the scalar form here to
1533/// represent the associated intrinsic operation. This form is unlike the
1534/// plain scalar form, in that it takes an entire vector (instead of a
1535/// scalar) and leaves the top elements undefined.
1536///
1537/// And, we have a special variant form for a full-vector intrinsic form.
1538///
1539/// These four forms can each have a reg or a mem operand, so there are a
1540/// total of eight "instructions".
1541///
1542multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1543 SDNode OpNode,
1544 Intrinsic F64Int,
1545 Intrinsic V2F64Int,
1546 bit Commutable = 0> {
1547 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001548 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(set FR64:$dst, (OpNode FR64:$src))]> {
1551 let isCommutable = Commutable;
1552 }
1553
1554 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001555 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1558
1559 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001560 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1563 let isCommutable = Commutable;
1564 }
1565
1566 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001567 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001569 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570
1571 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001572 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (F64Int VR128:$src))]> {
1575 let isCommutable = Commutable;
1576 }
1577
1578 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001579 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001580 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1582
1583 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001584 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1587 let isCommutable = Commutable;
1588 }
1589
1590 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001591 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001592 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1594}
1595
1596// Square root.
1597defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1598 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1599
1600// There is no f64 version of the reciprocal approximation instructions.
1601
1602// Logical
1603let isTwoAddress = 1 in {
1604 let isCommutable = 1 in {
1605 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001606 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001607 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608 [(set VR128:$dst,
1609 (and (bc_v2i64 (v2f64 VR128:$src1)),
1610 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1611 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001612 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 [(set VR128:$dst,
1615 (or (bc_v2i64 (v2f64 VR128:$src1)),
1616 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1617 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001618 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 [(set VR128:$dst,
1621 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1622 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1623 }
1624
1625 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001626 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001628 [(set VR128:$dst,
1629 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001630 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001632 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(set VR128:$dst,
1635 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001636 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001638 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 [(set VR128:$dst,
1641 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001642 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001644 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set VR128:$dst,
1647 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1648 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1649 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001650 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 [(set VR128:$dst,
1653 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001654 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655}
1656
1657let isTwoAddress = 1 in {
1658 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001659 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1662 VR128:$src, imm:$cc))]>;
1663 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001664 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1667 (load addr:$src), imm:$cc))]>;
1668}
1669
1670// Shuffle and unpack instructions
1671let isTwoAddress = 1 in {
1672 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001673 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(set VR128:$dst, (v2f64 (vector_shuffle
1676 VR128:$src1, VR128:$src2,
1677 SHUFP_shuffle_mask:$src3)))]>;
1678 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001679 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 [(set VR128:$dst,
1683 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001684 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 SHUFP_shuffle_mask:$src3)))]>;
1686
1687 let AddedComplexity = 10 in {
1688 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(set VR128:$dst,
1692 (v2f64 (vector_shuffle
1693 VR128:$src1, VR128:$src2,
1694 UNPCKH_shuffle_mask)))]>;
1695 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001696 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001697 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 [(set VR128:$dst,
1699 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001700 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 UNPCKH_shuffle_mask)))]>;
1702
1703 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001704 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 [(set VR128:$dst,
1707 (v2f64 (vector_shuffle
1708 VR128:$src1, VR128:$src2,
1709 UNPCKL_shuffle_mask)))]>;
1710 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001711 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001712 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 [(set VR128:$dst,
1714 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001715 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 UNPCKL_shuffle_mask)))]>;
1717 } // AddedComplexity
1718} // isTwoAddress
1719
1720
1721//===----------------------------------------------------------------------===//
1722// SSE integer instructions
1723
1724// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001725let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001726def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001727 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001728let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001729def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001730 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001731 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001732let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001733def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001734 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001735 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001736let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001737def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001738 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001739 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001741let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001742def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001744 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 XS, Requires<[HasSSE2]>;
1746
Dan Gohman4a4f1512007-07-18 20:23:34 +00001747// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001748let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001749def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001751 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1752 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001753def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001755 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1756 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757
1758let isTwoAddress = 1 in {
1759
1760multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1761 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001762 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1765 let isCommutable = Commutable;
1766 }
Evan Chengb783fa32007-07-19 01:14:50 +00001767 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001770 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771}
1772
1773multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1774 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +00001775 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001778 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001781 (bitconvert (memopv2i64 addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001782 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001783 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784 [(set VR128:$dst, (IntId VR128:$src1,
1785 (scalar_to_vector (i32 imm:$src2))))]>;
1786}
1787
1788
1789/// PDI_binop_rm - Simple SSE2 binary operator.
1790multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1791 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001792 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1795 let isCommutable = Commutable;
1796 }
Evan Chengb783fa32007-07-19 01:14:50 +00001797 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001800 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801}
1802
1803/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1804///
1805/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1806/// to collapse (bitconvert VT to VT) into its operand.
1807///
1808multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1809 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001810 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001811 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1813 let isCommutable = Commutable;
1814 }
Evan Chengb783fa32007-07-19 01:14:50 +00001815 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001817 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818}
1819
1820} // isTwoAddress
1821
1822// 128-bit Integer Arithmetic
1823
1824defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1825defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1826defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1827defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1828
1829defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1830defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1831defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1832defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1833
1834defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1835defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1836defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1837defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1838
1839defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1840defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1841defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1842defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1843
1844defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1845
1846defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1847defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1848defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1849
1850defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1851
1852defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1853defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1854
1855
1856defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1857defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1858defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1859defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1860defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1861
1862
1863defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1864defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1865defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
1866
1867defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1868defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1869defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
1870
1871defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1872defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
1873// PSRAQ doesn't exist in SSE[1-3].
1874
1875// 128-bit logical shifts.
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001876let isTwoAddress = 1, neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001878 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001879 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001881 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001882 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 // PSRADQri doesn't exist in SSE[1-3].
1884}
1885
1886let Predicates = [HasSSE2] in {
1887 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1888 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1889 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1890 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1891 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1892 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1893}
1894
1895// Logical
1896defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1897defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1898defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1899
1900let isTwoAddress = 1 in {
1901 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001902 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001903 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1905 VR128:$src2)))]>;
1906
1907 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001908 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001911 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912}
1913
1914// SSE2 Integer comparison
1915defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1916defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1917defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1918defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1919defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1920defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1921
1922// Pack instructions
1923defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1924defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1925defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1926
1927// Shuffle and unpack instructions
1928def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001929 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001930 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931 [(set VR128:$dst, (v4i32 (vector_shuffle
1932 VR128:$src1, (undef),
1933 PSHUFD_shuffle_mask:$src2)))]>;
1934def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001935 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001936 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001938 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 (undef),
1940 PSHUFD_shuffle_mask:$src2)))]>;
1941
1942// SSE2 with ImmT == Imm8 and XS prefix.
1943def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001944 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001945 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 [(set VR128:$dst, (v8i16 (vector_shuffle
1947 VR128:$src1, (undef),
1948 PSHUFHW_shuffle_mask:$src2)))]>,
1949 XS, Requires<[HasSSE2]>;
1950def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001951 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001952 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001954 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 (undef),
1956 PSHUFHW_shuffle_mask:$src2)))]>,
1957 XS, Requires<[HasSSE2]>;
1958
1959// SSE2 with ImmT == Imm8 and XD prefix.
1960def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001961 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001962 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963 [(set VR128:$dst, (v8i16 (vector_shuffle
1964 VR128:$src1, (undef),
1965 PSHUFLW_shuffle_mask:$src2)))]>,
1966 XD, Requires<[HasSSE2]>;
1967def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001968 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001969 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001971 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 (undef),
1973 PSHUFLW_shuffle_mask:$src2)))]>,
1974 XD, Requires<[HasSSE2]>;
1975
1976
1977let isTwoAddress = 1 in {
1978 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001979 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001980 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981 [(set VR128:$dst,
1982 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1983 UNPCKL_shuffle_mask)))]>;
1984 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001985 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001986 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 [(set VR128:$dst,
1988 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001989 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 UNPCKL_shuffle_mask)))]>;
1991 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001992 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001993 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 [(set VR128:$dst,
1995 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1996 UNPCKL_shuffle_mask)))]>;
1997 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001998 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001999 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 [(set VR128:$dst,
2001 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002002 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 UNPCKL_shuffle_mask)))]>;
2004 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002005 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002006 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 [(set VR128:$dst,
2008 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2009 UNPCKL_shuffle_mask)))]>;
2010 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002011 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(set VR128:$dst,
2014 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002015 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 UNPCKL_shuffle_mask)))]>;
2017 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002018 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002019 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 [(set VR128:$dst,
2021 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2022 UNPCKL_shuffle_mask)))]>;
2023 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002024 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002025 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026 [(set VR128:$dst,
2027 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002028 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 UNPCKL_shuffle_mask)))]>;
2030
2031 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002032 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002033 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 [(set VR128:$dst,
2035 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2036 UNPCKH_shuffle_mask)))]>;
2037 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002038 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002039 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 [(set VR128:$dst,
2041 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002042 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 UNPCKH_shuffle_mask)))]>;
2044 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002045 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(set VR128:$dst,
2048 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2049 UNPCKH_shuffle_mask)))]>;
2050 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002051 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002052 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 [(set VR128:$dst,
2054 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002055 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 UNPCKH_shuffle_mask)))]>;
2057 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002058 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 [(set VR128:$dst,
2061 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2062 UNPCKH_shuffle_mask)))]>;
2063 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002064 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 [(set VR128:$dst,
2067 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002068 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 UNPCKH_shuffle_mask)))]>;
2070 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002071 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(set VR128:$dst,
2074 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2075 UNPCKH_shuffle_mask)))]>;
2076 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002077 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set VR128:$dst,
2080 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002081 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 UNPCKH_shuffle_mask)))]>;
2083}
2084
2085// Extract / Insert
2086def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2090 (iPTR imm:$src2)))]>;
2091let isTwoAddress = 1 in {
2092 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002095 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 [(set VR128:$dst,
2097 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2098 GR32:$src2, (iPTR imm:$src3))))]>;
2099 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002100 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002102 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 [(set VR128:$dst,
2104 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2105 (i32 (anyext (loadi16 addr:$src2))),
2106 (iPTR imm:$src3))))]>;
2107}
2108
2109// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002110def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2113
2114// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002115let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002116def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002118 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119
2120// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002121def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002124def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002127def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002128 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2130 TB, Requires<[HasSSE2]>;
2131
2132// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002133def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002134 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 TB, Requires<[HasSSE2]>;
2136
2137// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002138def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002140def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2142
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002144let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002145 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002147 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148
2149// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002150def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002151 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 [(set VR128:$dst,
2153 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002154def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(set VR128:$dst,
2157 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2158
Evan Chengb783fa32007-07-19 01:14:50 +00002159def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002160 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set VR128:$dst,
2162 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002163def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set VR128:$dst,
2166 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2167
Evan Chengb783fa32007-07-19 01:14:50 +00002168def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002169 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2171
Evan Chengb783fa32007-07-19 01:14:50 +00002172def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2175
2176// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002177def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set VR128:$dst,
2180 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2181 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002182def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002183 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 [(store (i64 (vector_extract (v2i64 VR128:$src),
2185 (iPTR 0))), addr:$dst)]>;
2186
2187// FIXME: may not be able to eliminate this movss with coalescing the src and
2188// dest register classes are different. We really want to write this pattern
2189// like this:
2190// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2191// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002192def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2195 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002196def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 [(store (f64 (vector_extract (v2f64 VR128:$src),
2199 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002200def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2203 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002204def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 [(store (i32 (vector_extract (v4i32 VR128:$src),
2207 (iPTR 0))), addr:$dst)]>;
2208
Evan Chengb783fa32007-07-19 01:14:50 +00002209def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002212def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2215
2216
2217// Move to lower bits of a VR128, leaving upper bits alone.
2218// Three operand (but two address) aliases.
2219let isTwoAddress = 1 in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002220 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002222 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224
2225 let AddedComplexity = 15 in
2226 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002227 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(set VR128:$dst,
2230 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2231 MOVL_shuffle_mask)))]>;
2232}
2233
2234// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002235def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2238
2239// Move to lower bits of a VR128 and zeroing upper bits.
2240// Loading from memory automatically zeroing upper bits.
2241let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002242 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002243 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 [(set VR128:$dst,
Chris Lattnere6aa3862007-11-25 00:24:49 +00002245 (v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 (v2f64 (scalar_to_vector
2247 (loadf64 addr:$src))),
2248 MOVL_shuffle_mask)))]>;
2249
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002251let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002252def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002253 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 [(set VR128:$dst,
2255 (v4i32 (vector_shuffle immAllZerosV,
2256 (v4i32 (scalar_to_vector GR32:$src)),
2257 MOVL_shuffle_mask)))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002258// This is X86-64 only.
2259def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2260 "mov{d|q}\t{$src, $dst|$dst, $src}",
2261 [(set VR128:$dst,
2262 (v2i64 (vector_shuffle immAllZerosV_bc,
2263 (v2i64 (scalar_to_vector GR64:$src)),
2264 MOVL_shuffle_mask)))]>;
2265}
2266
2267let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002268def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 [(set VR128:$dst,
2271 (v4i32 (vector_shuffle immAllZerosV,
2272 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2273 MOVL_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002274def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002276 [(set VR128:$dst,
2277 (v2i64 (vector_shuffle immAllZerosV_bc,
2278 (v2i64 (scalar_to_vector (loadi64 addr:$src))),
2279 MOVL_shuffle_mask)))]>, XS,
2280 Requires<[HasSSE2]>;
2281}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002283// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2284// IA32 document. movq xmm1, xmm2 does clear the high bits.
2285let AddedComplexity = 15 in
2286def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2287 "movq\t{$src, $dst|$dst, $src}",
2288 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2289 VR128:$src,
2290 MOVL_shuffle_mask)))]>,
2291 XS, Requires<[HasSSE2]>;
2292
2293let AddedComplexity = 20 in
2294def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2295 "movq\t{$src, $dst|$dst, $src}",
2296 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2297 (memopv2i64 addr:$src),
2298 MOVL_shuffle_mask)))]>,
2299 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300
2301//===----------------------------------------------------------------------===//
2302// SSE3 Instructions
2303//===----------------------------------------------------------------------===//
2304
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002306def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002307 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 [(set VR128:$dst, (v4f32 (vector_shuffle
2309 VR128:$src, (undef),
2310 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002311def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002312 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002314 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315 MOVSHDUP_shuffle_mask)))]>;
2316
Evan Chengb783fa32007-07-19 01:14:50 +00002317def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002318 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002319 [(set VR128:$dst, (v4f32 (vector_shuffle
2320 VR128:$src, (undef),
2321 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002322def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002325 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326 MOVSLDUP_shuffle_mask)))]>;
2327
Evan Chengb783fa32007-07-19 01:14:50 +00002328def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002329 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330 [(set VR128:$dst, (v2f64 (vector_shuffle
2331 VR128:$src, (undef),
2332 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002333def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002334 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335 [(set VR128:$dst,
2336 (v2f64 (vector_shuffle
2337 (scalar_to_vector (loadf64 addr:$src)),
2338 (undef),
2339 SSE_splat_lo_mask)))]>;
2340
2341// Arithmetic
2342let isTwoAddress = 1 in {
2343 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002344 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002345 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2347 VR128:$src2))]>;
2348 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002349 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002350 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002351 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2352 (load addr:$src2)))]>;
2353 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002354 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002355 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002356 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2357 VR128:$src2))]>;
2358 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002359 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002360 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002361 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2362 (load addr:$src2)))]>;
2363}
2364
Evan Chengb783fa32007-07-19 01:14:50 +00002365def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002366 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2368
2369// Horizontal ops
2370class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002371 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002372 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002373 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2374class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002375 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002376 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2378class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002379 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002380 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002381 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2382class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002383 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002384 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2386
2387let isTwoAddress = 1 in {
2388 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2389 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2390 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2391 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2392 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2393 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2394 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2395 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2396}
2397
2398// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002399def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002400 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002401def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2403
2404// vector_shuffle v1, <undef> <1, 1, 3, 3>
2405let AddedComplexity = 15 in
2406def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2407 MOVSHDUP_shuffle_mask)),
2408 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2409let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002410def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411 MOVSHDUP_shuffle_mask)),
2412 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2413
2414// vector_shuffle v1, <undef> <0, 0, 2, 2>
2415let AddedComplexity = 15 in
2416 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2417 MOVSLDUP_shuffle_mask)),
2418 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2419let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002420 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002421 MOVSLDUP_shuffle_mask)),
2422 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2423
2424//===----------------------------------------------------------------------===//
2425// SSSE3 Instructions
2426//===----------------------------------------------------------------------===//
2427
Bill Wendling3b15d722007-08-11 09:52:53 +00002428// SSSE3 Instruction Templates:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429//
Bill Wendling98680292007-08-10 06:22:27 +00002430// SS38I - SSSE3 instructions with T8 prefix.
2431// SS3AI - SSSE3 instructions with TA prefix.
Bill Wendling3b15d722007-08-11 09:52:53 +00002432//
2433// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
2434// uses the MMX registers. We put those instructions here because they better
2435// fit into the SSSE3 instruction category rather than the MMX category.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436
Evan Chengb783fa32007-07-19 01:14:50 +00002437class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
2438 list<dag> pattern>
Bill Wendling98680292007-08-10 06:22:27 +00002439 : I<o, F, outs, ins, asm, pattern>, T8, Requires<[HasSSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002440class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
2441 list<dag> pattern>
Bill Wendling98680292007-08-10 06:22:27 +00002442 : I<o, F, outs, ins, asm, pattern>, TA, Requires<[HasSSSE3]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002443
Bill Wendling98680292007-08-10 06:22:27 +00002444/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002445multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2446 Intrinsic IntId64, Intrinsic IntId128> {
2447 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2448 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2449 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002450
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002451 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2453 [(set VR64:$dst,
2454 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2455
2456 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2457 (ins VR128:$src),
2458 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2459 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2460 OpSize;
2461
2462 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2463 (ins i128mem:$src),
2464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2465 [(set VR128:$dst,
2466 (IntId128
2467 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468}
2469
Bill Wendling98680292007-08-10 06:22:27 +00002470/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002471multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2472 Intrinsic IntId64, Intrinsic IntId128> {
2473 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2474 (ins VR64:$src),
2475 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2476 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002477
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002478 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2479 (ins i64mem:$src),
2480 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2481 [(set VR64:$dst,
2482 (IntId64
2483 (bitconvert (memopv4i16 addr:$src))))]>;
2484
2485 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2486 (ins VR128:$src),
2487 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2488 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2489 OpSize;
2490
2491 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2492 (ins i128mem:$src),
2493 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2494 [(set VR128:$dst,
2495 (IntId128
2496 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002497}
2498
2499/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002500multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2501 Intrinsic IntId64, Intrinsic IntId128> {
2502 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2503 (ins VR64:$src),
2504 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2505 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002506
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002507 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2508 (ins i64mem:$src),
2509 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2510 [(set VR64:$dst,
2511 (IntId64
2512 (bitconvert (memopv2i32 addr:$src))))]>;
2513
2514 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2515 (ins VR128:$src),
2516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2517 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2518 OpSize;
2519
2520 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2521 (ins i128mem:$src),
2522 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2523 [(set VR128:$dst,
2524 (IntId128
2525 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002526}
2527
2528defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2529 int_x86_ssse3_pabs_b,
2530 int_x86_ssse3_pabs_b_128>;
2531defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2532 int_x86_ssse3_pabs_w,
2533 int_x86_ssse3_pabs_w_128>;
2534defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2535 int_x86_ssse3_pabs_d,
2536 int_x86_ssse3_pabs_d_128>;
2537
2538/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
2539let isTwoAddress = 1 in {
2540 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2541 Intrinsic IntId64, Intrinsic IntId128,
2542 bit Commutable = 0> {
2543 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2544 (ins VR64:$src1, VR64:$src2),
2545 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2546 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2547 let isCommutable = Commutable;
2548 }
2549 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2550 (ins VR64:$src1, i64mem:$src2),
2551 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2552 [(set VR64:$dst,
2553 (IntId64 VR64:$src1,
2554 (bitconvert (memopv8i8 addr:$src2))))]>;
2555
2556 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2557 (ins VR128:$src1, VR128:$src2),
2558 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2559 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2560 OpSize {
2561 let isCommutable = Commutable;
2562 }
2563 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2564 (ins VR128:$src1, i128mem:$src2),
2565 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2566 [(set VR128:$dst,
2567 (IntId128 VR128:$src1,
2568 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2569 }
2570}
2571
2572/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
2573let isTwoAddress = 1 in {
2574 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2575 Intrinsic IntId64, Intrinsic IntId128,
2576 bit Commutable = 0> {
2577 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2578 (ins VR64:$src1, VR64:$src2),
2579 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2580 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2581 let isCommutable = Commutable;
2582 }
2583 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2584 (ins VR64:$src1, i64mem:$src2),
2585 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2586 [(set VR64:$dst,
2587 (IntId64 VR64:$src1,
2588 (bitconvert (memopv4i16 addr:$src2))))]>;
2589
2590 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2591 (ins VR128:$src1, VR128:$src2),
2592 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2593 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2594 OpSize {
2595 let isCommutable = Commutable;
2596 }
2597 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2598 (ins VR128:$src1, i128mem:$src2),
2599 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2600 [(set VR128:$dst,
2601 (IntId128 VR128:$src1,
2602 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2603 }
2604}
2605
2606/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
2607let isTwoAddress = 1 in {
2608 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2609 Intrinsic IntId64, Intrinsic IntId128,
2610 bit Commutable = 0> {
2611 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2612 (ins VR64:$src1, VR64:$src2),
2613 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2614 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2615 let isCommutable = Commutable;
2616 }
2617 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2618 (ins VR64:$src1, i64mem:$src2),
2619 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2620 [(set VR64:$dst,
2621 (IntId64 VR64:$src1,
2622 (bitconvert (memopv2i32 addr:$src2))))]>;
2623
2624 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2625 (ins VR128:$src1, VR128:$src2),
2626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2627 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2628 OpSize {
2629 let isCommutable = Commutable;
2630 }
2631 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2632 (ins VR128:$src1, i128mem:$src2),
2633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2634 [(set VR128:$dst,
2635 (IntId128 VR128:$src1,
2636 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2637 }
2638}
2639
2640defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2641 int_x86_ssse3_phadd_w,
2642 int_x86_ssse3_phadd_w_128, 1>;
2643defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2644 int_x86_ssse3_phadd_d,
2645 int_x86_ssse3_phadd_d_128, 1>;
2646defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2647 int_x86_ssse3_phadd_sw,
2648 int_x86_ssse3_phadd_sw_128, 1>;
2649defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2650 int_x86_ssse3_phsub_w,
2651 int_x86_ssse3_phsub_w_128>;
2652defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2653 int_x86_ssse3_phsub_d,
2654 int_x86_ssse3_phsub_d_128>;
2655defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2656 int_x86_ssse3_phsub_sw,
2657 int_x86_ssse3_phsub_sw_128>;
2658defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2659 int_x86_ssse3_pmadd_ub_sw,
2660 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2661defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2662 int_x86_ssse3_pmul_hr_sw,
2663 int_x86_ssse3_pmul_hr_sw_128, 1>;
2664defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2665 int_x86_ssse3_pshuf_b,
2666 int_x86_ssse3_pshuf_b_128>;
2667defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2668 int_x86_ssse3_psign_b,
2669 int_x86_ssse3_psign_b_128>;
2670defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2671 int_x86_ssse3_psign_w,
2672 int_x86_ssse3_psign_w_128>;
2673defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2674 int_x86_ssse3_psign_d,
2675 int_x86_ssse3_psign_d_128>;
2676
2677let isTwoAddress = 1 in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002678 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2679 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002680 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002681 [(set VR64:$dst,
2682 (int_x86_ssse3_palign_r
2683 VR64:$src1, VR64:$src2,
2684 imm:$src3))]>;
2685 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2686 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002687 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002688 [(set VR64:$dst,
2689 (int_x86_ssse3_palign_r
2690 VR64:$src1,
2691 (bitconvert (memopv2i32 addr:$src2)),
2692 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002693
Bill Wendling1dc817c2007-08-10 09:00:17 +00002694 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2695 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002696 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002697 [(set VR128:$dst,
2698 (int_x86_ssse3_palign_r_128
2699 VR128:$src1, VR128:$src2,
2700 imm:$src3))]>, OpSize;
2701 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2702 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002703 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002704 [(set VR128:$dst,
2705 (int_x86_ssse3_palign_r_128
2706 VR128:$src1,
2707 (bitconvert (memopv4i32 addr:$src2)),
2708 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002709}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710
2711//===----------------------------------------------------------------------===//
2712// Non-Instruction Patterns
2713//===----------------------------------------------------------------------===//
2714
2715// 128-bit vector undef's.
Bill Wendling1dc817c2007-08-10 09:00:17 +00002716def : Pat<(v4f32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002717def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2718def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2719def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2720def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2721def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2722
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002723// extload f32 -> f64. This matches load+fextend because we have a hack in
2724// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2725// Since these loads aren't folded into the fextend, we have to match it
2726// explicitly here.
2727let Predicates = [HasSSE2] in
2728 def : Pat<(fextend (loadf32 addr:$src)),
2729 (CVTSS2SDrm addr:$src)>;
2730
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002731// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
2732// 16-bits matter.
2733def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2734 Requires<[HasSSE2]>;
2735def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2736 Requires<[HasSSE2]>;
2737
2738// bit_convert
2739let Predicates = [HasSSE2] in {
2740 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2741 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2742 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2743 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2744 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2745 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2746 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2747 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2748 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2749 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2750 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2751 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2752 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2753 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2754 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2755 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2756 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2757 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2758 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2759 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2760 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2761 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2762 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2763 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2764 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2765 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2766 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2767 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2768 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2769 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2770}
2771
2772// Move scalar to XMM zero-extended
2773// movd to XMM register zero-extends
2774let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002776def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002777 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2778 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002779def : Pat<(v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002780 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2781 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2782}
2783
2784// Splat v2f64 / v2i64
2785let AddedComplexity = 10 in {
2786def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2787 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2788def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2789 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2790def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2791 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2792def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2793 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2794}
2795
2796// Splat v4f32
2797def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2798 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
2799 Requires<[HasSSE1]>;
2800
2801// Special unary SHUFPSrri case.
2802// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002803def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2804 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002805 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2806 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002807// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002808def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2809 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002810 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2811 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Dan Gohman4a4f1512007-07-18 20:23:34 +00002813def : Pat<(vector_shuffle (memopv4f32 addr:$src1), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814 SHUFP_unary_shuffle_mask:$sm),
2815 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2816 Requires<[HasSSE2]>;
2817// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002818def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2819 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2821 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002822def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2823 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2825 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002826// Special binary v2i64 shuffle cases using SHUFPDrri.
2827def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2828 SHUFP_shuffle_mask:$sm)),
2829 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2830 Requires<[HasSSE2]>;
2831// Special unary SHUFPDrri case.
2832def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2833 SHUFP_unary_shuffle_mask:$sm)),
2834 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2835 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002836
2837// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2838let AddedComplexity = 10 in {
2839def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2840 UNPCKL_v_undef_shuffle_mask)),
2841 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2842def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2843 UNPCKL_v_undef_shuffle_mask)),
2844 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2845def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2846 UNPCKL_v_undef_shuffle_mask)),
2847 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2848def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2849 UNPCKL_v_undef_shuffle_mask)),
2850 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2851}
2852
2853// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2854let AddedComplexity = 10 in {
2855def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2856 UNPCKH_v_undef_shuffle_mask)),
2857 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2858def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2859 UNPCKH_v_undef_shuffle_mask)),
2860 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2861def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2862 UNPCKH_v_undef_shuffle_mask)),
2863 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2864def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2865 UNPCKH_v_undef_shuffle_mask)),
2866 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2867}
2868
2869let AddedComplexity = 15 in {
2870// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2871def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2872 MOVHP_shuffle_mask)),
2873 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2874
2875// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2876def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2877 MOVHLPS_shuffle_mask)),
2878 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2879
2880// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2881def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2882 MOVHLPS_v_undef_shuffle_mask)),
2883 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2884def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2885 MOVHLPS_v_undef_shuffle_mask)),
2886 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2887}
2888
2889let AddedComplexity = 20 in {
2890// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2891// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002892def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 MOVLP_shuffle_mask)),
2894 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002895def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 MOVLP_shuffle_mask)),
2897 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002898def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 MOVHP_shuffle_mask)),
2900 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002901def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902 MOVHP_shuffle_mask)),
2903 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2904
Dan Gohman4a4f1512007-07-18 20:23:34 +00002905def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 MOVLP_shuffle_mask)),
2907 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002908def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909 MOVLP_shuffle_mask)),
2910 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002911def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912 MOVHP_shuffle_mask)),
2913 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002914def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915 MOVLP_shuffle_mask)),
2916 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2917}
2918
2919let AddedComplexity = 15 in {
2920// Setting the lowest element in the vector.
2921def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2922 MOVL_shuffle_mask)),
2923 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2924def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2925 MOVL_shuffle_mask)),
2926 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2927
2928// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2929def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2930 MOVLP_shuffle_mask)),
2931 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2932def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2933 MOVLP_shuffle_mask)),
2934 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2935}
2936
2937// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002938let AddedComplexity = 15 in
2939def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2940 MOVL_shuffle_mask)),
2941 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
2942
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943
2944// FIXME: Temporary workaround since 2-wide shuffle is broken.
2945def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2946 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2947def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2948 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2949def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2950 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2951def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2952 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2953 Requires<[HasSSE2]>;
2954def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2955 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2956 Requires<[HasSSE2]>;
2957def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2958 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2959def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2960 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2961def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2962 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2963def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2964 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2965def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2966 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2967def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2968 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2969def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2970 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2971def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2972 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2973
2974// Some special case pandn patterns.
2975def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2976 VR128:$src2)),
2977 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2978def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2979 VR128:$src2)),
2980 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2981def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2982 VR128:$src2)),
2983 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2984
2985def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002986 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2988def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002989 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2991def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002992 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2994
Nate Begeman78246ca2007-11-17 03:58:34 +00002995// vector -> vector casts
2996def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
2997 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
2998def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
2999 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3000
Evan Cheng51a49b22007-07-20 00:27:43 +00003001// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003002def : Pat<(alignedloadv4i32 addr:$src),
3003 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3004def : Pat<(loadv4i32 addr:$src),
3005 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003006def : Pat<(alignedloadv2i64 addr:$src),
3007 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3008def : Pat<(loadv2i64 addr:$src),
3009 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3010
3011def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3012 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3013def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3014 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3015def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3016 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3017def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3018 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3019def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3020 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3021def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3022 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3023def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3024 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3025def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3026 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003027
3028//===----------------------------------------------------------------------===//
3029// SSE4.1 Instructions
3030//===----------------------------------------------------------------------===//
3031
3032// SSE4.1 Instruction Templates:
3033//
Nate Begemaneb3f5432008-02-04 05:34:34 +00003034// SS48I - SSE 4.1 instructions with T8 prefix.
Nate Begemanb2975562008-02-03 07:18:54 +00003035// SS41AI - SSE 4.1 instructions with TA prefix.
3036//
Nate Begemaneb3f5432008-02-04 05:34:34 +00003037class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
3038 list<dag> pattern>
Nate Begemanb2975562008-02-03 07:18:54 +00003039 : I<o, F, outs, ins, asm, pattern>, T8, Requires<[HasSSE41]>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003040class SS4AI<bits<8> o, Format F, dag outs, dag ins, string asm,
3041 list<dag> pattern>
Nate Begemanb2975562008-02-03 07:18:54 +00003042 : I<o, F, outs, ins, asm, pattern>, TA, Requires<[HasSSE41]>;
3043
3044
3045multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3046 bits<8> opcsd, bits<8> opcpd,
3047 string OpcodeStr,
3048 Intrinsic F32Int,
3049 Intrinsic V4F32Int,
3050 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003051 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003052 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003053 def SSr_Int : SS4AI<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003054 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003055 !strconcat(OpcodeStr,
3056 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003057 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3058 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003059
3060 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003061 def SSm_Int : SS4AI<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003062 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003063 !strconcat(OpcodeStr,
3064 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003065 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3066 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003067
3068 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003069 def PSr_Int : SS4AI<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003070 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003071 !strconcat(OpcodeStr,
3072 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003073 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3074 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003075
3076 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003077 def PSm_Int : SS4AI<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003078 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003079 !strconcat(OpcodeStr,
3080 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003081 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3082 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003083
3084 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003085 def SDr_Int : SS4AI<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003086 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003087 !strconcat(OpcodeStr,
3088 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003089 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3090 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003091
3092 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003093 def SDm_Int : SS4AI<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003094 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003095 !strconcat(OpcodeStr,
3096 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003097 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3098 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003099
3100 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003101 def PDr_Int : SS4AI<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003102 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003103 !strconcat(OpcodeStr,
3104 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003105 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3106 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003107
3108 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003109 def PDm_Int : SS4AI<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003110 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003111 !strconcat(OpcodeStr,
3112 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003113 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3114 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003115}
3116
3117// FP round - roundss, roundps, roundsd, roundpd
3118defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3119 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3120 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003121
3122// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3123multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3124 Intrinsic IntId128> {
3125 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3126 (ins VR128:$src),
3127 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3128 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3129 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3130 (ins i128mem:$src),
3131 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3132 [(set VR128:$dst,
3133 (IntId128
3134 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3135}
3136
3137defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3138 int_x86_sse41_phminposuw>;
3139
3140/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
3141let isTwoAddress = 1 in {
3142 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3143 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003144 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3145 (ins VR128:$src1, VR128:$src2),
3146 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3147 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3148 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003149 let isCommutable = Commutable;
3150 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003151 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3152 (ins VR128:$src1, i128mem:$src2),
3153 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3154 [(set VR128:$dst,
3155 (IntId128 VR128:$src1,
3156 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003157 }
3158}
3159
3160defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3161 int_x86_sse41_pcmpeqq, 1>;
3162defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3163 int_x86_sse41_packusdw, 0>;
3164defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3165 int_x86_sse41_pminsb, 1>;
3166defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3167 int_x86_sse41_pminsd, 1>;
3168defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3169 int_x86_sse41_pminud, 1>;
3170defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3171 int_x86_sse41_pminuw, 1>;
3172defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3173 int_x86_sse41_pmaxsb, 1>;
3174defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3175 int_x86_sse41_pmaxsd, 1>;
3176defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3177 int_x86_sse41_pmaxud, 1>;
3178defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3179 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003180defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3181 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003182
Nate Begeman58057962008-02-09 01:38:08 +00003183
3184/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
3185let isTwoAddress = 1 in {
3186 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3187 Intrinsic IntId128, bit Commutable = 0> {
3188 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3189 (ins VR128:$src1, VR128:$src2),
3190 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3191 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3192 VR128:$src2))]>, OpSize {
3193 let isCommutable = Commutable;
3194 }
3195 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3196 (ins VR128:$src1, VR128:$src2),
3197 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3198 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3199 OpSize {
3200 let isCommutable = Commutable;
3201 }
3202 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3203 (ins VR128:$src1, i128mem:$src2),
3204 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3205 [(set VR128:$dst,
3206 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3207 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3208 (ins VR128:$src1, i128mem:$src2),
3209 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3210 [(set VR128:$dst,
3211 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3212 OpSize;
3213 }
3214}
3215defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3216 int_x86_sse41_pmulld, 1>;
3217
3218
Nate Begeman72d802a2008-02-04 06:00:24 +00003219/// SS41I_binop_rmi_int - SSE 4.1 binary operator with immediate
3220let isTwoAddress = 1 in {
3221 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3222 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003223 def rri : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3224 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3225 !strconcat(OpcodeStr,
3226 "\t{$$src3, src2, $dst|$dst, $src2, $src3}"),
3227 [(set VR128:$dst,
3228 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3229 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003230 let isCommutable = Commutable;
3231 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003232 def rmi : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3233 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3234 !strconcat(OpcodeStr,
3235 "\t{$$src3, src2, $dst|$dst, $src2, $src3}"),
3236 [(set VR128:$dst,
3237 (IntId128 VR128:$src1,
3238 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3239 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003240 }
3241}
3242
3243defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3244 int_x86_sse41_blendps, 0>;
3245defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3246 int_x86_sse41_blendpd, 0>;
3247defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3248 int_x86_sse41_pblendw, 0>;
3249defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3250 int_x86_sse41_dpps, 1>;
3251defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3252 int_x86_sse41_dppd, 1>;
3253defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3254 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003255
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003256
3257multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3258 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3259 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3260 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3261
3262 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3263 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3264 [(set VR128:$dst,
3265 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3266}
3267
3268defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3269defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3270defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3271defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3272defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3273defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3274
3275multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3276 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3277 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3278 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3279
3280 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3281 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3282 [(set VR128:$dst,
3283 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3284}
3285
3286defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3287defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3288defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3289defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3290
3291multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3292 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3294 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3295
3296 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3297 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3298 [(set VR128:$dst,
3299 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3300}
3301
3302defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3303defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3304
3305
3306/// SS41I_binop_ext8 - SSE 4.1 binary operator with immediate
3307multiclass SS41I_binop_ext8<bits<8> opc, string OpcodeStr> {
3308 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3309 (ins VR128:$src1, i32i8imm:$src2),
3310 !strconcat(OpcodeStr,
3311 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3312 [(set GR32:$dst, (zext
3313 (extractelt (v16i8 VR128:$src1), imm:$src2)))]>, OpSize;
3314 def mr : SS4AI<opc, MRMDestMem, (outs),
3315 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3316 !strconcat(OpcodeStr,
3317 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3318 [(store (extractelt (v16i8 VR128:$src1), imm:$src2),
3319 addr:$dst)]>, OpSize;
3320}
3321
3322defm PEXTRB : SS41I_binop_ext8<0x14, "pextrb">;
3323
Nate Begeman58057962008-02-09 01:38:08 +00003324/// SS41I_binop_ext32 - SSE 4.1 binary operator with immediate
3325multiclass SS41I_binop_ext32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003326 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3327 (ins VR128:$src1, i32i8imm:$src2),
3328 !strconcat(OpcodeStr,
3329 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3330 [(set GR32:$dst,
3331 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
3332 def mr : SS4AI<opc, MRMDestMem, (outs),
3333 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3334 !strconcat(OpcodeStr,
3335 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3336 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3337 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003338}
3339
3340defm PEXTRD : SS41I_binop_ext32<0x16, "pextrd">;
3341
3342/// SS41I_binop_extf32 - SSE 4.1 binary operator with immediate
3343multiclass SS41I_binop_extf32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003344 def rr : SS4AI<opc, MRMSrcReg, (outs FR32:$dst),
3345 (ins VR128:$src1, i32i8imm:$src2),
3346 !strconcat(OpcodeStr,
3347 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3348 [(set FR32:$dst,
3349 (extractelt (v4f32 VR128:$src1), imm:$src2))]>, OpSize;
3350 def mr : SS4AI<opc, MRMDestMem, (outs),
3351 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3352 !strconcat(OpcodeStr,
3353 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3354 [(store (extractelt (v4f32 VR128:$src1), imm:$src2),
3355 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003356}
3357
3358defm EXTRACTPS : SS41I_binop_extf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003359