Chris Lattner | 36fe6d2 | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 1 | //====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===// |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86-64 instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
Chris Lattner | 36fe6d2 | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 17 | // Operand Definitions. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 18 | // |
| 19 | |
| 20 | // 64-bits but only 32 bits are significant. |
| 21 | def i64i32imm : Operand<i64>; |
Chris Lattner | 7680e73 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 22 | |
| 23 | // 64-bits but only 32 bits are significant, and those bits are treated as being |
| 24 | // pc relative. |
| 25 | def i64i32imm_pcrel : Operand<i64> { |
| 26 | let PrintMethod = "print_pcrel_imm"; |
Daniel Dunbar | 989ac72 | 2010-03-13 19:31:38 +0000 | [diff] [blame] | 27 | let ParserMatchClass = X86AbsMemAsmOperand; |
Chris Lattner | 7680e73 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 28 | } |
| 29 | |
| 30 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 31 | // 64-bits but only 8 bits are significant. |
Daniel Dunbar | 44f63f9 | 2009-08-10 21:06:41 +0000 | [diff] [blame] | 32 | def i64i8imm : Operand<i64> { |
| 33 | let ParserMatchClass = ImmSExt8AsmOperand; |
| 34 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 35 | |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 36 | // Special i64mem for addresses of load folding tail calls. These are not |
| 37 | // allowed to use callee-saved registers since they must be scheduled |
| 38 | // after callee-saved register are popped. |
| 39 | def i64mem_TC : Operand<i64> { |
| 40 | let PrintMethod = "printi64mem"; |
| 41 | let MIOperandInfo = (ops GR64_TC, i8imm, GR64_TC, i32imm, i8imm); |
| 42 | let ParserMatchClass = X86MemAsmOperand; |
| 43 | } |
| 44 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 45 | def lea64mem : Operand<i64> { |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 46 | let PrintMethod = "printlea64mem"; |
Dan Gohman | 74f6f9a | 2009-08-05 17:40:24 +0000 | [diff] [blame] | 47 | let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm); |
Daniel Dunbar | 96e2cec | 2010-03-13 19:31:44 +0000 | [diff] [blame] | 48 | let ParserMatchClass = X86NoSegMemAsmOperand; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 49 | } |
| 50 | |
| 51 | def lea64_32mem : Operand<i32> { |
| 52 | let PrintMethod = "printlea64_32mem"; |
Chris Lattner | c124306 | 2009-06-20 07:03:18 +0000 | [diff] [blame] | 53 | let AsmOperandLowerMethod = "lower_lea64_32mem"; |
Dan Gohman | 74f6f9a | 2009-08-05 17:40:24 +0000 | [diff] [blame] | 54 | let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm); |
Daniel Dunbar | 96e2cec | 2010-03-13 19:31:44 +0000 | [diff] [blame] | 55 | let ParserMatchClass = X86NoSegMemAsmOperand; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 56 | } |
| 57 | |
| 58 | //===----------------------------------------------------------------------===// |
Chris Lattner | 36fe6d2 | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 59 | // Complex Pattern Definitions. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 60 | // |
| 61 | def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr", |
Dan Gohman | a98634b | 2009-08-02 16:09:17 +0000 | [diff] [blame] | 62 | [add, sub, mul, X86mul_imm, shl, or, frameindex, |
Chris Lattner | 65a7a6f | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 63 | X86WrapperRIP], []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 64 | |
Chris Lattner | 5c0b16d | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 65 | def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr", |
| 66 | [tglobaltlsaddr], []>; |
| 67 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 68 | //===----------------------------------------------------------------------===// |
Chris Lattner | 36fe6d2 | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 69 | // Pattern fragments. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 70 | // |
| 71 | |
Chris Lattner | 1840991 | 2010-03-03 01:45:01 +0000 | [diff] [blame] | 72 | def i64immSExt8 : PatLeaf<(i64 immSext8)>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 73 | |
Chris Lattner | be5ad7d | 2010-02-23 06:09:57 +0000 | [diff] [blame] | 74 | def GetLo32XForm : SDNodeXForm<imm, [{ |
| 75 | // Transformation function: get the low 32 bits. |
| 76 | return getI32Imm((unsigned)N->getZExtValue()); |
| 77 | }]>; |
| 78 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 79 | def i64immSExt32 : PatLeaf<(i64 imm), [{ |
| 80 | // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit |
| 81 | // sign extended field. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 82 | return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 83 | }]>; |
| 84 | |
Chris Lattner | be5ad7d | 2010-02-23 06:09:57 +0000 | [diff] [blame] | 85 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 86 | def i64immZExt32 : PatLeaf<(i64 imm), [{ |
| 87 | // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit |
| 88 | // unsignedsign extended field. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 89 | return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 90 | }]>; |
| 91 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 92 | def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>; |
| 93 | def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>; |
| 94 | def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 95 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 96 | def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>; |
| 97 | def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>; |
| 98 | def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>; |
| 99 | def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 100 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 101 | def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>; |
| 102 | def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>; |
| 103 | def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>; |
| 104 | def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 105 | |
| 106 | //===----------------------------------------------------------------------===// |
| 107 | // Instruction list... |
| 108 | // |
| 109 | |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 110 | // ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into |
| 111 | // a stack adjustment and the codegen must know that they may modify the stack |
| 112 | // pointer before prolog-epilog rewriting occurs. |
| 113 | // Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become |
| 114 | // sub / add which can clobber EFLAGS. |
| 115 | let Defs = [RSP, EFLAGS], Uses = [RSP] in { |
| 116 | def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt), |
| 117 | "#ADJCALLSTACKDOWN", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 118 | [(X86callseq_start timm:$amt)]>, |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 119 | Requires<[In64BitMode]>; |
| 120 | def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 121 | "#ADJCALLSTACKUP", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 122 | [(X86callseq_end timm:$amt1, timm:$amt2)]>, |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 123 | Requires<[In64BitMode]>; |
| 124 | } |
| 125 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 126 | // Interrupt Instructions |
| 127 | def IRET64 : RI<0xcf, RawFrm, (outs), (ins), "iret{q}", []>; |
| 128 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 129 | //===----------------------------------------------------------------------===// |
| 130 | // Call Instructions... |
| 131 | // |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 132 | let isCall = 1 in |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 133 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 134 | // a use to prevent stack-pointer assignments that appear immediately |
| 135 | // before calls from potentially appearing dead. Uses for argument |
| 136 | // registers are added manually. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 137 | let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11, |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 138 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
Bill Wendling | bff35d1 | 2007-04-26 21:06:48 +0000 | [diff] [blame] | 139 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 140 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
Dan Gohman | 2662d55 | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 141 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
| 142 | Uses = [RSP] in { |
Chris Lattner | ff81ebf | 2009-03-18 00:43:52 +0000 | [diff] [blame] | 143 | |
| 144 | // NOTE: this pattern doesn't match "X86call imm", because we do not know |
| 145 | // that the offset between an arbitrary immediate and the call will fit in |
| 146 | // the 32-bit pcrel field that we have. |
Chris Lattner | e10038e | 2010-03-18 17:52:22 +0000 | [diff] [blame] | 147 | def CALL64pcrel32 : Ii32PCRel<0xE8, RawFrm, |
Chris Lattner | 7680e73 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 148 | (outs), (ins i64i32imm_pcrel:$dst, variable_ops), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 149 | "call{q}\t$dst", []>, |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 150 | Requires<[In64BitMode, NotWin64]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 151 | def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 152 | "call{q}\t{*}$dst", [(X86call GR64:$dst)]>, |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 153 | Requires<[NotWin64]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 154 | def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 155 | "call{q}\t{*}$dst", [(X86call (loadi64 addr:$dst))]>, |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 156 | Requires<[NotWin64]>; |
Sean Callanan | 9947bbb | 2009-09-03 00:04:47 +0000 | [diff] [blame] | 157 | |
| 158 | def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst), |
| 159 | "lcall{q}\t{*}$dst", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 162 | // FIXME: We need to teach codegen about single list of call-clobbered |
| 163 | // registers. |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 164 | let isCall = 1 in |
| 165 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 166 | // a use to prevent stack-pointer assignments that appear immediately |
| 167 | // before calls from potentially appearing dead. Uses for argument |
| 168 | // registers are added manually. |
| 169 | let Defs = [RAX, RCX, RDX, R8, R9, R10, R11, |
| 170 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
| 171 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 172 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS], |
| 173 | Uses = [RSP] in { |
| 174 | def WINCALL64pcrel32 : I<0xE8, RawFrm, |
Anton Korobeynikov | 941222e | 2009-08-07 23:59:21 +0000 | [diff] [blame] | 175 | (outs), (ins i64i32imm_pcrel:$dst, variable_ops), |
| 176 | "call\t$dst", []>, |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 177 | Requires<[IsWin64]>; |
| 178 | def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops), |
| 179 | "call\t{*}$dst", |
| 180 | [(X86call GR64:$dst)]>, Requires<[IsWin64]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 181 | def WINCALL64m : I<0xFF, MRM2m, (outs), |
| 182 | (ins i64mem:$dst, variable_ops), "call\t{*}$dst", |
| 183 | [(X86call (loadi64 addr:$dst))]>, |
| 184 | Requires<[IsWin64]>; |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 185 | } |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 186 | |
| 187 | |
| 188 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 189 | let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11, |
| 190 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
| 191 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 192 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 193 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
| 194 | Uses = [RSP] in { |
| 195 | def TCRETURNdi64 : I<0, Pseudo, (outs), |
| 196 | (ins i64i32imm_pcrel:$dst, i32imm:$offset, variable_ops), |
| 197 | "#TC_RETURN $dst $offset", []>; |
| 198 | def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64_TC:$dst, i32imm:$offset, |
| 199 | variable_ops), |
| 200 | "#TC_RETURN $dst $offset", []>; |
| 201 | def TCRETURNmi64 : I<0, Pseudo, (outs), |
| 202 | (ins i64mem_TC:$dst, i32imm:$offset, variable_ops), |
| 203 | "#TC_RETURN $dst $offset", []>; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 204 | |
Chris Lattner | 4d82068 | 2010-03-16 06:39:08 +0000 | [diff] [blame] | 205 | def TAILJMPd64 : Ii32PCRel<0xE9, RawFrm, (outs), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 206 | (ins i64i32imm_pcrel:$dst, variable_ops), |
| 207 | "jmp\t$dst # TAILCALL", []>; |
| 208 | def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64_TC:$dst, variable_ops), |
| 209 | "jmp{q}\t{*}$dst # TAILCALL", []>; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 210 | |
Evan Cheng | 700c71d | 2010-03-14 19:28:34 +0000 | [diff] [blame] | 211 | def TAILJMPm64 : I<0xFF, MRM4m, (outs), (ins i64mem_TC:$dst, variable_ops), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 212 | "jmp{q}\t{*}$dst # TAILCALL", []>; |
| 213 | } |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 214 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 215 | // Branches |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 216 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 217 | def JMP64pcrel32 : I<0xE9, RawFrm, (outs), (ins brtarget:$dst), |
| 218 | "jmp{q}\t$dst", []>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 219 | def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 220 | [(brind GR64:$dst)]>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 221 | def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 222 | [(brind (loadi64 addr:$dst))]>; |
Sean Callanan | 9947bbb | 2009-09-03 00:04:47 +0000 | [diff] [blame] | 223 | def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst), |
| 224 | "ljmp{q}\t{*}$dst", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 225 | } |
| 226 | |
| 227 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 228 | // EH Pseudo Instructions |
| 229 | // |
| 230 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Daniel Dunbar | 8a3ee71 | 2010-01-22 20:16:37 +0000 | [diff] [blame] | 231 | hasCtrlDep = 1, isCodeGenOnly = 1 in { |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 232 | def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr), |
| 233 | "ret\t#eh_return, addr: $addr", |
| 234 | [(X86ehret GR64:$addr)]>; |
| 235 | |
| 236 | } |
| 237 | |
| 238 | //===----------------------------------------------------------------------===// |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 239 | // Miscellaneous Instructions... |
| 240 | // |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 241 | |
| 242 | def POPCNT64rr : RI<0xB8, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 243 | "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS; |
| 244 | def POPCNT64rm : RI<0xB8, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 245 | "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS; |
| 246 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 247 | let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 248 | def LEAVE64 : I<0xC9, RawFrm, |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 249 | (outs), (ins), "leave", []>; |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 250 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in { |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 251 | let mayLoad = 1 in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 252 | def POP64r : I<0x58, AddRegFrm, |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 253 | (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 254 | def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
| 255 | def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>; |
| 256 | } |
| 257 | let mayStore = 1 in { |
Dan Gohman | 638c96d | 2007-06-18 14:12:56 +0000 | [diff] [blame] | 258 | def PUSH64r : I<0x50, AddRegFrm, |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 259 | (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 260 | def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
| 261 | def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>; |
| 262 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 263 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 264 | |
Bill Wendling | 453eb26 | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 265 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in { |
| 266 | def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm), |
Bill Wendling | 927788c | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 267 | "push{q}\t$imm", []>; |
Bill Wendling | 453eb26 | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 268 | def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm), |
Bill Wendling | 927788c | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 269 | "push{q}\t$imm", []>; |
Bill Wendling | 453eb26 | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 270 | def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm), |
Bill Wendling | 927788c | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 271 | "push{q}\t$imm", []>; |
Bill Wendling | 453eb26 | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 272 | } |
| 273 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 274 | let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 275 | def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf{q}", []>, REX_W; |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 276 | let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 277 | def PUSHFQ64 : I<0x9C, RawFrm, (outs), (ins), "pushf{q}", []>; |
Evan Cheng | 2f245ba | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 278 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 279 | def LEA64_32r : I<0x8D, MRMSrcMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 280 | (outs GR32:$dst), (ins lea64_32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 281 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 282 | [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>; |
| 283 | |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 284 | let isReMaterializable = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 285 | def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 286 | "lea{q}\t{$src|$dst}, {$dst|$src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 287 | [(set GR64:$dst, lea64addr:$src)]>; |
| 288 | |
| 289 | let isTwoAddress = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 290 | def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 291 | "bswap{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 292 | [(set GR64:$dst, (bswap GR64:$src))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 293 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 294 | // Bit scan instructions. |
| 295 | let Defs = [EFLAGS] in { |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 296 | def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 297 | "bsf{q}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 298 | [(set GR64:$dst, EFLAGS, (X86bsf GR64:$src))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 299 | def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 300 | "bsf{q}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 301 | [(set GR64:$dst, EFLAGS, (X86bsf (loadi64 addr:$src)))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 302 | |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 303 | def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 304 | "bsr{q}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 305 | [(set GR64:$dst, EFLAGS, (X86bsr GR64:$src))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 306 | def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 307 | "bsr{q}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 308 | [(set GR64:$dst, EFLAGS, (X86bsr (loadi64 addr:$src)))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 309 | } // Defs = [EFLAGS] |
| 310 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 311 | // Repeat string ops |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 312 | let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 313 | def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 314 | [(X86rep_movs i64)]>, REP; |
| 315 | let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 316 | def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 317 | [(X86rep_stos i64)]>, REP; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 318 | |
Sean Callanan | a82e465 | 2009-09-12 00:37:19 +0000 | [diff] [blame] | 319 | def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>; |
| 320 | |
Sean Callanan | 6f8f462 | 2009-09-12 02:25:20 +0000 | [diff] [blame] | 321 | def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>; |
| 322 | |
Bill Wendling | 7239b51 | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 323 | // Fast system-call instructions |
Bill Wendling | 7239b51 | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 324 | def SYSEXIT64 : RI<0x35, RawFrm, |
| 325 | (outs), (ins), "sysexit", []>, TB; |
Bill Wendling | 7239b51 | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 326 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 327 | //===----------------------------------------------------------------------===// |
| 328 | // Move Instructions... |
| 329 | // |
| 330 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 331 | let neverHasSideEffects = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 332 | def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 333 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 334 | |
Evan Cheng | 601ca4b | 2008-06-25 01:16:38 +0000 | [diff] [blame] | 335 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 336 | def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 337 | "movabs{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 338 | [(set GR64:$dst, imm:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 339 | def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 340 | "mov{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 341 | [(set GR64:$dst, i64immSExt32:$src)]>; |
Dan Gohman | 1ab7989 | 2007-09-07 21:32:51 +0000 | [diff] [blame] | 342 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 343 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 344 | def MOV64rr_REV : RI<0x8B, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 345 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
| 346 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 347 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 348 | def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 349 | "mov{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 350 | [(set GR64:$dst, (load addr:$src))]>; |
| 351 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 352 | def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 353 | "mov{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 354 | [(store GR64:$src, addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 355 | def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 356 | "mov{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 357 | [(store i64immSExt32:$src, addr:$dst)]>; |
| 358 | |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 359 | /// Versions of MOV64rr, MOV64rm, and MOV64mr for i64mem_TC and GR64_TC. |
| 360 | let neverHasSideEffects = 1 in |
Evan Cheng | 700c71d | 2010-03-14 19:28:34 +0000 | [diff] [blame] | 361 | def MOV64rr_TC : RI<0x89, MRMDestReg, (outs GR64_TC:$dst), (ins GR64_TC:$src), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 362 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
| 363 | |
| 364 | let mayLoad = 1, |
| 365 | canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 700c71d | 2010-03-14 19:28:34 +0000 | [diff] [blame] | 366 | def MOV64rm_TC : RI<0x8B, MRMSrcMem, (outs GR64_TC:$dst), (ins i64mem_TC:$src), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 367 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 368 | []>; |
| 369 | |
| 370 | let mayStore = 1 in |
Evan Cheng | 700c71d | 2010-03-14 19:28:34 +0000 | [diff] [blame] | 371 | def MOV64mr_TC : RI<0x89, MRMDestMem, (outs), (ins i64mem_TC:$dst, GR64_TC:$src), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 372 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 373 | []>; |
| 374 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 375 | def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins offset8:$src), |
Sean Callanan | 2f34a13 | 2009-09-10 18:33:42 +0000 | [diff] [blame] | 376 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 377 | def MOV64o64a : RIi32<0xA1, RawFrm, (outs), (ins offset64:$src), |
Sean Callanan | 2f34a13 | 2009-09-10 18:33:42 +0000 | [diff] [blame] | 378 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 379 | def MOV64ao8 : RIi8<0xA2, RawFrm, (outs offset8:$dst), (ins), |
Sean Callanan | 2f34a13 | 2009-09-10 18:33:42 +0000 | [diff] [blame] | 380 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 381 | def MOV64ao64 : RIi32<0xA3, RawFrm, (outs offset64:$dst), (ins), |
Sean Callanan | 2f34a13 | 2009-09-10 18:33:42 +0000 | [diff] [blame] | 382 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
| 383 | |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 384 | // Moves to and from segment registers |
| 385 | def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 386 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 387 | def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 388 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 389 | def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 390 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 391 | def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 392 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
| 393 | |
| 394 | // Moves to and from debug registers |
| 395 | def MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src), |
| 396 | "mov{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 397 | def MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src), |
| 398 | "mov{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 399 | |
| 400 | // Moves to and from control registers |
| 401 | def MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG_64:$src), |
| 402 | "mov{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 403 | def MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_64:$dst), (ins GR64:$src), |
| 404 | "mov{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 405 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 406 | // Sign/Zero extenders |
| 407 | |
Dan Gohman | 04d19f0 | 2009-04-13 15:13:28 +0000 | [diff] [blame] | 408 | // MOVSX64rr8 always has a REX prefix and it has an 8-bit register |
| 409 | // operand, which makes it a rare instruction with an 8-bit register |
| 410 | // operand that can never access an h register. If support for h registers |
| 411 | // were generalized, this would require a special register class. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 412 | def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 413 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 414 | [(set GR64:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 415 | def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 416 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 417 | [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 418 | def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 419 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 420 | [(set GR64:$dst, (sext GR16:$src))]>, TB; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 421 | def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 422 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 423 | [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 424 | def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 425 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 426 | [(set GR64:$dst, (sext GR32:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 427 | def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 428 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 429 | [(set GR64:$dst, (sextloadi64i32 addr:$src))]>; |
| 430 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 431 | // movzbq and movzwq encodings for the disassembler |
| 432 | def MOVZX64rr8_Q : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8:$src), |
| 433 | "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB; |
| 434 | def MOVZX64rm8_Q : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem:$src), |
| 435 | "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB; |
| 436 | def MOVZX64rr16_Q : RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
| 437 | "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB; |
| 438 | def MOVZX64rm16_Q : RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
| 439 | "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB; |
| 440 | |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 441 | // Use movzbl instead of movzbq when the destination is a register; it's |
| 442 | // equivalent due to implicit zero-extending, and it has a smaller encoding. |
| 443 | def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 444 | "", [(set GR64:$dst, (zext GR8:$src))]>, TB; |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 445 | def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 446 | "", [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB; |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 447 | // Use movzwl instead of movzwq when the destination is a register; it's |
| 448 | // equivalent due to implicit zero-extending, and it has a smaller encoding. |
| 449 | def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 450 | "", [(set GR64:$dst, (zext GR16:$src))]>, TB; |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 451 | def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 452 | "", [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 453 | |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 454 | // There's no movzlq instruction, but movl can be used for this purpose, using |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 455 | // implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero |
| 456 | // extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit |
| 457 | // zero-extension, however this isn't possible when the 32-bit value is |
| 458 | // defined by a truncate or is copied from something where the high bits aren't |
| 459 | // necessarily all zero. In such cases, we fall back to these explicit zext |
| 460 | // instructions. |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 461 | def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 462 | "", [(set GR64:$dst, (zext GR32:$src))]>; |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 463 | def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 464 | "", [(set GR64:$dst, (zextloadi64i32 addr:$src))]>; |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 465 | |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 466 | // Any instruction that defines a 32-bit result leaves the high half of the |
Dan Gohman | 907355c | 2009-09-15 00:14:11 +0000 | [diff] [blame] | 467 | // register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may |
| 468 | // be copying from a truncate. And x86's cmov doesn't do anything if the |
| 469 | // condition is false. But any other 32-bit operation will zero-extend |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 470 | // up to 64 bits. |
| 471 | def def32 : PatLeaf<(i32 GR32:$src), [{ |
| 472 | return N->getOpcode() != ISD::TRUNCATE && |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 473 | N->getOpcode() != TargetOpcode::EXTRACT_SUBREG && |
Dan Gohman | 907355c | 2009-09-15 00:14:11 +0000 | [diff] [blame] | 474 | N->getOpcode() != ISD::CopyFromReg && |
| 475 | N->getOpcode() != X86ISD::CMOV; |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 476 | }]>; |
| 477 | |
| 478 | // In the case of a 32-bit def that is known to implicitly zero-extend, |
| 479 | // we can use a SUBREG_TO_REG. |
| 480 | def : Pat<(i64 (zext def32:$src)), |
| 481 | (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>; |
| 482 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 483 | let neverHasSideEffects = 1 in { |
| 484 | let Defs = [RAX], Uses = [EAX] in |
| 485 | def CDQE : RI<0x98, RawFrm, (outs), (ins), |
| 486 | "{cltq|cdqe}", []>; // RAX = signext(EAX) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 487 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 488 | let Defs = [RAX,RDX], Uses = [RAX] in |
| 489 | def CQO : RI<0x99, RawFrm, (outs), (ins), |
| 490 | "{cqto|cqo}", []>; // RDX:RAX = signext(RAX) |
| 491 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 492 | |
| 493 | //===----------------------------------------------------------------------===// |
| 494 | // Arithmetic Instructions... |
| 495 | // |
| 496 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 497 | let Defs = [EFLAGS] in { |
Sean Callanan | a09caa5 | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 498 | |
Daniel Dunbar | 859c9dc | 2010-03-13 22:49:39 +0000 | [diff] [blame] | 499 | def ADD64i32 : RIi32<0x05, RawFrm, (outs), (ins i32imm:$src), |
| 500 | "add{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | a09caa5 | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 501 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 502 | let isTwoAddress = 1 in { |
| 503 | let isConvertibleToThreeAddress = 1 in { |
| 504 | let isCommutable = 1 in |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 505 | // Register-Register Addition |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 506 | def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), |
| 507 | (ins GR64:$src1, GR64:$src2), |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 508 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 509 | [(set GR64:$dst, EFLAGS, |
| 510 | (X86add_flag GR64:$src1, GR64:$src2))]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 511 | |
Daniel Dunbar | 0180dae | 2010-03-19 18:07:48 +0000 | [diff] [blame] | 512 | // These are alternate spellings for use by the disassembler, we mark them as |
| 513 | // code gen only to ensure they aren't matched by the assembler. |
| 514 | let isCodeGenOnly = 1 in { |
| 515 | def ADD64rr_alt : RI<0x03, MRMSrcReg, (outs GR64:$dst), |
| 516 | (ins GR64:$src1, GR64:$src2), |
| 517 | "add{l}\t{$src2, $dst|$dst, $src2}", []>; |
| 518 | } |
| 519 | |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 520 | // Register-Integer Addition |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 521 | def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), |
| 522 | (ins GR64:$src1, i64i8imm:$src2), |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 523 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 524 | [(set GR64:$dst, EFLAGS, |
| 525 | (X86add_flag GR64:$src1, i64immSExt8:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 526 | def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), |
| 527 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 528 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 529 | [(set GR64:$dst, EFLAGS, |
| 530 | (X86add_flag GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 531 | } // isConvertibleToThreeAddress |
| 532 | |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 533 | // Register-Memory Addition |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 534 | def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), |
| 535 | (ins GR64:$src1, i64mem:$src2), |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 536 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 537 | [(set GR64:$dst, EFLAGS, |
| 538 | (X86add_flag GR64:$src1, (load addr:$src2)))]>; |
Sean Callanan | 37be590 | 2009-09-15 20:53:57 +0000 | [diff] [blame] | 539 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 540 | } // isTwoAddress |
| 541 | |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 542 | // Memory-Register Addition |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 543 | def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 544 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 545 | [(store (add (load addr:$dst), GR64:$src2), addr:$dst), |
| 546 | (implicit EFLAGS)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 547 | def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 548 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 549 | [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst), |
| 550 | (implicit EFLAGS)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 551 | def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2), |
| 552 | "add{q}\t{$src2, $dst|$dst, $src2}", |
| 553 | [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst), |
| 554 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 555 | |
Evan Cheng | 3154cb6 | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 556 | let Uses = [EFLAGS] in { |
Sean Callanan | d00025a | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 557 | |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 558 | def ADC64i32 : RIi32<0x15, RawFrm, (outs), (ins i32imm:$src), |
| 559 | "adc{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | d00025a | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 560 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 561 | let isTwoAddress = 1 in { |
| 562 | let isCommutable = 1 in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 563 | def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), |
| 564 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 565 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 566 | [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 567 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 568 | def ADC64rr_REV : RI<0x13, MRMSrcReg , (outs GR32:$dst), |
| 569 | (ins GR64:$src1, GR64:$src2), |
| 570 | "adc{q}\t{$src2, $dst|$dst, $src2}", []>; |
| 571 | |
| 572 | def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), |
| 573 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 574 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 575 | [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 576 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 577 | def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), |
| 578 | (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 579 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 580 | [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 581 | def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), |
| 582 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 583 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 584 | [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 585 | } // isTwoAddress |
| 586 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 587 | def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 588 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 589 | [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 590 | def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 591 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 592 | [(store (adde (load addr:$dst), i64immSExt8:$src2), |
| 593 | addr:$dst)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 594 | def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 595 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | 4446c3f | 2010-02-27 08:18:55 +0000 | [diff] [blame] | 596 | [(store (adde (load addr:$dst), i64immSExt32:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 597 | addr:$dst)]>; |
Evan Cheng | 3154cb6 | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 598 | } // Uses = [EFLAGS] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 599 | |
| 600 | let isTwoAddress = 1 in { |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 601 | // Register-Register Subtraction |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 602 | def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), |
| 603 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 604 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 605 | [(set GR64:$dst, EFLAGS, |
| 606 | (X86sub_flag GR64:$src1, GR64:$src2))]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 607 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 608 | def SUB64rr_REV : RI<0x2B, MRMSrcReg, (outs GR64:$dst), |
| 609 | (ins GR64:$src1, GR64:$src2), |
| 610 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>; |
| 611 | |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 612 | // Register-Memory Subtraction |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 613 | def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), |
| 614 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 615 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 616 | [(set GR64:$dst, EFLAGS, |
| 617 | (X86sub_flag GR64:$src1, (load addr:$src2)))]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 618 | |
| 619 | // Register-Integer Subtraction |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 620 | def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), |
| 621 | (ins GR64:$src1, i64i8imm:$src2), |
| 622 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 623 | [(set GR64:$dst, EFLAGS, |
| 624 | (X86sub_flag GR64:$src1, i64immSExt8:$src2))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 625 | def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), |
| 626 | (ins GR64:$src1, i64i32imm:$src2), |
| 627 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 628 | [(set GR64:$dst, EFLAGS, |
| 629 | (X86sub_flag GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 630 | } // isTwoAddress |
| 631 | |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 632 | def SUB64i32 : RIi32<0x2D, RawFrm, (outs), (ins i32imm:$src), |
| 633 | "sub{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | d00025a | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 634 | |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 635 | // Memory-Register Subtraction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 636 | def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 637 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 638 | [(store (sub (load addr:$dst), GR64:$src2), addr:$dst), |
| 639 | (implicit EFLAGS)]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 640 | |
| 641 | // Memory-Integer Subtraction |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 642 | def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 643 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 644 | [(store (sub (load addr:$dst), i64immSExt8:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 645 | addr:$dst), |
| 646 | (implicit EFLAGS)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 647 | def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 648 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
| 649 | [(store (sub (load addr:$dst), i64immSExt32:$src2), |
| 650 | addr:$dst), |
| 651 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 652 | |
Evan Cheng | 3154cb6 | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 653 | let Uses = [EFLAGS] in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 654 | let isTwoAddress = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 655 | def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), |
| 656 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 657 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 658 | [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 659 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 660 | def SBB64rr_REV : RI<0x1B, MRMSrcReg, (outs GR64:$dst), |
| 661 | (ins GR64:$src1, GR64:$src2), |
| 662 | "sbb{q}\t{$src2, $dst|$dst, $src2}", []>; |
| 663 | |
| 664 | def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), |
| 665 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 666 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 667 | [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 668 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 669 | def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), |
| 670 | (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 671 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 672 | [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 673 | def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), |
| 674 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 675 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 676 | [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 677 | } // isTwoAddress |
| 678 | |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 679 | def SBB64i32 : RIi32<0x1D, RawFrm, (outs), (ins i32imm:$src), |
| 680 | "sbb{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | d00025a | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 681 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 682 | def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 683 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 684 | [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 685 | def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 686 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 687 | [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 688 | def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 689 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 874ae25 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 690 | [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>; |
Evan Cheng | 3154cb6 | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 691 | } // Uses = [EFLAGS] |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 692 | } // Defs = [EFLAGS] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 693 | |
| 694 | // Unsigned multiplication |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 695 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 696 | def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 697 | "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64 |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 698 | let mayLoad = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 699 | def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 700 | "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 701 | |
| 702 | // Signed multiplication |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 703 | def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 704 | "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64 |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 705 | let mayLoad = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 706 | def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 707 | "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64] |
| 708 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 709 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 710 | let Defs = [EFLAGS] in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 711 | let isTwoAddress = 1 in { |
| 712 | let isCommutable = 1 in |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 713 | // Register-Register Signed Integer Multiplication |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 714 | def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), |
| 715 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 716 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 717 | [(set GR64:$dst, EFLAGS, |
| 718 | (X86smul_flag GR64:$src1, GR64:$src2))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 719 | |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 720 | // Register-Memory Signed Integer Multiplication |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 721 | def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), |
| 722 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 723 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 724 | [(set GR64:$dst, EFLAGS, |
| 725 | (X86smul_flag GR64:$src1, (load addr:$src2)))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 726 | } // isTwoAddress |
| 727 | |
| 728 | // Suprisingly enough, these are not two address instructions! |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 729 | |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 730 | // Register-Integer Signed Integer Multiplication |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 731 | def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 732 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 733 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 734 | [(set GR64:$dst, EFLAGS, |
| 735 | (X86smul_flag GR64:$src1, i64immSExt8:$src2))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 736 | def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32 |
| 737 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 738 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 739 | [(set GR64:$dst, EFLAGS, |
| 740 | (X86smul_flag GR64:$src1, i64immSExt32:$src2))]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 741 | |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 742 | // Memory-Integer Signed Integer Multiplication |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 743 | def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 744 | (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 745 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 746 | [(set GR64:$dst, EFLAGS, |
| 747 | (X86smul_flag (load addr:$src1), |
| 748 | i64immSExt8:$src2))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 749 | def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32 |
| 750 | (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2), |
| 751 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 752 | [(set GR64:$dst, EFLAGS, |
| 753 | (X86smul_flag (load addr:$src1), |
| 754 | i64immSExt32:$src2))]>; |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 755 | } // Defs = [EFLAGS] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 756 | |
| 757 | // Unsigned division / remainder |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 758 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 759 | // RDX:RAX/r64 = RAX,RDX |
| 760 | def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 761 | "div{q}\t$src", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 762 | // Signed division / remainder |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 763 | // RDX:RAX/r64 = RAX,RDX |
| 764 | def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 765 | "idiv{q}\t$src", []>; |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 766 | let mayLoad = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 767 | // RDX:RAX/[mem64] = RAX,RDX |
| 768 | def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 769 | "div{q}\t$src", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 770 | // RDX:RAX/[mem64] = RAX,RDX |
| 771 | def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 772 | "idiv{q}\t$src", []>; |
| 773 | } |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 774 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 775 | |
| 776 | // Unary instructions |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 777 | let Defs = [EFLAGS], CodeSize = 2 in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 778 | let isTwoAddress = 1 in |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 779 | def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 780 | [(set GR64:$dst, (ineg GR64:$src)), |
| 781 | (implicit EFLAGS)]>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 782 | def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 783 | [(store (ineg (loadi64 addr:$dst)), addr:$dst), |
| 784 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 785 | |
| 786 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 787 | def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 788 | [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src))]>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 789 | def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 790 | [(store (add (loadi64 addr:$dst), 1), addr:$dst), |
| 791 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 792 | |
| 793 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 794 | def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 795 | [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src))]>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 796 | def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 797 | [(store (add (loadi64 addr:$dst), -1), addr:$dst), |
| 798 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 799 | |
| 800 | // In 64-bit mode, single byte INC and DEC cannot be encoded. |
| 801 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in { |
| 802 | // Can transform into LEA. |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 803 | def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), |
| 804 | "inc{w}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 805 | [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src))]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 806 | OpSize, Requires<[In64BitMode]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 807 | def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), |
| 808 | "inc{l}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 809 | [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src))]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 810 | Requires<[In64BitMode]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 811 | def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), |
| 812 | "dec{w}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 813 | [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src))]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 814 | OpSize, Requires<[In64BitMode]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 815 | def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), |
| 816 | "dec{l}\t$dst", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 817 | [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src))]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 818 | Requires<[In64BitMode]>; |
| 819 | } // isConvertibleToThreeAddress |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 820 | |
| 821 | // These are duplicates of their 32-bit counterparts. Only needed so X86 knows |
| 822 | // how to unfold them. |
| 823 | let isTwoAddress = 0, CodeSize = 2 in { |
| 824 | def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 825 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
| 826 | (implicit EFLAGS)]>, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 827 | OpSize, Requires<[In64BitMode]>; |
| 828 | def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 829 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
| 830 | (implicit EFLAGS)]>, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 831 | Requires<[In64BitMode]>; |
| 832 | def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 833 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
| 834 | (implicit EFLAGS)]>, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 835 | OpSize, Requires<[In64BitMode]>; |
| 836 | def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 837 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
| 838 | (implicit EFLAGS)]>, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 839 | Requires<[In64BitMode]>; |
| 840 | } |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 841 | } // Defs = [EFLAGS], CodeSize |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 842 | |
| 843 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 844 | let Defs = [EFLAGS] in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 845 | // Shift instructions |
| 846 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 847 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 848 | def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 849 | "shl{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 850 | [(set GR64:$dst, (shl GR64:$src, CL))]>; |
Evan Cheng | b952d1f | 2007-10-05 18:20:36 +0000 | [diff] [blame] | 851 | let isConvertibleToThreeAddress = 1 in // Can transform into LEA. |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 852 | def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), |
| 853 | (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 854 | "shl{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 855 | [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>; |
Sean Callanan | 13cf8e9 | 2009-09-16 02:28:43 +0000 | [diff] [blame] | 856 | // NOTE: We don't include patterns for shifts of a register by one, because |
| 857 | // 'add reg,reg' is cheaper. |
| 858 | def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 859 | "shl{q}\t$dst", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 860 | } // isTwoAddress |
| 861 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 862 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 863 | def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 864 | "shl{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 865 | [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 866 | def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 867 | "shl{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 868 | [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 869 | def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 870 | "shl{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 871 | [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 872 | |
| 873 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 874 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 875 | def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 876 | "shr{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 877 | [(set GR64:$dst, (srl GR64:$src, CL))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 878 | def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 879 | "shr{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 880 | [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 881 | def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 882 | "shr{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 883 | [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>; |
| 884 | } // isTwoAddress |
| 885 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 886 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 887 | def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 888 | "shr{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 889 | [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 890 | def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 891 | "shr{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 892 | [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 893 | def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 894 | "shr{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 895 | [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 896 | |
| 897 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 898 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 899 | def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 900 | "sar{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 901 | [(set GR64:$dst, (sra GR64:$src, CL))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 902 | def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), |
| 903 | (ins GR64:$src1, i8imm:$src2), |
| 904 | "sar{q}\t{$src2, $dst|$dst, $src2}", |
| 905 | [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 906 | def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 907 | "sar{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 908 | [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>; |
| 909 | } // isTwoAddress |
| 910 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 911 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 912 | def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 913 | "sar{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 914 | [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 915 | def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 916 | "sar{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 917 | [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 918 | def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 919 | "sar{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 920 | [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 921 | |
| 922 | // Rotate instructions |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 923 | |
| 924 | let isTwoAddress = 1 in { |
| 925 | def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src), |
| 926 | "rcl{q}\t{1, $dst|$dst, 1}", []>; |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 927 | def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt), |
| 928 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 929 | |
| 930 | def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src), |
| 931 | "rcr{q}\t{1, $dst|$dst, 1}", []>; |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 932 | def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt), |
| 933 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
Daniel Dunbar | ccfa1db | 2010-02-12 01:22:03 +0000 | [diff] [blame] | 934 | |
| 935 | let Uses = [CL] in { |
| 936 | def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src), |
| 937 | "rcl{q}\t{%cl, $dst|$dst, CL}", []>; |
| 938 | def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src), |
| 939 | "rcr{q}\t{%cl, $dst|$dst, CL}", []>; |
| 940 | } |
| 941 | } |
| 942 | |
| 943 | let isTwoAddress = 0 in { |
| 944 | def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst), |
| 945 | "rcl{q}\t{1, $dst|$dst, 1}", []>; |
| 946 | def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, i8imm:$cnt), |
| 947 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
| 948 | def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst), |
| 949 | "rcr{q}\t{1, $dst|$dst, 1}", []>; |
| 950 | def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, i8imm:$cnt), |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 951 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
Daniel Dunbar | ccfa1db | 2010-02-12 01:22:03 +0000 | [diff] [blame] | 952 | |
| 953 | let Uses = [CL] in { |
| 954 | def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst), |
| 955 | "rcl{q}\t{%cl, $dst|$dst, CL}", []>; |
| 956 | def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst), |
| 957 | "rcr{q}\t{%cl, $dst|$dst, CL}", []>; |
| 958 | } |
Sean Callanan | a2dc282 | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 959 | } |
| 960 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 961 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 962 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 963 | def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 964 | "rol{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 965 | [(set GR64:$dst, (rotl GR64:$src, CL))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 966 | def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), |
| 967 | (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 968 | "rol{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 969 | [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 970 | def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 971 | "rol{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 972 | [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>; |
| 973 | } // isTwoAddress |
| 974 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 975 | let Uses = [CL] in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 976 | def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst), |
| 977 | "rol{q}\t{%cl, $dst|$dst, %CL}", |
| 978 | [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 979 | def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 980 | "rol{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 981 | [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 982 | def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 983 | "rol{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 984 | [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 985 | |
| 986 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 987 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 988 | def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 989 | "ror{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 990 | [(set GR64:$dst, (rotr GR64:$src, CL))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 991 | def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), |
| 992 | (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 993 | "ror{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 994 | [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 995 | def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 996 | "ror{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 997 | [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>; |
| 998 | } // isTwoAddress |
| 999 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1000 | let Uses = [CL] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1001 | def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1002 | "ror{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1003 | [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1004 | def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1005 | "ror{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1006 | [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1007 | def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1008 | "ror{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1009 | [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1010 | |
| 1011 | // Double shift instructions (generalizations of rotate) |
| 1012 | let isTwoAddress = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1013 | let Uses = [CL] in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1014 | def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), |
| 1015 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1016 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1017 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, |
| 1018 | TB; |
| 1019 | def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), |
| 1020 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1021 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1022 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, |
| 1023 | TB; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1024 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1025 | |
| 1026 | let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction |
| 1027 | def SHLD64rri8 : RIi8<0xA4, MRMDestReg, |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1028 | (outs GR64:$dst), |
| 1029 | (ins GR64:$src1, GR64:$src2, i8imm:$src3), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1030 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1031 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, |
| 1032 | (i8 imm:$src3)))]>, |
| 1033 | TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1034 | def SHRD64rri8 : RIi8<0xAC, MRMDestReg, |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1035 | (outs GR64:$dst), |
| 1036 | (ins GR64:$src1, GR64:$src2, i8imm:$src3), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1037 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1038 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, |
| 1039 | (i8 imm:$src3)))]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1040 | TB; |
| 1041 | } // isCommutable |
| 1042 | } // isTwoAddress |
| 1043 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1044 | let Uses = [CL] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1045 | def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1046 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 1047 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL), |
| 1048 | addr:$dst)]>, TB; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1049 | def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1050 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 1051 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL), |
| 1052 | addr:$dst)]>, TB; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1053 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1054 | def SHLD64mri8 : RIi8<0xA4, MRMDestMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1055 | (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1056 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1057 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, |
| 1058 | (i8 imm:$src3)), addr:$dst)]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1059 | TB; |
| 1060 | def SHRD64mri8 : RIi8<0xAC, MRMDestMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1061 | (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3), |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1062 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1063 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, |
| 1064 | (i8 imm:$src3)), addr:$dst)]>, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1065 | TB; |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1066 | } // Defs = [EFLAGS] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1067 | |
| 1068 | //===----------------------------------------------------------------------===// |
| 1069 | // Logical Instructions... |
| 1070 | // |
| 1071 | |
Evan Cheng | a095c97 | 2009-01-21 19:45:31 +0000 | [diff] [blame] | 1072 | let isTwoAddress = 1 , AddedComplexity = 15 in |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1073 | def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1074 | [(set GR64:$dst, (not GR64:$src))]>; |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1075 | def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1076 | [(store (not (loadi64 addr:$dst)), addr:$dst)]>; |
| 1077 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1078 | let Defs = [EFLAGS] in { |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 1079 | def AND64i32 : RIi32<0x25, RawFrm, (outs), (ins i32imm:$src), |
| 1080 | "and{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | a09caa5 | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 1081 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1082 | let isTwoAddress = 1 in { |
| 1083 | let isCommutable = 1 in |
| 1084 | def AND64rr : RI<0x21, MRMDestReg, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1085 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1086 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1087 | [(set GR64:$dst, EFLAGS, |
| 1088 | (X86and_flag GR64:$src1, GR64:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1089 | def AND64rr_REV : RI<0x23, MRMSrcReg, (outs GR64:$dst), |
| 1090 | (ins GR64:$src1, GR64:$src2), |
| 1091 | "and{q}\t{$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1092 | def AND64rm : RI<0x23, MRMSrcMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1093 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1094 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1095 | [(set GR64:$dst, EFLAGS, |
| 1096 | (X86and_flag GR64:$src1, (load addr:$src2)))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1097 | def AND64ri8 : RIi8<0x83, MRM4r, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1098 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1099 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1100 | [(set GR64:$dst, EFLAGS, |
| 1101 | (X86and_flag GR64:$src1, i64immSExt8:$src2))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1102 | def AND64ri32 : RIi32<0x81, MRM4r, |
| 1103 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 1104 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1105 | [(set GR64:$dst, EFLAGS, |
| 1106 | (X86and_flag GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1107 | } // isTwoAddress |
| 1108 | |
| 1109 | def AND64mr : RI<0x21, MRMDestMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1110 | (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1111 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1112 | [(store (and (load addr:$dst), GR64:$src), addr:$dst), |
| 1113 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1114 | def AND64mi8 : RIi8<0x83, MRM4m, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1115 | (outs), (ins i64mem:$dst, i64i8imm :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1116 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1117 | [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 1118 | (implicit EFLAGS)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1119 | def AND64mi32 : RIi32<0x81, MRM4m, |
| 1120 | (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 1121 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1122 | [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 1123 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1124 | |
| 1125 | let isTwoAddress = 1 in { |
| 1126 | let isCommutable = 1 in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1127 | def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), |
| 1128 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1129 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1130 | [(set GR64:$dst, EFLAGS, |
| 1131 | (X86or_flag GR64:$src1, GR64:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1132 | def OR64rr_REV : RI<0x0B, MRMSrcReg, (outs GR64:$dst), |
| 1133 | (ins GR64:$src1, GR64:$src2), |
| 1134 | "or{q}\t{$src2, $dst|$dst, $src2}", []>; |
| 1135 | def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), |
| 1136 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1137 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1138 | [(set GR64:$dst, EFLAGS, |
| 1139 | (X86or_flag GR64:$src1, (load addr:$src2)))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1140 | def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), |
| 1141 | (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1142 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1143 | [(set GR64:$dst, EFLAGS, |
| 1144 | (X86or_flag GR64:$src1, i64immSExt8:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1145 | def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), |
| 1146 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1147 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1148 | [(set GR64:$dst, EFLAGS, |
| 1149 | (X86or_flag GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1150 | } // isTwoAddress |
| 1151 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1152 | def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1153 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1154 | [(store (or (load addr:$dst), GR64:$src), addr:$dst), |
| 1155 | (implicit EFLAGS)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1156 | def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1157 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1158 | [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 1159 | (implicit EFLAGS)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1160 | def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 1161 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1162 | [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 1163 | (implicit EFLAGS)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1164 | |
Sean Callanan | d00025a | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 1165 | def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src), |
| 1166 | "or{q}\t{$src, %rax|%rax, $src}", []>; |
| 1167 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1168 | let isTwoAddress = 1 in { |
Evan Cheng | b18ae3c | 2008-08-30 08:54:22 +0000 | [diff] [blame] | 1169 | let isCommutable = 1 in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1170 | def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), |
| 1171 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1172 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1173 | [(set GR64:$dst, EFLAGS, |
| 1174 | (X86xor_flag GR64:$src1, GR64:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1175 | def XOR64rr_REV : RI<0x33, MRMSrcReg, (outs GR64:$dst), |
| 1176 | (ins GR64:$src1, GR64:$src2), |
| 1177 | "xor{q}\t{$src2, $dst|$dst, $src2}", []>; |
| 1178 | def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), |
| 1179 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1180 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1181 | [(set GR64:$dst, EFLAGS, |
| 1182 | (X86xor_flag GR64:$src1, (load addr:$src2)))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1183 | def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), |
| 1184 | (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1185 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1186 | [(set GR64:$dst, EFLAGS, |
| 1187 | (X86xor_flag GR64:$src1, i64immSExt8:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1188 | def XOR64ri32 : RIi32<0x81, MRM6r, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1189 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1190 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 1191 | [(set GR64:$dst, EFLAGS, |
| 1192 | (X86xor_flag GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1193 | } // isTwoAddress |
| 1194 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1195 | def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1196 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1197 | [(store (xor (load addr:$dst), GR64:$src), addr:$dst), |
| 1198 | (implicit EFLAGS)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1199 | def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1200 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1201 | [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 1202 | (implicit EFLAGS)]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1203 | def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 1204 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 09a2609e | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1205 | [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 1206 | (implicit EFLAGS)]>; |
Sean Callanan | 7893ec6 | 2009-09-10 19:52:26 +0000 | [diff] [blame] | 1207 | |
| 1208 | def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src), |
| 1209 | "xor{q}\t{$src, %rax|%rax, $src}", []>; |
| 1210 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1211 | } // Defs = [EFLAGS] |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1212 | |
| 1213 | //===----------------------------------------------------------------------===// |
| 1214 | // Comparison Instructions... |
| 1215 | // |
| 1216 | |
| 1217 | // Integer comparison |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1218 | let Defs = [EFLAGS] in { |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 1219 | def TEST64i32 : RIi32<0xa9, RawFrm, (outs), (ins i32imm:$src), |
| 1220 | "test{q}\t{$src, %rax|%rax, $src}", []>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1221 | let isCommutable = 1 in |
Daniel Dunbar | c28c768 | 2010-03-19 01:15:03 +0000 | [diff] [blame] | 1222 | def TEST64rr : RI<0x85, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1223 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1224 | [(set EFLAGS, (X86cmp (and GR64:$src1, GR64:$src2), 0))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1225 | def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1226 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1227 | [(set EFLAGS, (X86cmp (and GR64:$src1, (loadi64 addr:$src2)), |
| 1228 | 0))]>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1229 | def TEST64ri32 : RIi32<0xF7, MRM0r, (outs), |
| 1230 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1231 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1232 | [(set EFLAGS, (X86cmp (and GR64:$src1, i64immSExt32:$src2), |
| 1233 | 0))]>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1234 | def TEST64mi32 : RIi32<0xF7, MRM0m, (outs), |
| 1235 | (ins i64mem:$src1, i64i32imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1236 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1237 | [(set EFLAGS, (X86cmp (and (loadi64 addr:$src1), |
| 1238 | i64immSExt32:$src2), 0))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1239 | |
Sean Callanan | a09caa5 | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 1240 | |
Daniel Dunbar | bf2d4c0 | 2010-03-13 22:57:53 +0000 | [diff] [blame] | 1241 | def CMP64i32 : RIi32<0x3D, RawFrm, (outs), (ins i32imm:$src), |
| 1242 | "cmp{q}\t{$src, %rax|%rax, $src}", []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1243 | def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1244 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1245 | [(set EFLAGS, (X86cmp GR64:$src1, GR64:$src2))]>; |
Daniel Dunbar | 0180dae | 2010-03-19 18:07:48 +0000 | [diff] [blame] | 1246 | |
| 1247 | // These are alternate spellings for use by the disassembler, we mark them as |
| 1248 | // code gen only to ensure they aren't matched by the assembler. |
| 1249 | let isCodeGenOnly = 1 in { |
| 1250 | def CMP64mrmrr : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1251 | "cmp{q}\t{$src2, $src1|$src1, $src2}", []>; |
| 1252 | } |
| 1253 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1254 | def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1255 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1256 | [(set EFLAGS, (X86cmp (loadi64 addr:$src1), GR64:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1257 | def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1258 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1259 | [(set EFLAGS, (X86cmp GR64:$src1, (loadi64 addr:$src2)))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1260 | def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1261 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1262 | [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt8:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1263 | def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1264 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1265 | [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt32:$src2))]>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1266 | def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1267 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1268 | [(set EFLAGS, (X86cmp (loadi64 addr:$src1), |
| 1269 | i64immSExt8:$src2))]>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1270 | def CMP64mi32 : RIi32<0x81, MRM7m, (outs), |
| 1271 | (ins i64mem:$src1, i64i32imm:$src2), |
| 1272 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1273 | [(set EFLAGS, (X86cmp (loadi64 addr:$src1), |
| 1274 | i64immSExt32:$src2))]>; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1275 | } // Defs = [EFLAGS] |
| 1276 | |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1277 | // Bit tests. |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1278 | // TODO: BTC, BTR, and BTS |
| 1279 | let Defs = [EFLAGS] in { |
Chris Lattner | f1e9fd5 | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 1280 | def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1281 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1282 | [(set EFLAGS, (X86bt GR64:$src1, GR64:$src2))]>, TB; |
Dan Gohman | f31408d | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 1283 | |
| 1284 | // Unlike with the register+register form, the memory+register form of the |
| 1285 | // bt instruction does not ignore the high bits of the index. From ISel's |
| 1286 | // perspective, this is pretty bizarre. Disable these instructions for now. |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1287 | def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1288 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f31408d | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 1289 | // [(X86bt (loadi64 addr:$src1), GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1290 | // (implicit EFLAGS)] |
| 1291 | [] |
| 1292 | >, TB; |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 1293 | |
| 1294 | def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1295 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1296 | [(set EFLAGS, (X86bt GR64:$src1, i64immSExt8:$src2))]>, TB; |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 1297 | // Note that these instructions don't need FastBTMem because that |
| 1298 | // only applies when the other operand is in a register. When it's |
| 1299 | // an immediate, bt is still fast. |
| 1300 | def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1301 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1302 | [(set EFLAGS, (X86bt (loadi64 addr:$src1), |
| 1303 | i64immSExt8:$src2))]>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1304 | |
| 1305 | def BTC64rr : RI<0xBB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1306 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1307 | def BTC64mr : RI<0xBB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1308 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1309 | def BTC64ri8 : RIi8<0xBA, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1310 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1311 | def BTC64mi8 : RIi8<0xBA, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1312 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1313 | |
| 1314 | def BTR64rr : RI<0xB3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1315 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1316 | def BTR64mr : RI<0xB3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1317 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1318 | def BTR64ri8 : RIi8<0xBA, MRM6r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1319 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1320 | def BTR64mi8 : RIi8<0xBA, MRM6m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1321 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1322 | |
| 1323 | def BTS64rr : RI<0xAB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1324 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1325 | def BTS64mr : RI<0xAB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1326 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1327 | def BTS64ri8 : RIi8<0xBA, MRM5r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1328 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
| 1329 | def BTS64mi8 : RIi8<0xBA, MRM5m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1330 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1331 | } // Defs = [EFLAGS] |
| 1332 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1333 | // Conditional moves |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1334 | let Uses = [EFLAGS], isTwoAddress = 1 in { |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1335 | let isCommutable = 1 in { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1336 | def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1337 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1338 | "cmovb{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1339 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1340 | X86_COND_B, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1341 | def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1342 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1343 | "cmovae{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1344 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1345 | X86_COND_AE, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1346 | def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1347 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1348 | "cmove{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1349 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1350 | X86_COND_E, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1351 | def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1352 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1353 | "cmovne{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1354 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1355 | X86_COND_NE, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1356 | def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1357 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1358 | "cmovbe{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1359 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1360 | X86_COND_BE, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1361 | def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1362 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1363 | "cmova{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1364 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1365 | X86_COND_A, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1366 | def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1367 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1368 | "cmovl{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1369 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1370 | X86_COND_L, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1371 | def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1372 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1373 | "cmovge{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1374 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1375 | X86_COND_GE, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1376 | def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1377 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1378 | "cmovle{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1379 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1380 | X86_COND_LE, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1381 | def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1382 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1383 | "cmovg{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1384 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1385 | X86_COND_G, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1386 | def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1387 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1388 | "cmovs{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1389 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1390 | X86_COND_S, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1391 | def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1392 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1393 | "cmovns{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1394 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1395 | X86_COND_NS, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1396 | def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1397 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1398 | "cmovp{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1399 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1400 | X86_COND_P, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1401 | def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1402 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1403 | "cmovnp{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1404 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1405 | X86_COND_NP, EFLAGS))]>, TB; |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1406 | def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64 |
| 1407 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1408 | "cmovo{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1409 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
| 1410 | X86_COND_O, EFLAGS))]>, TB; |
| 1411 | def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64 |
| 1412 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1413 | "cmovno{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1414 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
| 1415 | X86_COND_NO, EFLAGS))]>, TB; |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1416 | } // isCommutable = 1 |
| 1417 | |
| 1418 | def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64] |
| 1419 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1420 | "cmovb{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1421 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1422 | X86_COND_B, EFLAGS))]>, TB; |
| 1423 | def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64] |
| 1424 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1425 | "cmovae{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1426 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1427 | X86_COND_AE, EFLAGS))]>, TB; |
| 1428 | def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64] |
| 1429 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1430 | "cmove{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1431 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1432 | X86_COND_E, EFLAGS))]>, TB; |
| 1433 | def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64] |
| 1434 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1435 | "cmovne{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1436 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1437 | X86_COND_NE, EFLAGS))]>, TB; |
| 1438 | def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64] |
| 1439 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1440 | "cmovbe{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1441 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1442 | X86_COND_BE, EFLAGS))]>, TB; |
| 1443 | def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64] |
| 1444 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1445 | "cmova{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1446 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1447 | X86_COND_A, EFLAGS))]>, TB; |
| 1448 | def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64] |
| 1449 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1450 | "cmovl{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1451 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1452 | X86_COND_L, EFLAGS))]>, TB; |
| 1453 | def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64] |
| 1454 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1455 | "cmovge{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1456 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1457 | X86_COND_GE, EFLAGS))]>, TB; |
| 1458 | def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64] |
| 1459 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1460 | "cmovle{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1461 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1462 | X86_COND_LE, EFLAGS))]>, TB; |
| 1463 | def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64] |
| 1464 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1465 | "cmovg{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1466 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1467 | X86_COND_G, EFLAGS))]>, TB; |
| 1468 | def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64] |
| 1469 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1470 | "cmovs{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1471 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1472 | X86_COND_S, EFLAGS))]>, TB; |
| 1473 | def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64] |
| 1474 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1475 | "cmovns{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1476 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1477 | X86_COND_NS, EFLAGS))]>, TB; |
| 1478 | def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64] |
| 1479 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1480 | "cmovp{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1481 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1482 | X86_COND_P, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1483 | def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64] |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1484 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1485 | "cmovnp{q}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1486 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1487 | X86_COND_NP, EFLAGS))]>, TB; |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1488 | def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64] |
| 1489 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1490 | "cmovo{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1491 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1492 | X86_COND_O, EFLAGS))]>, TB; |
| 1493 | def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64] |
| 1494 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1495 | "cmovno{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1496 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1497 | X86_COND_NO, EFLAGS))]>, TB; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1498 | } // isTwoAddress |
| 1499 | |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 1500 | // Use sbb to materialize carry flag into a GPR. |
Chris Lattner | c74e333 | 2010-02-05 21:13:48 +0000 | [diff] [blame] | 1501 | // FIXME: This are pseudo ops that should be replaced with Pat<> patterns. |
| 1502 | // However, Pat<> can't replicate the destination reg into the inputs of the |
| 1503 | // result. |
| 1504 | // FIXME: Change this to have encoding Pseudo when X86MCCodeEmitter replaces |
| 1505 | // X86CodeEmitter. |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 1506 | let Defs = [EFLAGS], Uses = [EFLAGS], isCodeGenOnly = 1 in |
Chris Lattner | c74e333 | 2010-02-05 21:13:48 +0000 | [diff] [blame] | 1507 | def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "", |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 1508 | [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>; |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 1509 | |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 1510 | def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))), |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 1511 | (SETB_C64r)>; |
| 1512 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1513 | //===----------------------------------------------------------------------===// |
| 1514 | // Conversion Instructions... |
| 1515 | // |
| 1516 | |
| 1517 | // f64 -> signed i64 |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1518 | def CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src), |
| 1519 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>; |
| 1520 | def CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src), |
| 1521 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1522 | def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1523 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1524 | [(set GR64:$dst, |
| 1525 | (int_x86_sse2_cvtsd2si64 VR128:$src))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1526 | def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), |
| 1527 | (ins f128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1528 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1529 | [(set GR64:$dst, (int_x86_sse2_cvtsd2si64 |
| 1530 | (load addr:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1531 | def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1532 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1533 | [(set GR64:$dst, (fp_to_sint FR64:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1534 | def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1535 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1536 | [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1537 | def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1538 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1539 | [(set GR64:$dst, |
| 1540 | (int_x86_sse2_cvttsd2si64 VR128:$src))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1541 | def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), |
| 1542 | (ins f128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1543 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1544 | [(set GR64:$dst, |
| 1545 | (int_x86_sse2_cvttsd2si64 |
| 1546 | (load addr:$src)))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1547 | |
| 1548 | // Signed i64 -> f64 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1549 | def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1550 | "cvtsi2sd{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1551 | [(set FR64:$dst, (sint_to_fp GR64:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1552 | def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1553 | "cvtsi2sd{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1554 | [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>; |
Evan Cheng | 90e9d4e | 2008-01-11 07:37:44 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1556 | let isTwoAddress = 1 in { |
| 1557 | def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1558 | (outs VR128:$dst), (ins VR128:$src1, GR64:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1559 | "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1560 | [(set VR128:$dst, |
| 1561 | (int_x86_sse2_cvtsi642sd VR128:$src1, |
| 1562 | GR64:$src2))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1563 | def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1564 | (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1565 | "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1566 | [(set VR128:$dst, |
| 1567 | (int_x86_sse2_cvtsi642sd VR128:$src1, |
| 1568 | (loadi64 addr:$src2)))]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1569 | } // isTwoAddress |
| 1570 | |
| 1571 | // Signed i64 -> f32 |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1572 | def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1573 | "cvtsi2ss{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1574 | [(set FR32:$dst, (sint_to_fp GR64:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1575 | def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1576 | "cvtsi2ss{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1577 | [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>; |
Evan Cheng | 90e9d4e | 2008-01-11 07:37:44 +0000 | [diff] [blame] | 1578 | |
| 1579 | let isTwoAddress = 1 in { |
| 1580 | def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg, |
| 1581 | (outs VR128:$dst), (ins VR128:$src1, GR64:$src2), |
| 1582 | "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}", |
| 1583 | [(set VR128:$dst, |
| 1584 | (int_x86_sse_cvtsi642ss VR128:$src1, |
| 1585 | GR64:$src2))]>; |
| 1586 | def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem, |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1587 | (outs VR128:$dst), |
| 1588 | (ins VR128:$src1, i64mem:$src2), |
Evan Cheng | 90e9d4e | 2008-01-11 07:37:44 +0000 | [diff] [blame] | 1589 | "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}", |
| 1590 | [(set VR128:$dst, |
| 1591 | (int_x86_sse_cvtsi642ss VR128:$src1, |
| 1592 | (loadi64 addr:$src2)))]>; |
| 1593 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1594 | |
| 1595 | // f32 -> signed i64 |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1596 | def CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src), |
| 1597 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>; |
| 1598 | def CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
| 1599 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1600 | def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1601 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1602 | [(set GR64:$dst, |
| 1603 | (int_x86_sse_cvtss2si64 VR128:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1604 | def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1605 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1606 | [(set GR64:$dst, (int_x86_sse_cvtss2si64 |
| 1607 | (load addr:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1608 | def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1609 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1610 | [(set GR64:$dst, (fp_to_sint FR32:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1611 | def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1612 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1613 | [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1614 | def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1615 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1616 | [(set GR64:$dst, |
| 1617 | (int_x86_sse_cvttss2si64 VR128:$src))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1618 | def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), |
| 1619 | (ins f32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1620 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1621 | [(set GR64:$dst, |
| 1622 | (int_x86_sse_cvttss2si64 (load addr:$src)))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1623 | |
| 1624 | // Descriptor-table support instructions |
| 1625 | |
| 1626 | // LLDT is not interpreted specially in 64-bit mode because there is no sign |
| 1627 | // extension. |
| 1628 | def SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins), |
| 1629 | "sldt{q}\t$dst", []>, TB; |
| 1630 | def SLDT64m : RI<0x00, MRM0m, (outs i16mem:$dst), (ins), |
| 1631 | "sldt{q}\t$dst", []>, TB; |
Bill Wendling | 6a20cf0 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1632 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1633 | //===----------------------------------------------------------------------===// |
| 1634 | // Alias Instructions |
| 1635 | //===----------------------------------------------------------------------===// |
| 1636 | |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1637 | // We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a |
| 1638 | // smaller encoding, but doing so at isel time interferes with rematerialization |
| 1639 | // in the current register allocator. For now, this is rewritten when the |
| 1640 | // instruction is lowered to an MCInst. |
Chris Lattner | 9ac7542 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 1641 | // FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1642 | // when we have a better way to specify isel priority. |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1643 | let Defs = [EFLAGS], |
| 1644 | AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Chris Lattner | be1778f | 2010-02-05 21:34:18 +0000 | [diff] [blame] | 1645 | def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "", |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1646 | [(set GR64:$dst, 0)]>; |
Chris Lattner | 9ac7542 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 1647 | |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1648 | // Materialize i64 constant where top 32-bits are zero. This could theoretically |
| 1649 | // use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however |
| 1650 | // that would make it more difficult to rematerialize. |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1651 | let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1652 | def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src), |
Chris Lattner | 172862a | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 1653 | "", [(set GR64:$dst, i64immZExt32:$src)]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1654 | |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 1655 | //===----------------------------------------------------------------------===// |
| 1656 | // Thread Local Storage Instructions |
| 1657 | //===----------------------------------------------------------------------===// |
| 1658 | |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 1659 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 1660 | // a use to prevent stack-pointer assignments that appear immediately |
| 1661 | // before calls from potentially appearing dead. |
| 1662 | let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11, |
| 1663 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
| 1664 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 1665 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 1666 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
| 1667 | Uses = [RSP] in |
Chris Lattner | 5c0b16d | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1668 | def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym), |
Dan Gohman | 4d47b9b | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1669 | ".byte\t0x66; " |
Chris Lattner | 5c0b16d | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1670 | "leaq\t$sym(%rip), %rdi; " |
Dan Gohman | 4d47b9b | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1671 | ".word\t0x6666; " |
| 1672 | "rex64; " |
| 1673 | "call\t__tls_get_addr@PLT", |
Chris Lattner | 5c0b16d | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1674 | [(X86tlsaddr tls64addr:$sym)]>, |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 1675 | Requires<[In64BitMode]>; |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1676 | |
Daniel Dunbar | 0c420fc | 2009-08-11 22:24:40 +0000 | [diff] [blame] | 1677 | let AddedComplexity = 5, isCodeGenOnly = 1 in |
Nate Begeman | 51a0437 | 2009-01-26 01:24:32 +0000 | [diff] [blame] | 1678 | def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 1679 | "movq\t%gs:$src, $dst", |
| 1680 | [(set GR64:$dst, (gsload addr:$src))]>, SegGS; |
| 1681 | |
Daniel Dunbar | 0c420fc | 2009-08-11 22:24:40 +0000 | [diff] [blame] | 1682 | let AddedComplexity = 5, isCodeGenOnly = 1 in |
Chris Lattner | 1777d0c | 2009-05-05 18:52:19 +0000 | [diff] [blame] | 1683 | def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 1684 | "movq\t%fs:$src, $dst", |
| 1685 | [(set GR64:$dst, (fsload addr:$src))]>, SegFS; |
| 1686 | |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1687 | //===----------------------------------------------------------------------===// |
| 1688 | // Atomic Instructions |
| 1689 | //===----------------------------------------------------------------------===// |
| 1690 | |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1691 | let Defs = [RAX, EFLAGS], Uses = [RAX] in { |
Evan Cheng | 7e03280 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 1692 | def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap), |
Dan Gohman | 4d47b9b | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1693 | "lock\n\t" |
| 1694 | "cmpxchgq\t$swap,$ptr", |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1695 | [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK; |
| 1696 | } |
| 1697 | |
Dan Gohman | 165660e | 2008-08-06 15:52:50 +0000 | [diff] [blame] | 1698 | let Constraints = "$val = $dst" in { |
| 1699 | let Defs = [EFLAGS] in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1700 | def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr), |
Dan Gohman | 4d47b9b | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1701 | "lock\n\t" |
| 1702 | "xadd\t$val, $ptr", |
Mon P Wang | 2887310 | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 1703 | [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>, |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1704 | TB, LOCK; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1705 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1706 | def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), |
| 1707 | (ins GR64:$val,i64mem:$ptr), |
| 1708 | "xchg{q}\t{$val, $ptr|$ptr, $val}", |
Evan Cheng | 94d7b02 | 2008-04-19 02:05:42 +0000 | [diff] [blame] | 1709 | [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1710 | |
| 1711 | def XCHG64rr : RI<0x87, MRMSrcReg, (outs GR64:$dst), (ins GR64:$val,GR64:$src), |
| 1712 | "xchg{q}\t{$val, $src|$src, $val}", []>; |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1713 | } |
| 1714 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1715 | def XADD64rr : RI<0xC1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
| 1716 | "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1717 | def XADD64rm : RI<0xC1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 1718 | "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1719 | |
| 1720 | def CMPXCHG64rr : RI<0xB1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
| 1721 | "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1722 | def CMPXCHG64rm : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 1723 | "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1724 | |
Evan Cheng | b093bd0 | 2010-01-08 01:29:19 +0000 | [diff] [blame] | 1725 | let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX] in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1726 | def CMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$dst), |
| 1727 | "cmpxchg16b\t$dst", []>, TB; |
| 1728 | |
| 1729 | def XCHG64ar : RI<0x90, AddRegFrm, (outs), (ins GR64:$src), |
| 1730 | "xchg{q}\t{$src, %rax|%rax, $src}", []>; |
| 1731 | |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1732 | // Optimized codegen when the non-memory output is not used. |
Torok Edwin | 6602922 | 2009-10-19 11:00:58 +0000 | [diff] [blame] | 1733 | let Defs = [EFLAGS] in { |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1734 | // FIXME: Use normal add / sub instructions and add lock prefix dynamically. |
| 1735 | def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
| 1736 | "lock\n\t" |
| 1737 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1738 | def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs), |
| 1739 | (ins i64mem:$dst, i64i8imm :$src2), |
| 1740 | "lock\n\t" |
| 1741 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1742 | def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs), |
| 1743 | (ins i64mem:$dst, i64i32imm :$src2), |
| 1744 | "lock\n\t" |
| 1745 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1746 | def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
| 1747 | "lock\n\t" |
| 1748 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1749 | def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs), |
| 1750 | (ins i64mem:$dst, i64i8imm :$src2), |
| 1751 | "lock\n\t" |
| 1752 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1753 | def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs), |
| 1754 | (ins i64mem:$dst, i64i32imm:$src2), |
| 1755 | "lock\n\t" |
| 1756 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1757 | def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), |
| 1758 | "lock\n\t" |
| 1759 | "inc{q}\t$dst", []>, LOCK; |
| 1760 | def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), |
| 1761 | "lock\n\t" |
| 1762 | "dec{q}\t$dst", []>, LOCK; |
Torok Edwin | 6602922 | 2009-10-19 11:00:58 +0000 | [diff] [blame] | 1763 | } |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1764 | // Atomic exchange, and, or, xor |
| 1765 | let Constraints = "$val = $dst", Defs = [EFLAGS], |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1766 | usesCustomInserter = 1 in { |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1767 | def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1768 | "#ATOMAND64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1769 | [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1770 | def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1771 | "#ATOMOR64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1772 | [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1773 | def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1774 | "#ATOMXOR64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1775 | [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1776 | def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1777 | "#ATOMNAND64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1778 | [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1779 | def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1780 | "#ATOMMIN64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1781 | [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1782 | def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1783 | "#ATOMMAX64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1784 | [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1785 | def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1786 | "#ATOMUMIN64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1787 | [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1788 | def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | 6ecf5ce | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1789 | "#ATOMUMAX64 PSEUDO!", |
Dale Johannesen | e00a8a2 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1790 | [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1791 | } |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1792 | |
Sean Callanan | 358f1ef | 2009-09-16 21:55:34 +0000 | [diff] [blame] | 1793 | // Segmentation support instructions |
| 1794 | |
| 1795 | // i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo. |
| 1796 | def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
| 1797 | "lar{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1798 | def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
| 1799 | "lar{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Sean Callanan | 9a86f10 | 2009-09-16 22:59:28 +0000 | [diff] [blame] | 1800 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1801 | def LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 1802 | "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1803 | def LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 1804 | "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1805 | |
Chris Lattner | a599de2 | 2010-02-13 00:41:14 +0000 | [diff] [blame] | 1806 | def SWAPGS : I<0x01, MRM_F8, (outs), (ins), "swapgs", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1807 | |
| 1808 | def PUSHFS64 : I<0xa0, RawFrm, (outs), (ins), |
| 1809 | "push{q}\t%fs", []>, TB; |
| 1810 | def PUSHGS64 : I<0xa8, RawFrm, (outs), (ins), |
| 1811 | "push{q}\t%gs", []>, TB; |
| 1812 | |
| 1813 | def POPFS64 : I<0xa1, RawFrm, (outs), (ins), |
| 1814 | "pop{q}\t%fs", []>, TB; |
| 1815 | def POPGS64 : I<0xa9, RawFrm, (outs), (ins), |
| 1816 | "pop{q}\t%gs", []>, TB; |
| 1817 | |
| 1818 | def LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| 1819 | "lss{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1820 | def LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| 1821 | "lfs{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1822 | def LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| 1823 | "lgs{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1824 | |
| 1825 | // Specialized register support |
| 1826 | |
| 1827 | // no m form encodable; use SMSW16m |
| 1828 | def SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins), |
| 1829 | "smsw{q}\t$dst", []>, TB; |
| 1830 | |
Sean Callanan | 9a86f10 | 2009-09-16 22:59:28 +0000 | [diff] [blame] | 1831 | // String manipulation instructions |
| 1832 | |
| 1833 | def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>; |
Sean Callanan | 358f1ef | 2009-09-16 21:55:34 +0000 | [diff] [blame] | 1834 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1835 | //===----------------------------------------------------------------------===// |
| 1836 | // Non-Instruction Patterns |
| 1837 | //===----------------------------------------------------------------------===// |
| 1838 | |
Chris Lattner | 2514278 | 2009-07-11 22:50:33 +0000 | [diff] [blame] | 1839 | // ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small |
| 1840 | // code model mode, should use 'movabs'. FIXME: This is really a hack, the |
| 1841 | // 'movabs' predicate should handle this sort of thing. |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1842 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1843 | (MOV64ri tconstpool :$dst)>, Requires<[FarData]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1844 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1845 | (MOV64ri tjumptable :$dst)>, Requires<[FarData]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1846 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1847 | (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1848 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1849 | (MOV64ri texternalsym:$dst)>, Requires<[FarData]>; |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 1850 | def : Pat<(i64 (X86Wrapper tblockaddress:$dst)), |
| 1851 | (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1852 | |
Chris Lattner | 65a7a6f | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 1853 | // In static codegen with small code model, we can get the address of a label |
| 1854 | // into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of |
| 1855 | // the MOV64ri64i32 should accept these. |
| 1856 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
| 1857 | (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>; |
| 1858 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
| 1859 | (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>; |
| 1860 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
| 1861 | (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>; |
| 1862 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
| 1863 | (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>; |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 1864 | def : Pat<(i64 (X86Wrapper tblockaddress:$dst)), |
| 1865 | (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>; |
Chris Lattner | 65a7a6f | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 1866 | |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1867 | // In kernel code model, we can get the address of a label |
| 1868 | // into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of |
| 1869 | // the MOV64ri32 should accept these. |
| 1870 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
| 1871 | (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>; |
| 1872 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
| 1873 | (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>; |
| 1874 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
| 1875 | (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>; |
| 1876 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
| 1877 | (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>; |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 1878 | def : Pat<(i64 (X86Wrapper tblockaddress:$dst)), |
| 1879 | (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>; |
Chris Lattner | 65a7a6f | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 1880 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 1881 | // If we have small model and -static mode, it is safe to store global addresses |
| 1882 | // directly as immediates. FIXME: This is really a hack, the 'imm' predicate |
Chris Lattner | 2514278 | 2009-07-11 22:50:33 +0000 | [diff] [blame] | 1883 | // for MOV64mi32 should handle this sort of thing. |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 1884 | def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst), |
| 1885 | (MOV64mi32 addr:$dst, tconstpool:$src)>, |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1886 | Requires<[NearData, IsStatic]>; |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 1887 | def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst), |
| 1888 | (MOV64mi32 addr:$dst, tjumptable:$src)>, |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1889 | Requires<[NearData, IsStatic]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1890 | def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst), |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 1891 | (MOV64mi32 addr:$dst, tglobaladdr:$src)>, |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1892 | Requires<[NearData, IsStatic]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1893 | def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst), |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 1894 | (MOV64mi32 addr:$dst, texternalsym:$src)>, |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1895 | Requires<[NearData, IsStatic]>; |
Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 1896 | def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst), |
| 1897 | (MOV64mi32 addr:$dst, tblockaddress:$src)>, |
| 1898 | Requires<[NearData, IsStatic]>; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 1899 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1900 | // Calls |
| 1901 | // Direct PC relative function call for small code model. 32-bit displacement |
| 1902 | // sign extended to 64-bit. |
| 1903 | def : Pat<(X86call (i64 tglobaladdr:$dst)), |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1904 | (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1905 | def : Pat<(X86call (i64 texternalsym:$dst)), |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1906 | (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>; |
| 1907 | |
| 1908 | def : Pat<(X86call (i64 tglobaladdr:$dst)), |
| 1909 | (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>; |
| 1910 | def : Pat<(X86call (i64 texternalsym:$dst)), |
| 1911 | (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1912 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1913 | // tailcall stuff |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 1914 | def : Pat<(X86tcret GR64_TC:$dst, imm:$off), |
| 1915 | (TCRETURNri64 GR64_TC:$dst, imm:$off)>, |
| 1916 | Requires<[In64BitMode]>; |
| 1917 | |
| 1918 | def : Pat<(X86tcret (load addr:$dst), imm:$off), |
| 1919 | (TCRETURNmi64 addr:$dst, imm:$off)>, |
| 1920 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1921 | |
| 1922 | def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 1923 | (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>, |
| 1924 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1925 | |
| 1926 | def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off), |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 1927 | (TCRETURNdi64 texternalsym:$dst, imm:$off)>, |
| 1928 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1929 | |
Dan Gohman | 11f7bfb | 2007-09-17 14:35:24 +0000 | [diff] [blame] | 1930 | // Comparisons. |
| 1931 | |
| 1932 | // TEST R,R is smaller than CMP R,0 |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 1933 | def : Pat<(X86cmp GR64:$src1, 0), |
Dan Gohman | 11f7bfb | 2007-09-17 14:35:24 +0000 | [diff] [blame] | 1934 | (TEST64rr GR64:$src1, GR64:$src1)>; |
| 1935 | |
Dan Gohman | fbb7486 | 2009-01-07 01:00:24 +0000 | [diff] [blame] | 1936 | // Conditional moves with folded loads with operands swapped and conditions |
| 1937 | // inverted. |
| 1938 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS), |
| 1939 | (CMOVAE64rm GR64:$src2, addr:$src1)>; |
| 1940 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS), |
| 1941 | (CMOVB64rm GR64:$src2, addr:$src1)>; |
| 1942 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS), |
| 1943 | (CMOVNE64rm GR64:$src2, addr:$src1)>; |
| 1944 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS), |
| 1945 | (CMOVE64rm GR64:$src2, addr:$src1)>; |
| 1946 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS), |
| 1947 | (CMOVA64rm GR64:$src2, addr:$src1)>; |
| 1948 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS), |
| 1949 | (CMOVBE64rm GR64:$src2, addr:$src1)>; |
| 1950 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS), |
| 1951 | (CMOVGE64rm GR64:$src2, addr:$src1)>; |
| 1952 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS), |
| 1953 | (CMOVL64rm GR64:$src2, addr:$src1)>; |
| 1954 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS), |
| 1955 | (CMOVG64rm GR64:$src2, addr:$src1)>; |
| 1956 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS), |
| 1957 | (CMOVLE64rm GR64:$src2, addr:$src1)>; |
| 1958 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS), |
| 1959 | (CMOVNP64rm GR64:$src2, addr:$src1)>; |
| 1960 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS), |
| 1961 | (CMOVP64rm GR64:$src2, addr:$src1)>; |
| 1962 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS), |
| 1963 | (CMOVNS64rm GR64:$src2, addr:$src1)>; |
| 1964 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS), |
| 1965 | (CMOVS64rm GR64:$src2, addr:$src1)>; |
| 1966 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS), |
| 1967 | (CMOVNO64rm GR64:$src2, addr:$src1)>; |
| 1968 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS), |
| 1969 | (CMOVO64rm GR64:$src2, addr:$src1)>; |
Christopher Lamb | 6634e26 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 1970 | |
Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 1971 | // zextload bool -> zextload byte |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1972 | def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1973 | |
| 1974 | // extload |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1975 | // When extloading from 16-bit and smaller memory locations into 64-bit |
| 1976 | // registers, use zero-extending loads so that the entire 64-bit register is |
| 1977 | // defined, avoiding partial-register updates. |
Dan Gohman | 7deb171 | 2008-08-27 17:33:15 +0000 | [diff] [blame] | 1978 | def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1979 | def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1980 | def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>; |
| 1981 | // For other extloads, use subregs, since the high contents of the register are |
| 1982 | // defined after an extload. |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1983 | def : Pat<(extloadi64i32 addr:$src), |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1984 | (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1985 | x86_subreg_32bit)>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1986 | |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1987 | // anyext. Define these to do an explicit zero-extend to |
| 1988 | // avoid partial-register updates. |
| 1989 | def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>; |
| 1990 | def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>; |
| 1991 | def : Pat<(i64 (anyext GR32:$src)), |
| 1992 | (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1993 | |
| 1994 | //===----------------------------------------------------------------------===// |
| 1995 | // Some peepholes |
| 1996 | //===----------------------------------------------------------------------===// |
| 1997 | |
Dan Gohman | 63f9720 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 1998 | // Odd encoding trick: -128 fits into an 8-bit immediate field while |
| 1999 | // +128 doesn't, so in this special case use a sub instead of an add. |
| 2000 | def : Pat<(add GR64:$src1, 128), |
| 2001 | (SUB64ri8 GR64:$src1, -128)>; |
| 2002 | def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst), |
| 2003 | (SUB64mi8 addr:$dst, -128)>; |
| 2004 | |
| 2005 | // The same trick applies for 32-bit immediate fields in 64-bit |
| 2006 | // instructions. |
| 2007 | def : Pat<(add GR64:$src1, 0x0000000080000000), |
| 2008 | (SUB64ri32 GR64:$src1, 0xffffffff80000000)>; |
| 2009 | def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst), |
| 2010 | (SUB64mi32 addr:$dst, 0xffffffff80000000)>; |
| 2011 | |
Dan Gohman | e5dacc5 | 2010-01-11 17:58:34 +0000 | [diff] [blame] | 2012 | // Use a 32-bit and with implicit zero-extension instead of a 64-bit and if it |
| 2013 | // has an immediate with at least 32 bits of leading zeros, to avoid needing to |
| 2014 | // materialize that immediate in a register first. |
| 2015 | def : Pat<(and GR64:$src, i64immZExt32:$imm), |
| 2016 | (SUBREG_TO_REG |
| 2017 | (i64 0), |
| 2018 | (AND32ri |
| 2019 | (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit), |
Chris Lattner | be5ad7d | 2010-02-23 06:09:57 +0000 | [diff] [blame] | 2020 | (i32 (GetLo32XForm imm:$imm))), |
Dan Gohman | e5dacc5 | 2010-01-11 17:58:34 +0000 | [diff] [blame] | 2021 | x86_subreg_32bit)>; |
| 2022 | |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 2023 | // r & (2^32-1) ==> movz |
Dan Gohman | 63f9720 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 2024 | def : Pat<(and GR64:$src, 0x00000000FFFFFFFF), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2025 | (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>; |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2026 | // r & (2^16-1) ==> movz |
| 2027 | def : Pat<(and GR64:$src, 0xffff), |
| 2028 | (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>; |
| 2029 | // r & (2^8-1) ==> movz |
| 2030 | def : Pat<(and GR64:$src, 0xff), |
| 2031 | (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>; |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2032 | // r & (2^8-1) ==> movz |
| 2033 | def : Pat<(and GR32:$src1, 0xff), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2034 | (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>, |
Dan Gohman | 11ba3b1 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2035 | Requires<[In64BitMode]>; |
| 2036 | // r & (2^8-1) ==> movz |
| 2037 | def : Pat<(and GR16:$src1, 0xff), |
| 2038 | (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>, |
| 2039 | Requires<[In64BitMode]>; |
Christopher Lamb | 6634e26 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 2040 | |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2041 | // sext_inreg patterns |
| 2042 | def : Pat<(sext_inreg GR64:$src, i32), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2043 | (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2044 | def : Pat<(sext_inreg GR64:$src, i16), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2045 | (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2046 | def : Pat<(sext_inreg GR64:$src, i8), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2047 | (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2048 | def : Pat<(sext_inreg GR32:$src, i8), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2049 | (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>, |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2050 | Requires<[In64BitMode]>; |
| 2051 | def : Pat<(sext_inreg GR16:$src, i8), |
| 2052 | (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>, |
| 2053 | Requires<[In64BitMode]>; |
| 2054 | |
| 2055 | // trunc patterns |
| 2056 | def : Pat<(i32 (trunc GR64:$src)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2057 | (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2058 | def : Pat<(i16 (trunc GR64:$src)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2059 | (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2060 | def : Pat<(i8 (trunc GR64:$src)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2061 | (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>; |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2062 | def : Pat<(i8 (trunc GR32:$src)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2063 | (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>, |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2064 | Requires<[In64BitMode]>; |
| 2065 | def : Pat<(i8 (trunc GR16:$src)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2066 | (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>, |
| 2067 | Requires<[In64BitMode]>; |
| 2068 | |
| 2069 | // h-register tricks. |
Dan Gohman | 2d98f06 | 2009-05-31 17:52:18 +0000 | [diff] [blame] | 2070 | // For now, be conservative on x86-64 and use an h-register extract only if the |
| 2071 | // value is immediately zero-extended or stored, which are somewhat common |
| 2072 | // cases. This uses a bunch of code to prevent a register requiring a REX prefix |
| 2073 | // from being allocated in the same instruction as the h register, as there's |
| 2074 | // currently no way to describe this requirement to the register allocator. |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2075 | |
| 2076 | // h-register extract and zero-extend. |
| 2077 | def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)), |
| 2078 | (SUBREG_TO_REG |
| 2079 | (i64 0), |
| 2080 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2081 | (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2082 | x86_subreg_8bit_hi)), |
| 2083 | x86_subreg_32bit)>; |
| 2084 | def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)), |
| 2085 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2086 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2087 | x86_subreg_8bit_hi))>, |
| 2088 | Requires<[In64BitMode]>; |
Dan Gohman | 7e0d64a | 2010-01-11 17:21:05 +0000 | [diff] [blame] | 2089 | def : Pat<(srl GR16:$src, (i8 8)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2090 | (EXTRACT_SUBREG |
| 2091 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2092 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2093 | x86_subreg_8bit_hi)), |
| 2094 | x86_subreg_16bit)>, |
| 2095 | Requires<[In64BitMode]>; |
Evan Cheng | cb219f0 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 2096 | def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))), |
| 2097 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2098 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Evan Cheng | cb219f0 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 2099 | x86_subreg_8bit_hi))>, |
| 2100 | Requires<[In64BitMode]>; |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 2101 | def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))), |
| 2102 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2103 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 2104 | x86_subreg_8bit_hi))>, |
| 2105 | Requires<[In64BitMode]>; |
Evan Cheng | cb219f0 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 2106 | def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))), |
| 2107 | (SUBREG_TO_REG |
| 2108 | (i64 0), |
| 2109 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2110 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Evan Cheng | cb219f0 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 2111 | x86_subreg_8bit_hi)), |
| 2112 | x86_subreg_32bit)>; |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 2113 | def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))), |
| 2114 | (SUBREG_TO_REG |
| 2115 | (i64 0), |
| 2116 | (MOVZX32_NOREXrr8 |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2117 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Dan Gohman | af70e5c | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 2118 | x86_subreg_8bit_hi)), |
| 2119 | x86_subreg_32bit)>; |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2120 | |
| 2121 | // h-register extract and store. |
| 2122 | def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst), |
| 2123 | (MOV8mr_NOREX |
| 2124 | addr:$dst, |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2125 | (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2126 | x86_subreg_8bit_hi))>; |
| 2127 | def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst), |
| 2128 | (MOV8mr_NOREX |
| 2129 | addr:$dst, |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2130 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2131 | x86_subreg_8bit_hi))>, |
| 2132 | Requires<[In64BitMode]>; |
| 2133 | def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst), |
| 2134 | (MOV8mr_NOREX |
| 2135 | addr:$dst, |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2136 | (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 2137 | x86_subreg_8bit_hi))>, |
Dan Gohman | 0bfa1bf | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 2138 | Requires<[In64BitMode]>; |
| 2139 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2140 | // (shl x, 1) ==> (add x, x) |
| 2141 | def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>; |
| 2142 | |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2143 | // (shl x (and y, 63)) ==> (shl x, y) |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2144 | def : Pat<(shl GR64:$src1, (and CL, 63)), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2145 | (SHL64rCL GR64:$src1)>; |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2146 | def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2147 | (SHL64mCL addr:$dst)>; |
| 2148 | |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2149 | def : Pat<(srl GR64:$src1, (and CL, 63)), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2150 | (SHR64rCL GR64:$src1)>; |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2151 | def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2152 | (SHR64mCL addr:$dst)>; |
| 2153 | |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2154 | def : Pat<(sra GR64:$src1, (and CL, 63)), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2155 | (SAR64rCL GR64:$src1)>; |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2156 | def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst), |
Evan Cheng | eb9f892 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 2157 | (SAR64mCL addr:$dst)>; |
| 2158 | |
Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 2159 | // Double shift patterns |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2160 | def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm)), |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 2161 | (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>; |
| 2162 | |
| 2163 | def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1), |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2164 | GR64:$src2, (i8 imm)), addr:$dst), |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 2165 | (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>; |
| 2166 | |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2167 | def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm)), |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 2168 | (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>; |
| 2169 | |
| 2170 | def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1), |
Chris Lattner | 6d9f86b | 2010-02-23 06:54:29 +0000 | [diff] [blame] | 2171 | GR64:$src2, (i8 imm)), addr:$dst), |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 2172 | (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>; |
| 2173 | |
Evan Cheng | 199c424 | 2010-01-11 22:03:29 +0000 | [diff] [blame] | 2174 | // (or x1, x2) -> (add x1, x2) if two operands are known not to share bits. |
Evan Cheng | 3bda201 | 2010-01-12 18:31:19 +0000 | [diff] [blame] | 2175 | let AddedComplexity = 5 in { // Try this before the selecting to OR |
Chris Lattner | 7e50414 | 2010-03-24 00:16:52 +0000 | [diff] [blame] | 2176 | def : Pat<(or_is_add GR64:$src1, i64immSExt8:$src2), |
Evan Cheng | 4b0345b | 2010-01-11 17:03:47 +0000 | [diff] [blame] | 2177 | (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | 7e50414 | 2010-03-24 00:16:52 +0000 | [diff] [blame] | 2178 | def : Pat<(or_is_add GR64:$src1, i64immSExt32:$src2), |
Evan Cheng | 4b0345b | 2010-01-11 17:03:47 +0000 | [diff] [blame] | 2179 | (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | 7e50414 | 2010-03-24 00:16:52 +0000 | [diff] [blame] | 2180 | def : Pat<(or_is_add GR64:$src1, GR64:$src2), |
Evan Cheng | 199c424 | 2010-01-11 22:03:29 +0000 | [diff] [blame] | 2181 | (ADD64rr GR64:$src1, GR64:$src2)>; |
Evan Cheng | 3bda201 | 2010-01-12 18:31:19 +0000 | [diff] [blame] | 2182 | } // AddedComplexity |
Evan Cheng | 4b0345b | 2010-01-11 17:03:47 +0000 | [diff] [blame] | 2183 | |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2184 | // X86 specific add which produces a flag. |
| 2185 | def : Pat<(addc GR64:$src1, GR64:$src2), |
| 2186 | (ADD64rr GR64:$src1, GR64:$src2)>; |
| 2187 | def : Pat<(addc GR64:$src1, (load addr:$src2)), |
| 2188 | (ADD64rm GR64:$src1, addr:$src2)>; |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2189 | def : Pat<(addc GR64:$src1, i64immSExt8:$src2), |
| 2190 | (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2191 | def : Pat<(addc GR64:$src1, i64immSExt32:$src2), |
| 2192 | (ADD64ri32 GR64:$src1, imm:$src2)>; |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2193 | |
| 2194 | def : Pat<(subc GR64:$src1, GR64:$src2), |
| 2195 | (SUB64rr GR64:$src1, GR64:$src2)>; |
| 2196 | def : Pat<(subc GR64:$src1, (load addr:$src2)), |
| 2197 | (SUB64rm GR64:$src1, addr:$src2)>; |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2198 | def : Pat<(subc GR64:$src1, i64immSExt8:$src2), |
| 2199 | (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2200 | def : Pat<(subc GR64:$src1, imm:$src2), |
| 2201 | (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2202 | |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2203 | //===----------------------------------------------------------------------===// |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2204 | // EFLAGS-defining Patterns |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2205 | //===----------------------------------------------------------------------===// |
| 2206 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2207 | // addition |
| 2208 | def : Pat<(add GR64:$src1, GR64:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2209 | (ADD64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2210 | def : Pat<(add GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2211 | (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2212 | def : Pat<(add GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2213 | (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2214 | def : Pat<(add GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2215 | (ADD64rm GR64:$src1, addr:$src2)>; |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2216 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2217 | // subtraction |
| 2218 | def : Pat<(sub GR64:$src1, GR64:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2219 | (SUB64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2220 | def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2221 | (SUB64rm GR64:$src1, addr:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2222 | def : Pat<(sub GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2223 | (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2224 | def : Pat<(sub GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2225 | (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2226 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2227 | // Multiply |
| 2228 | def : Pat<(mul GR64:$src1, GR64:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2229 | (IMUL64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2230 | def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2231 | (IMUL64rm GR64:$src1, addr:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2232 | def : Pat<(mul GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2233 | (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2234 | def : Pat<(mul GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2235 | (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2236 | def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2), |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2237 | (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2238 | def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2), |
Dan Gohman | 018a34c | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2239 | (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>; |
Chris Lattner | a066810 | 2007-05-17 06:35:11 +0000 | [diff] [blame] | 2240 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2241 | // inc/dec |
| 2242 | def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>; |
| 2243 | def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>; |
| 2244 | def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>; |
| 2245 | def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>; |
| 2246 | def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>; |
| 2247 | def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>; |
Dan Gohman | 1f4af26 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 2248 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2249 | // or |
| 2250 | def : Pat<(or GR64:$src1, GR64:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2251 | (OR64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2252 | def : Pat<(or GR64:$src1, i64immSExt8:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2253 | (OR64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2254 | def : Pat<(or GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2255 | (OR64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2256 | def : Pat<(or GR64:$src1, (loadi64 addr:$src2)), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2257 | (OR64rm GR64:$src1, addr:$src2)>; |
| 2258 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2259 | // xor |
| 2260 | def : Pat<(xor GR64:$src1, GR64:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2261 | (XOR64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2262 | def : Pat<(xor GR64:$src1, i64immSExt8:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2263 | (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2264 | def : Pat<(xor GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2265 | (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2266 | def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2267 | (XOR64rm GR64:$src1, addr:$src2)>; |
| 2268 | |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2269 | // and |
| 2270 | def : Pat<(and GR64:$src1, GR64:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2271 | (AND64rr GR64:$src1, GR64:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2272 | def : Pat<(and GR64:$src1, i64immSExt8:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2273 | (AND64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2274 | def : Pat<(and GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2275 | (AND64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Chris Lattner | baba4bb | 2010-03-27 02:47:14 +0000 | [diff] [blame] | 2276 | def : Pat<(and GR64:$src1, (loadi64 addr:$src2)), |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2277 | (AND64rm GR64:$src1, addr:$src2)>; |
| 2278 | |
Evan Cheng | ebf01d6 | 2006-11-16 23:33:25 +0000 | [diff] [blame] | 2279 | //===----------------------------------------------------------------------===// |
| 2280 | // X86-64 SSE Instructions |
| 2281 | //===----------------------------------------------------------------------===// |
| 2282 | |
| 2283 | // Move instructions... |
| 2284 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2285 | def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2286 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | ebf01d6 | 2006-11-16 23:33:25 +0000 | [diff] [blame] | 2287 | [(set VR128:$dst, |
| 2288 | (v2i64 (scalar_to_vector GR64:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2289 | def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2290 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | ebf01d6 | 2006-11-16 23:33:25 +0000 | [diff] [blame] | 2291 | [(set GR64:$dst, (vector_extract (v2i64 VR128:$src), |
| 2292 | (iPTR 0)))]>; |
Evan Cheng | 21b7612 | 2006-12-14 21:55:39 +0000 | [diff] [blame] | 2293 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2294 | def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2295 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 21b7612 | 2006-12-14 21:55:39 +0000 | [diff] [blame] | 2296 | [(set FR64:$dst, (bitconvert GR64:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2297 | def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src), |
Evan Cheng | e732144 | 2008-08-25 04:11:42 +0000 | [diff] [blame] | 2298 | "movq\t{$src, $dst|$dst, $src}", |
Evan Cheng | 21b7612 | 2006-12-14 21:55:39 +0000 | [diff] [blame] | 2299 | [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>; |
| 2300 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2301 | def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2302 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 21b7612 | 2006-12-14 21:55:39 +0000 | [diff] [blame] | 2303 | [(set GR64:$dst, (bitconvert FR64:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2304 | def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src), |
Evan Cheng | e732144 | 2008-08-25 04:11:42 +0000 | [diff] [blame] | 2305 | "movq\t{$src, $dst|$dst, $src}", |
Evan Cheng | 21b7612 | 2006-12-14 21:55:39 +0000 | [diff] [blame] | 2306 | [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>; |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 2307 | |
| 2308 | //===----------------------------------------------------------------------===// |
| 2309 | // X86-64 SSE4.1 Instructions |
| 2310 | //===----------------------------------------------------------------------===// |
| 2311 | |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2312 | /// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination |
| 2313 | multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> { |
Nate Begeman | 110e3b3 | 2008-10-29 23:07:17 +0000 | [diff] [blame] | 2314 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst), |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2315 | (ins VR128:$src1, i32i8imm:$src2), |
| 2316 | !strconcat(OpcodeStr, |
| 2317 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2318 | [(set GR64:$dst, |
| 2319 | (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W; |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2320 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2321 | (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 2322 | !strconcat(OpcodeStr, |
| 2323 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2324 | [(store (extractelt (v2i64 VR128:$src1), imm:$src2), |
| 2325 | addr:$dst)]>, OpSize, REX_W; |
| 2326 | } |
| 2327 | |
| 2328 | defm PEXTRQ : SS41I_extract64<0x16, "pextrq">; |
| 2329 | |
| 2330 | let isTwoAddress = 1 in { |
| 2331 | multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> { |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2332 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2333 | (ins VR128:$src1, GR64:$src2, i32i8imm:$src3), |
| 2334 | !strconcat(OpcodeStr, |
| 2335 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 2336 | [(set VR128:$dst, |
| 2337 | (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>, |
| 2338 | OpSize, REX_W; |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2339 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2340 | (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3), |
| 2341 | !strconcat(OpcodeStr, |
| 2342 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 2343 | [(set VR128:$dst, |
| 2344 | (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2), |
| 2345 | imm:$src3)))]>, OpSize, REX_W; |
| 2346 | } |
| 2347 | } |
| 2348 | |
| 2349 | defm PINSRQ : SS41I_insert64<0x22, "pinsrq">; |
Dan Gohman | 2f67df7 | 2009-09-03 17:18:51 +0000 | [diff] [blame] | 2350 | |
| 2351 | // -disable-16bit support. |
Chris Lattner | 341b274 | 2010-03-08 18:55:15 +0000 | [diff] [blame] | 2352 | def : Pat<(truncstorei16 (i16 imm:$src), addr:$dst), |
Dan Gohman | 2f67df7 | 2009-09-03 17:18:51 +0000 | [diff] [blame] | 2353 | (MOV16mi addr:$dst, imm:$src)>; |
| 2354 | def : Pat<(truncstorei16 GR64:$src, addr:$dst), |
| 2355 | (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>; |
| 2356 | def : Pat<(i64 (sextloadi16 addr:$dst)), |
| 2357 | (MOVSX64rm16 addr:$dst)>; |
| 2358 | def : Pat<(i64 (zextloadi16 addr:$dst)), |
| 2359 | (MOVZX64rm16 addr:$dst)>; |
| 2360 | def : Pat<(i64 (extloadi16 addr:$dst)), |
| 2361 | (MOVZX64rm16 addr:$dst)>; |