blob: ca7a90aa12f3a55b3ac5fb58ac51029331d03b67 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000027#include "llvm/Target/TargetFrameInfo.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Chengb9803a82009-11-06 23:52:48 +000041
42 virtual bool runOnMachineFunction(MachineFunction &Fn);
43
44 virtual const char *getPassName() const {
45 return "ARM pseudo instruction expansion pass";
46 }
47
48 private:
Evan Cheng43130072010-05-12 23:13:12 +000049 void TransferImpOps(MachineInstr &OldMI,
50 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000051 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000052 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
53 void ExpandVST(MachineBasicBlock::iterator &MBBI);
54 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000055 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
56 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000057 };
58 char ARMExpandPseudo::ID = 0;
59}
60
Evan Cheng43130072010-05-12 23:13:12 +000061/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
62/// the instructions created from the expansion.
63void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
64 MachineInstrBuilder &UseMI,
65 MachineInstrBuilder &DefMI) {
66 const TargetInstrDesc &Desc = OldMI.getDesc();
67 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
68 i != e; ++i) {
69 const MachineOperand &MO = OldMI.getOperand(i);
70 assert(MO.isReg() && MO.getReg());
71 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000072 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000073 else
Bob Wilson63569c92010-09-09 00:15:32 +000074 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000075 }
76}
77
Bob Wilson8466fa12010-09-13 23:01:35 +000078namespace {
79 // Constants for register spacing in NEON load/store instructions.
80 // For quad-register load-lane and store-lane pseudo instructors, the
81 // spacing is initially assumed to be EvenDblSpc, and that is changed to
82 // OddDblSpc depending on the lane number operand.
83 enum NEONRegSpacing {
84 SingleSpc,
85 EvenDblSpc,
86 OddDblSpc
87 };
88
89 // Entries for NEON load/store information table. The table is sorted by
90 // PseudoOpc for fast binary-search lookups.
91 struct NEONLdStTableEntry {
92 unsigned PseudoOpc;
93 unsigned RealOpc;
94 bool IsLoad;
95 bool HasWriteBack;
96 NEONRegSpacing RegSpacing;
97 unsigned char NumRegs; // D registers loaded or stored
98 unsigned char RegElts; // elements per D register; used for lane ops
99
100 // Comparison methods for binary search of the table.
101 bool operator<(const NEONLdStTableEntry &TE) const {
102 return PseudoOpc < TE.PseudoOpc;
103 }
104 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
105 return TE.PseudoOpc < PseudoOpc;
106 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000107 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
108 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000109 return PseudoOpc < TE.PseudoOpc;
110 }
111 };
112}
113
114static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000115{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
116{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
117{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
118{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
119{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
120{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
121
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000122{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000123{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000124{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000125{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000126{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000127{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000128
Bob Wilson8466fa12010-09-13 23:01:35 +0000129{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
130{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
131{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
132{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
133
134{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
135{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
136{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
137{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
138{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
139{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
140{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
141{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
142
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000143{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
144{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
145{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
146{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
147{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
148{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
149
Bob Wilson8466fa12010-09-13 23:01:35 +0000150{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
151{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
152{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
153{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
154{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
155{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
156{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
157{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
158{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
159{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
160
161{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
162{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
163{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
164{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
165{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
166{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
167
168{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
169{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
170{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
171{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
172{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
173{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
174
Bob Wilson86c6d802010-11-29 19:35:29 +0000175{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4},
176{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4},
177{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2},
178{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2},
179{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8},
180{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8},
181
Bob Wilson8466fa12010-09-13 23:01:35 +0000182{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
183{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
184{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
185{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
186{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
187{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
188{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
189{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
190{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
191{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
192
193{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
194{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
195{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
196{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
197{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
198{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
199
200{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
201{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
202{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
203{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
204{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
205{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
206
Bob Wilson6c4c9822010-11-30 00:00:35 +0000207{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4},
208{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4},
209{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2},
210{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2},
211{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8},
212{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8},
213
Bob Wilson8466fa12010-09-13 23:01:35 +0000214{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
215{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
216{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
217{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
218{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
219{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
220{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
221{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
222{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
223{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
224
225{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
226{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
227{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
228{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
229{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
230{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
231
232{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
233{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
234{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
235{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
236{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
237{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
238
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000239{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
240{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
241{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
242{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
243{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
244{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
245
Bob Wilson8466fa12010-09-13 23:01:35 +0000246{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
247{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
248{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
249{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
250
251{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
252{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
253{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
254{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
255{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
256{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
257{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
258{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
259
260{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
261{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
262{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
263{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
264{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
265{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
266{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
267{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
268{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
269{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
270
271{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
272{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
273{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
274{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
275{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
276{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
277
278{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
279{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
280{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
281{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
282{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
283{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
284
285{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
286{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
287{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
288{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
289{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
290{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
291{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
292{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
293{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
294{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
295
296{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
297{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
298{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
299{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
300{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
301{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
302
303{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
304{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
305{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
306{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
307{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
308{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
309
310{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
311{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
312{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
313{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
314{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
315{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
316{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
317{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
318{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
319{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
320
321{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
322{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
323{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
324{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
325{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
326{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
327
328{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
329{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
330{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
331{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
332{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
333{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
334};
335
336/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
337/// load or store pseudo instruction.
338static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
339 unsigned NumEntries = array_lengthof(NEONLdStTable);
340
341#ifndef NDEBUG
342 // Make sure the table is sorted.
343 static bool TableChecked = false;
344 if (!TableChecked) {
345 for (unsigned i = 0; i != NumEntries-1; ++i)
346 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
347 "NEONLdStTable is not sorted!");
348 TableChecked = true;
349 }
350#endif
351
352 const NEONLdStTableEntry *I =
353 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
354 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
355 return I;
356 return NULL;
357}
358
359/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
360/// corresponding to the specified register spacing. Not all of the results
361/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
362static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
363 const TargetRegisterInfo *TRI, unsigned &D0,
364 unsigned &D1, unsigned &D2, unsigned &D3) {
365 if (RegSpc == SingleSpc) {
366 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
367 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
368 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
369 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
370 } else if (RegSpc == EvenDblSpc) {
371 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
372 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
373 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
374 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
375 } else {
376 assert(RegSpc == OddDblSpc && "unknown register spacing");
377 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
378 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
379 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
380 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000381 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000382}
383
Bob Wilson82a9c842010-09-02 16:17:29 +0000384/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
385/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000386void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000387 MachineInstr &MI = *MBBI;
388 MachineBasicBlock &MBB = *MI.getParent();
389
Bob Wilson8466fa12010-09-13 23:01:35 +0000390 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
391 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
392 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
393 unsigned NumRegs = TableEntry->NumRegs;
394
395 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
396 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000397 unsigned OpIdx = 0;
398
399 bool DstIsDead = MI.getOperand(OpIdx).isDead();
400 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
401 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000402 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000403 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
404 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000405 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000406 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000407 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000408 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000409
Bob Wilson8466fa12010-09-13 23:01:35 +0000410 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000411 MIB.addOperand(MI.getOperand(OpIdx++));
412
Bob Wilsonffde0802010-09-02 16:00:54 +0000413 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000414 MIB.addOperand(MI.getOperand(OpIdx++));
415 MIB.addOperand(MI.getOperand(OpIdx++));
416 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000417 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000418 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000419
Bob Wilson19d644d2010-09-09 00:38:32 +0000420 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000421 // has an extra operand that is a use of the super-register. Record the
422 // operand index and skip over it.
423 unsigned SrcOpIdx = 0;
424 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
425 SrcOpIdx = OpIdx++;
426
427 // Copy the predicate operands.
428 MIB.addOperand(MI.getOperand(OpIdx++));
429 MIB.addOperand(MI.getOperand(OpIdx++));
430
431 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000432 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000433 if (SrcOpIdx != 0) {
434 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000435 MO.setImplicit(true);
436 MIB.addOperand(MO);
437 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000438 // Add an implicit def for the super-register.
439 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000440 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000441 MI.eraseFromParent();
442}
443
Bob Wilson01ba4612010-08-26 18:51:29 +0000444/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
445/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000446void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000447 MachineInstr &MI = *MBBI;
448 MachineBasicBlock &MBB = *MI.getParent();
449
Bob Wilson8466fa12010-09-13 23:01:35 +0000450 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
451 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
452 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
453 unsigned NumRegs = TableEntry->NumRegs;
454
455 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
456 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000457 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000458 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000459 MIB.addOperand(MI.getOperand(OpIdx++));
460
Bob Wilson709d5922010-08-25 23:27:42 +0000461 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000462 MIB.addOperand(MI.getOperand(OpIdx++));
463 MIB.addOperand(MI.getOperand(OpIdx++));
464 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000465 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000466 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000467
468 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000469 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000470 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000471 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000472 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000473 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000474 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000475 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000476 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000477
478 // Copy the predicate operands.
479 MIB.addOperand(MI.getOperand(OpIdx++));
480 MIB.addOperand(MI.getOperand(OpIdx++));
481
Bob Wilson7e701972010-08-30 18:10:48 +0000482 if (SrcIsKill)
483 // Add an implicit kill for the super-reg.
484 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000485 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000486 MI.eraseFromParent();
487}
488
Bob Wilson8466fa12010-09-13 23:01:35 +0000489/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
490/// register operands to real instructions with D register operands.
491void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
492 MachineInstr &MI = *MBBI;
493 MachineBasicBlock &MBB = *MI.getParent();
494
495 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
496 assert(TableEntry && "NEONLdStTable lookup failed");
497 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
498 unsigned NumRegs = TableEntry->NumRegs;
499 unsigned RegElts = TableEntry->RegElts;
500
501 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
502 TII->get(TableEntry->RealOpc));
503 unsigned OpIdx = 0;
504 // The lane operand is always the 3rd from last operand, before the 2
505 // predicate operands.
506 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
507
508 // Adjust the lane and spacing as needed for Q registers.
509 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
510 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
511 RegSpc = OddDblSpc;
512 Lane -= RegElts;
513 }
514 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
515
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000516 unsigned D0, D1, D2, D3;
517 unsigned DstReg = 0;
518 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000519 if (TableEntry->IsLoad) {
520 DstIsDead = MI.getOperand(OpIdx).isDead();
521 DstReg = MI.getOperand(OpIdx++).getReg();
522 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
524 if (NumRegs > 1)
525 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000526 if (NumRegs > 2)
527 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
528 if (NumRegs > 3)
529 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
530 }
531
532 if (TableEntry->HasWriteBack)
533 MIB.addOperand(MI.getOperand(OpIdx++));
534
535 // Copy the addrmode6 operands.
536 MIB.addOperand(MI.getOperand(OpIdx++));
537 MIB.addOperand(MI.getOperand(OpIdx++));
538 // Copy the am6offset operand.
539 if (TableEntry->HasWriteBack)
540 MIB.addOperand(MI.getOperand(OpIdx++));
541
542 // Grab the super-register source.
543 MachineOperand MO = MI.getOperand(OpIdx++);
544 if (!TableEntry->IsLoad)
545 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
546
547 // Add the subregs as sources of the new instruction.
548 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
549 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000550 MIB.addReg(D0, SrcFlags);
551 if (NumRegs > 1)
552 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000553 if (NumRegs > 2)
554 MIB.addReg(D2, SrcFlags);
555 if (NumRegs > 3)
556 MIB.addReg(D3, SrcFlags);
557
558 // Add the lane number operand.
559 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000560 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000561
Bob Wilson823611b2010-09-16 04:25:37 +0000562 // Copy the predicate operands.
563 MIB.addOperand(MI.getOperand(OpIdx++));
564 MIB.addOperand(MI.getOperand(OpIdx++));
565
Bob Wilson8466fa12010-09-13 23:01:35 +0000566 // Copy the super-register source to be an implicit source.
567 MO.setImplicit(true);
568 MIB.addOperand(MO);
569 if (TableEntry->IsLoad)
570 // Add an implicit def for the super-register.
571 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
572 TransferImpOps(MI, MIB, MIB);
573 MI.eraseFromParent();
574}
575
Bob Wilsonbd916c52010-09-13 23:55:10 +0000576/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
577/// register operands to real instructions with D register operands.
578void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
579 unsigned Opc, bool IsExt, unsigned NumRegs) {
580 MachineInstr &MI = *MBBI;
581 MachineBasicBlock &MBB = *MI.getParent();
582
583 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
584 unsigned OpIdx = 0;
585
586 // Transfer the destination register operand.
587 MIB.addOperand(MI.getOperand(OpIdx++));
588 if (IsExt)
589 MIB.addOperand(MI.getOperand(OpIdx++));
590
591 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
592 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
593 unsigned D0, D1, D2, D3;
594 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
595 MIB.addReg(D0).addReg(D1);
596 if (NumRegs > 2)
597 MIB.addReg(D2);
598 if (NumRegs > 3)
599 MIB.addReg(D3);
600
601 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000602 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000603
Bob Wilson823611b2010-09-16 04:25:37 +0000604 // Copy the predicate operands.
605 MIB.addOperand(MI.getOperand(OpIdx++));
606 MIB.addOperand(MI.getOperand(OpIdx++));
607
Bob Wilsonbd916c52010-09-13 23:55:10 +0000608 if (SrcIsKill)
609 // Add an implicit kill for the super-reg.
610 (*MIB).addRegisterKilled(SrcReg, TRI, true);
611 TransferImpOps(MI, MIB, MIB);
612 MI.eraseFromParent();
613}
614
Evan Chengb9803a82009-11-06 23:52:48 +0000615bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
616 bool Modified = false;
617
618 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
619 while (MBBI != E) {
620 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000621 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000622
Bob Wilson709d5922010-08-25 23:27:42 +0000623 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000624 unsigned Opcode = MI.getOpcode();
625 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000626 default:
627 ModifiedOp = false;
628 break;
629
Jim Grosbache4ad3872010-10-19 23:27:08 +0000630 case ARM::Int_eh_sjlj_dispatchsetup: {
631 MachineFunction &MF = *MI.getParent()->getParent();
632 const ARMBaseInstrInfo *AII =
633 static_cast<const ARMBaseInstrInfo*>(TII);
634 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
635 // For functions using a base pointer, we rematerialize it (via the frame
636 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
637 // for us. Otherwise, expand to nothing.
638 if (RI.hasBasePointer(MF)) {
639 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
640 int32_t NumBytes = AFI->getFramePtrSpillOffset();
641 unsigned FramePtr = RI.getFrameRegister(MF);
Benjamin Kramer7920d962010-11-19 16:36:02 +0000642 assert(MF.getTarget().getFrameInfo()->hasFP(MF) &&
643 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000644
645 if (AFI->isThumb2Function()) {
646 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
647 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
648 } else if (AFI->isThumbFunction()) {
649 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
650 FramePtr, -NumBytes,
651 *TII, RI, MI.getDebugLoc());
652 } else {
653 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
654 FramePtr, -NumBytes, ARMCC::AL, 0,
655 *TII);
656 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000657 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000658 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000659 MachineFrameInfo *MFI = MF.getFrameInfo();
660 unsigned MaxAlign = MFI->getMaxAlignment();
661 assert (!AFI->isThumb1OnlyFunction());
662 // Emit bic r6, r6, MaxAlign
663 unsigned bicOpc = AFI->isThumbFunction() ?
664 ARM::t2BICri : ARM::BICri;
665 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
666 TII->get(bicOpc), ARM::R6)
667 .addReg(ARM::R6, RegState::Kill)
668 .addImm(MaxAlign-1)));
669 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000670
671 }
672 MI.eraseFromParent();
673 break;
674 }
675
Jim Grosbach7032f922010-10-14 22:57:13 +0000676 case ARM::MOVsrl_flag:
677 case ARM::MOVsra_flag: {
678 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000679 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
680 MI.getOperand(0).getReg())
681 .addOperand(MI.getOperand(1))
682 .addReg(0)
683 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
684 : ARM_AM::asr), 1)))
685 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000686 MI.eraseFromParent();
687 break;
688 }
689 case ARM::RRX: {
690 // This encodes as "MOVs Rd, Rm, rrx
691 MachineInstrBuilder MIB =
692 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
693 MI.getOperand(0).getReg())
694 .addOperand(MI.getOperand(1))
695 .addOperand(MI.getOperand(1))
696 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
697 .addReg(0);
698 TransferImpOps(MI, MIB, MIB);
699 MI.eraseFromParent();
700 break;
701 }
Owen Andersoneb6779c2010-12-07 00:45:21 +0000702 case ARM::t2LDRHpci:
703 case ARM::t2LDRBpci:
704 case ARM::t2LDRSHpci:
705 case ARM::t2LDRSBpci:
706 case ARM::t2LDRpci: {
707 unsigned NewLdOpc;
708 if (Opcode == ARM::t2LDRpci)
709 NewLdOpc = ARM::t2LDRi12;
710 else if (Opcode == ARM::t2LDRHpci)
711 NewLdOpc = ARM::t2LDRHi12;
712 else if (Opcode == ARM::t2LDRBpci)
713 NewLdOpc = ARM::t2LDRBi12;
714 else if (Opcode == ARM::t2LDRSHpci)
715 NewLdOpc = ARM::t2LDRSHi12;
716 else if (Opcode == ARM::t2LDRSBpci)
717 NewLdOpc = ARM::t2LDRSBi12;
718 else
719 llvm_unreachable("Not a known opcode?");
720
721 unsigned DstReg = MI.getOperand(0).getReg();
722 MachineInstrBuilder MIB =
723 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
724 TII->get(NewLdOpc), DstReg)
725 .addReg(ARM::PC)
726 .addOperand(MI.getOperand(1)));
727 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
728 TransferImpOps(MI, MIB, MIB);
729 MI.eraseFromParent();
730 break;
731 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000732 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000733 case ARM::t2LDRpci_pic: {
734 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Andersoneb6779c2010-12-07 00:45:21 +0000735 ? ARM::tLDRpci : ARM::t2LDRi12;
Evan Chengb9803a82009-11-06 23:52:48 +0000736 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000737 bool DstIsDead = MI.getOperand(0).isDead();
738 MachineInstrBuilder MIB1 =
Owen Andersoneb6779c2010-12-07 00:45:21 +0000739 BuildMI(MBB, MBBI, MI.getDebugLoc(),
740 TII->get(NewLdOpc), DstReg);
741 if (Opcode == ARM::t2LDRpci_pic) MIB1.addReg(ARM::PC);
742 MIB1.addOperand(MI.getOperand(1));
743 AddDefaultPred(MIB1);
Evan Cheng43130072010-05-12 23:13:12 +0000744 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
745 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
746 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000747 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000748 .addReg(DstReg)
749 .addOperand(MI.getOperand(2));
750 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000751 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000752 break;
753 }
Evan Cheng43130072010-05-12 23:13:12 +0000754
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000755 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000756 case ARM::MOVCCi32imm:
757 case ARM::t2MOVi32imm:
758 case ARM::t2MOVCCi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000759 unsigned PredReg = 0;
760 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000761 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000762 bool DstIsDead = MI.getOperand(0).isDead();
Evan Cheng63f35442010-11-13 02:25:14 +0000763 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
764 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Evan Cheng43130072010-05-12 23:13:12 +0000765 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000766
Evan Cheng63f35442010-11-13 02:25:14 +0000767 if (!STI->hasV6T2Ops() &&
768 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Evan Cheng893d7fe2010-11-12 23:03:38 +0000769 // Expand into a movi + orr.
770 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
771 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
772 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
773 .addReg(DstReg);
774
775 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
776 unsigned ImmVal = (unsigned)MO.getImm();
777 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
778 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
779 LO16 = LO16.addImm(SOImmValV1);
780 HI16 = HI16.addImm(SOImmValV2);
781 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
782 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
783 LO16.addImm(Pred).addReg(PredReg).addReg(0);
784 HI16.addImm(Pred).addReg(PredReg).addReg(0);
785 TransferImpOps(MI, LO16, HI16);
786 MI.eraseFromParent();
787 break;
788 }
789
Jim Grosbach1ab4b212010-12-02 16:42:25 +0000790 bool isThumb =
791 (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm);
792
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000793 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbach1ab4b212010-12-02 16:42:25 +0000794 TII->get(isThumb ? ARM::t2MOVi16 : ARM::MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000795 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000796 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbach1ab4b212010-12-02 16:42:25 +0000797 TII->get(isThumb ? ARM::t2MOVTi16 : ARM::MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000798 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000799 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000800
Evan Cheng43130072010-05-12 23:13:12 +0000801 if (MO.isImm()) {
802 unsigned Imm = MO.getImm();
803 unsigned Lo16 = Imm & 0xffff;
804 unsigned Hi16 = (Imm >> 16) & 0xffff;
805 LO16 = LO16.addImm(Lo16);
806 HI16 = HI16.addImm(Hi16);
807 } else {
808 const GlobalValue *GV = MO.getGlobal();
809 unsigned TF = MO.getTargetFlags();
810 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
811 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000812 }
Evan Cheng43130072010-05-12 23:13:12 +0000813 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
814 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
815 LO16.addImm(Pred).addReg(PredReg);
816 HI16.addImm(Pred).addReg(PredReg);
817 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000818 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000819 break;
820 }
821
822 case ARM::VMOVQQ: {
823 unsigned DstReg = MI.getOperand(0).getReg();
824 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000825 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
826 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000827 unsigned SrcReg = MI.getOperand(1).getReg();
828 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000829 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
830 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000831 MachineInstrBuilder Even =
832 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
833 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000834 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000835 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000836 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000837 MachineInstrBuilder Odd =
838 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
839 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000840 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000841 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000842 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000843 TransferImpOps(MI, Even, Odd);
844 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000845 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000846 }
847
Bill Wendling73fe34a2010-11-16 01:16:36 +0000848 case ARM::VLDMQIA:
849 case ARM::VLDMQDB: {
850 unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000851 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000852 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000853 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000854
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000855 // Grab the Q register destination.
856 bool DstIsDead = MI.getOperand(OpIdx).isDead();
857 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000858
859 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000860 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000861
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000862 // Copy the predicate operands.
863 MIB.addOperand(MI.getOperand(OpIdx++));
864 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000865
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000866 // Add the destination operands (D subregs).
867 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
868 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
869 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
870 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000871
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000872 // Add an implicit def for the super-register.
873 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
874 TransferImpOps(MI, MIB, MIB);
875 MI.eraseFromParent();
876 break;
877 }
878
Bill Wendling73fe34a2010-11-16 01:16:36 +0000879 case ARM::VSTMQIA:
880 case ARM::VSTMQDB: {
881 unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000882 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000883 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000884 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000885
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000886 // Grab the Q register source.
887 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
888 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000889
890 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000891 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000892
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000893 // Copy the predicate operands.
894 MIB.addOperand(MI.getOperand(OpIdx++));
895 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000896
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000897 // Add the source operands (D subregs).
898 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
899 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
900 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000901
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000902 if (SrcIsKill)
903 // Add an implicit kill for the Q register.
904 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000905
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000906 TransferImpOps(MI, MIB, MIB);
907 MI.eraseFromParent();
908 break;
909 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000910 case ARM::VDUPfqf:
911 case ARM::VDUPfdf:{
912 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
913 MachineInstrBuilder MIB =
914 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
915 unsigned OpIdx = 0;
916 unsigned SrcReg = MI.getOperand(1).getReg();
917 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
918 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
919 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
920 // The lane is [0,1] for the containing DReg superregister.
921 // Copy the dst/src register operands.
922 MIB.addOperand(MI.getOperand(OpIdx++));
923 MIB.addReg(DReg);
924 ++OpIdx;
925 // Add the lane select operand.
926 MIB.addImm(Lane);
927 // Add the predicate operands.
928 MIB.addOperand(MI.getOperand(OpIdx++));
929 MIB.addOperand(MI.getOperand(OpIdx++));
930
931 TransferImpOps(MI, MIB, MIB);
932 MI.eraseFromParent();
933 break;
934 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000935
Bob Wilsonffde0802010-09-02 16:00:54 +0000936 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000937 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000938 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000939 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000940 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000941 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000942 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000943 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000944 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000945 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000946 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000947 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000948 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000949 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000950 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000951 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000952 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000953 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000954 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000955 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000956 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000957 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000958 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000959 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000960 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000961 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000962 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000963 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000964 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000965 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000966 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000967 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000968 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000969 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000970 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000971 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000972 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000973 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000974 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000975 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000976 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000977 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000978 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000979 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000980 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000981 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000982 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000983 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +0000984 case ARM::VLD1DUPq8Pseudo:
985 case ARM::VLD1DUPq16Pseudo:
986 case ARM::VLD1DUPq32Pseudo:
987 case ARM::VLD1DUPq8Pseudo_UPD:
988 case ARM::VLD1DUPq16Pseudo_UPD:
989 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000990 case ARM::VLD2DUPd8Pseudo:
991 case ARM::VLD2DUPd16Pseudo:
992 case ARM::VLD2DUPd32Pseudo:
993 case ARM::VLD2DUPd8Pseudo_UPD:
994 case ARM::VLD2DUPd16Pseudo_UPD:
995 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +0000996 case ARM::VLD3DUPd8Pseudo:
997 case ARM::VLD3DUPd16Pseudo:
998 case ARM::VLD3DUPd32Pseudo:
999 case ARM::VLD3DUPd8Pseudo_UPD:
1000 case ARM::VLD3DUPd16Pseudo_UPD:
1001 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001002 case ARM::VLD4DUPd8Pseudo:
1003 case ARM::VLD4DUPd16Pseudo:
1004 case ARM::VLD4DUPd32Pseudo:
1005 case ARM::VLD4DUPd8Pseudo_UPD:
1006 case ARM::VLD4DUPd16Pseudo_UPD:
1007 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001008 ExpandVLD(MBBI);
1009 break;
Bob Wilsonffde0802010-09-02 16:00:54 +00001010
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001011 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001012 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001013 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001014 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001015 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001016 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001017 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001018 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001019 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001020 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001021 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001022 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001023 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001024 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001025 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001026 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001027 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001028 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001029 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001030 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001031 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001032 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001033 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001034 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001035 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001036 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001037 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001038 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001039 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001040 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001041 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001042 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001043 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001044 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001045 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001046 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001047 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001048 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001049 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001050 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001051 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001052 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001053 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001054 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001055 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001056 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001057 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001058 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001059 ExpandVST(MBBI);
1060 break;
1061
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001062 case ARM::VLD1LNq8Pseudo:
1063 case ARM::VLD1LNq16Pseudo:
1064 case ARM::VLD1LNq32Pseudo:
1065 case ARM::VLD1LNq8Pseudo_UPD:
1066 case ARM::VLD1LNq16Pseudo_UPD:
1067 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001068 case ARM::VLD2LNd8Pseudo:
1069 case ARM::VLD2LNd16Pseudo:
1070 case ARM::VLD2LNd32Pseudo:
1071 case ARM::VLD2LNq16Pseudo:
1072 case ARM::VLD2LNq32Pseudo:
1073 case ARM::VLD2LNd8Pseudo_UPD:
1074 case ARM::VLD2LNd16Pseudo_UPD:
1075 case ARM::VLD2LNd32Pseudo_UPD:
1076 case ARM::VLD2LNq16Pseudo_UPD:
1077 case ARM::VLD2LNq32Pseudo_UPD:
1078 case ARM::VLD3LNd8Pseudo:
1079 case ARM::VLD3LNd16Pseudo:
1080 case ARM::VLD3LNd32Pseudo:
1081 case ARM::VLD3LNq16Pseudo:
1082 case ARM::VLD3LNq32Pseudo:
1083 case ARM::VLD3LNd8Pseudo_UPD:
1084 case ARM::VLD3LNd16Pseudo_UPD:
1085 case ARM::VLD3LNd32Pseudo_UPD:
1086 case ARM::VLD3LNq16Pseudo_UPD:
1087 case ARM::VLD3LNq32Pseudo_UPD:
1088 case ARM::VLD4LNd8Pseudo:
1089 case ARM::VLD4LNd16Pseudo:
1090 case ARM::VLD4LNd32Pseudo:
1091 case ARM::VLD4LNq16Pseudo:
1092 case ARM::VLD4LNq32Pseudo:
1093 case ARM::VLD4LNd8Pseudo_UPD:
1094 case ARM::VLD4LNd16Pseudo_UPD:
1095 case ARM::VLD4LNd32Pseudo_UPD:
1096 case ARM::VLD4LNq16Pseudo_UPD:
1097 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001098 case ARM::VST1LNq8Pseudo:
1099 case ARM::VST1LNq16Pseudo:
1100 case ARM::VST1LNq32Pseudo:
1101 case ARM::VST1LNq8Pseudo_UPD:
1102 case ARM::VST1LNq16Pseudo_UPD:
1103 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001104 case ARM::VST2LNd8Pseudo:
1105 case ARM::VST2LNd16Pseudo:
1106 case ARM::VST2LNd32Pseudo:
1107 case ARM::VST2LNq16Pseudo:
1108 case ARM::VST2LNq32Pseudo:
1109 case ARM::VST2LNd8Pseudo_UPD:
1110 case ARM::VST2LNd16Pseudo_UPD:
1111 case ARM::VST2LNd32Pseudo_UPD:
1112 case ARM::VST2LNq16Pseudo_UPD:
1113 case ARM::VST2LNq32Pseudo_UPD:
1114 case ARM::VST3LNd8Pseudo:
1115 case ARM::VST3LNd16Pseudo:
1116 case ARM::VST3LNd32Pseudo:
1117 case ARM::VST3LNq16Pseudo:
1118 case ARM::VST3LNq32Pseudo:
1119 case ARM::VST3LNd8Pseudo_UPD:
1120 case ARM::VST3LNd16Pseudo_UPD:
1121 case ARM::VST3LNd32Pseudo_UPD:
1122 case ARM::VST3LNq16Pseudo_UPD:
1123 case ARM::VST3LNq32Pseudo_UPD:
1124 case ARM::VST4LNd8Pseudo:
1125 case ARM::VST4LNd16Pseudo:
1126 case ARM::VST4LNd32Pseudo:
1127 case ARM::VST4LNq16Pseudo:
1128 case ARM::VST4LNq32Pseudo:
1129 case ARM::VST4LNd8Pseudo_UPD:
1130 case ARM::VST4LNd16Pseudo_UPD:
1131 case ARM::VST4LNd32Pseudo_UPD:
1132 case ARM::VST4LNq16Pseudo_UPD:
1133 case ARM::VST4LNq32Pseudo_UPD:
1134 ExpandLaneOp(MBBI);
1135 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001136
1137 case ARM::VTBL2Pseudo:
1138 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
1139 case ARM::VTBL3Pseudo:
1140 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
1141 case ARM::VTBL4Pseudo:
1142 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
1143 case ARM::VTBX2Pseudo:
1144 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
1145 case ARM::VTBX3Pseudo:
1146 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
1147 case ARM::VTBX4Pseudo:
1148 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +00001149 }
1150
1151 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +00001152 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +00001153 MBBI = NMBBI;
1154 }
1155
1156 return Modified;
1157}
1158
1159bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001160 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001161 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng893d7fe2010-11-12 23:03:38 +00001162 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
Evan Chengb9803a82009-11-06 23:52:48 +00001163
1164 bool Modified = false;
1165 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1166 ++MFI)
1167 Modified |= ExpandMBB(*MFI);
1168 return Modified;
1169}
1170
1171/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1172/// expansion pass.
1173FunctionPass *llvm::createARMExpandPseudoPass() {
1174 return new ARMExpandPseudo();
1175}