blob: d8efb1e7b8d613273169bc3d4d9c50001351cf49 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000029#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000034#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000035#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000036#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Duncan Sandsb116fac2007-07-27 20:02:49 +000040#include "llvm/ParameterAttributes.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000041using namespace llvm;
42
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000043X86TargetLowering::X86TargetLowering(TargetMachine &TM)
44 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000045 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000046 X86ScalarSSEf64 = Subtarget->hasSSE2();
47 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000048 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000049
Evan Cheng559806f2006-01-27 08:10:46 +000050
Anton Korobeynikov2365f512007-07-14 14:06:15 +000051 RegInfo = TM.getRegisterInfo();
52
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053 // Set up the TargetLowering object.
54
55 // X86 is weird, it always uses i8 for shift amounts and setcc results.
56 setShiftAmountType(MVT::i8);
57 setSetCCResultType(MVT::i8);
58 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000059 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000060 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000061 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000062
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000063 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000064 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000065 setUseUnderscoreSetJmp(false);
66 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000067 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000068 // MS runtime is weird: it exports _setjmp, but longjmp!
69 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(false);
71 } else {
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(true);
74 }
75
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000076 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000077 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
78 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
79 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000080 if (Subtarget->is64Bit())
81 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
84
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
86 // operation.
87 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
88 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
89 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +000090
Evan Cheng25ab6902006-09-08 06:48:29 +000091 if (Subtarget->is64Bit()) {
92 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng6892f282006-01-17 02:32:49 +000093 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +000094 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000095 if (X86ScalarSSEf64)
Evan Cheng25ab6902006-09-08 06:48:29 +000096 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
97 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
98 else
99 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
100 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000101
102 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
103 // this operation.
104 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
105 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000106 // SSE has no i16 to fp conversion, only i32
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000107 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000108 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000109 // f32 and f64 cases are Legal, f80 case is not
110 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
111 } else {
Evan Cheng5298bcc2006-02-17 07:01:52 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
113 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
114 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000115
Dale Johannesen73328d12007-09-19 23:55:34 +0000116 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
117 // are Legal, f80 is custom lowered.
118 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
119 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000120
Evan Cheng02568ff2006-01-30 22:13:22 +0000121 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
122 // this operation.
123 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
124 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
125
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000126 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000127 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000128 // f32 and f64 cases are Legal, f80 case is not
129 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000130 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000131 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000133 }
134
135 // Handle FP_TO_UINT by promoting the destination to a larger signed
136 // conversion.
137 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
138 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
140
Evan Cheng25ab6902006-09-08 06:48:29 +0000141 if (Subtarget->is64Bit()) {
142 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000145 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000146 // Expand FP_TO_UINT into a select.
147 // FIXME: We would like to use a Custom expander here eventually to do
148 // the optimal thing for SSE vs. the default expansion in the legalizer.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
150 else
151 // With SSE3 we can use fisttpll to convert to a signed i64.
152 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
Chris Lattner399610a2006-12-05 18:22:22 +0000155 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000156 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000157 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
158 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
159 }
Chris Lattner21f66852005-12-23 05:15:23 +0000160
Dan Gohman525178c2007-10-08 18:33:35 +0000161 // Scalar integer multiply, multiply-high, divide, and remainder are
162 // lowered to use operations that produce two results, to match the
163 // available instructions. This exposes the two-result form to trivial
164 // CSE, which is able to combine x/y and x%y into a single instruction,
165 // for example. The single-result multiply instructions are introduced
166 // in X86ISelDAGToDAG.cpp, after CSE, for uses where the the high part
167 // is not needed.
168 setOperationAction(ISD::MUL , MVT::i8 , Expand);
169 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
170 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
171 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
172 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
173 setOperationAction(ISD::SREM , MVT::i8 , Expand);
174 setOperationAction(ISD::UREM , MVT::i8 , Expand);
175 setOperationAction(ISD::MUL , MVT::i16 , Expand);
176 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
177 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
178 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
179 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
180 setOperationAction(ISD::SREM , MVT::i16 , Expand);
181 setOperationAction(ISD::UREM , MVT::i16 , Expand);
182 setOperationAction(ISD::MUL , MVT::i32 , Expand);
183 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
187 setOperationAction(ISD::SREM , MVT::i32 , Expand);
188 setOperationAction(ISD::UREM , MVT::i32 , Expand);
189 setOperationAction(ISD::MUL , MVT::i64 , Expand);
190 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
191 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
192 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
193 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
194 setOperationAction(ISD::SREM , MVT::i64 , Expand);
195 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000196
Evan Chengc35497f2006-10-30 08:02:39 +0000197 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000198 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000199 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
200 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
204 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
205 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000206 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
207 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000208 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000209 setOperationAction(ISD::FLT_ROUNDS , MVT::i32 , Custom);
210
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000212 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
213 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000215 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
216 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000218 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
219 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 if (Subtarget->is64Bit()) {
221 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000222 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
223 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
225
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000226 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000227 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000228
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 // These should be promoted to a larger select which is supported.
230 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
231 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000232 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000233 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
234 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
235 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
236 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000237 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000238 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
239 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
240 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
241 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
242 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000243 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
245 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
246 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
247 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000248 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000249 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000250 if (!Subtarget->is64Bit())
251 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
252
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000253 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000254 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000255 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000256 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000257 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Cheng020d2e82006-02-23 20:41:18 +0000258 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 if (Subtarget->is64Bit()) {
260 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
261 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
262 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
263 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
264 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000265 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000266 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
267 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
268 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000269 // X86 wants to expand memset / memcpy itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
271 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000272
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000273 // Use the default ISD::LOCATION expansion.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000274 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000275 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000276 if (!Subtarget->isTargetDarwin() &&
277 !Subtarget->isTargetELF() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000278 !Subtarget->isTargetCygMing())
Jim Laskey1ee29252007-01-26 14:34:52 +0000279 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000280
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000281 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
282 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
283 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
284 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
285 if (Subtarget->is64Bit()) {
286 // FIXME: Verify
287 setExceptionPointerRegister(X86::RAX);
288 setExceptionSelectorRegister(X86::RDX);
289 } else {
290 setExceptionPointerRegister(X86::EAX);
291 setExceptionSelectorRegister(X86::EDX);
292 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000293 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000294
Duncan Sandsf7331b32007-09-11 14:10:23 +0000295 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000296
Nate Begemanacc398c2006-01-25 18:21:52 +0000297 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
298 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000299 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemanacc398c2006-01-25 18:21:52 +0000300 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000301 if (Subtarget->is64Bit())
302 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
303 else
304 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
305
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000306 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000307 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000308 if (Subtarget->is64Bit())
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000310 if (Subtarget->isTargetCygMing())
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
312 else
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000314
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf64) {
316 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000317 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000318 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
319 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Evan Cheng223547a2006-01-31 22:28:30 +0000321 // Use ANDPD to simulate FABS.
322 setOperationAction(ISD::FABS , MVT::f64, Custom);
323 setOperationAction(ISD::FABS , MVT::f32, Custom);
324
325 // Use XORP to simulate FNEG.
326 setOperationAction(ISD::FNEG , MVT::f64, Custom);
327 setOperationAction(ISD::FNEG , MVT::f32, Custom);
328
Evan Cheng68c47cb2007-01-05 07:55:56 +0000329 // Use ANDPD and ORPD to simulate FCOPYSIGN.
330 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
331 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
332
Evan Chengd25e9e82006-02-02 00:28:23 +0000333 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000334 setOperationAction(ISD::FSIN , MVT::f64, Expand);
335 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000336 setOperationAction(ISD::FREM , MVT::f64, Expand);
337 setOperationAction(ISD::FSIN , MVT::f32, Expand);
338 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000339 setOperationAction(ISD::FREM , MVT::f32, Expand);
340
Chris Lattnera54aa942006-01-29 06:26:08 +0000341 // Expand FP immediates into loads from the stack, except for the special
342 // cases we handle.
343 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
344 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000345 addLegalFPImmediate(APFloat(+0.0)); // xorpd
346 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000347
348 // Conversions to long double (in X87) go through memory.
349 setConvertAction(MVT::f32, MVT::f80, Expand);
350 setConvertAction(MVT::f64, MVT::f80, Expand);
351
352 // Conversions from long double (in X87) go through memory.
353 setConvertAction(MVT::f80, MVT::f32, Expand);
354 setConvertAction(MVT::f80, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000355 } else if (X86ScalarSSEf32) {
356 // Use SSE for f32, x87 for f64.
357 // Set up the FP register classes.
358 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
359 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
360
361 // Use ANDPS to simulate FABS.
362 setOperationAction(ISD::FABS , MVT::f32, Custom);
363
364 // Use XORP to simulate FNEG.
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
368
369 // Use ANDPS and ORPS to simulate FCOPYSIGN.
370 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
371 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
372
373 // We don't support sin/cos/fmod
374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
376 setOperationAction(ISD::FREM , MVT::f32, Expand);
377
378 // Expand FP immediates into loads from the stack, except for the special
379 // cases we handle.
380 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
381 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
382 addLegalFPImmediate(APFloat(+0.0f)); // xorps
383 addLegalFPImmediate(APFloat(+0.0)); // FLD0
384 addLegalFPImmediate(APFloat(+1.0)); // FLD1
385 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
386 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
387
388 // SSE->x87 conversions go through memory.
389 setConvertAction(MVT::f32, MVT::f64, Expand);
390 setConvertAction(MVT::f32, MVT::f80, Expand);
391
392 // x87->SSE truncations need to go through memory.
393 setConvertAction(MVT::f80, MVT::f32, Expand);
394 setConvertAction(MVT::f64, MVT::f32, Expand);
395 // And x87->x87 truncations also.
396 setConvertAction(MVT::f80, MVT::f64, Expand);
397
398 if (!UnsafeFPMath) {
399 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
400 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
401 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000403 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000405 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
406 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000407
Evan Cheng68c47cb2007-01-05 07:55:56 +0000408 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000409 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000410 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
411 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000412
413 // Floating truncations need to go through memory.
414 setConvertAction(MVT::f80, MVT::f32, Expand);
415 setConvertAction(MVT::f64, MVT::f32, Expand);
416 setConvertAction(MVT::f80, MVT::f64, Expand);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000417
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000418 if (!UnsafeFPMath) {
419 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
420 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
421 }
422
Chris Lattnera54aa942006-01-29 06:26:08 +0000423 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000424 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000425 addLegalFPImmediate(APFloat(+0.0)); // FLD0
426 addLegalFPImmediate(APFloat(+1.0)); // FLD1
427 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
428 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
430 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
431 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
432 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000434
Dale Johannesen59a58732007-08-05 18:49:15 +0000435 // Long double always uses X87.
436 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000437 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
439 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
443 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000444
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000445 // Always use a library call for pow.
446 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
447 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
448 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
449
Evan Chengd30bf012006-03-01 01:11:20 +0000450 // First set operation action for all vector types to expand. Then we
451 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000452 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
453 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Chengd30bf012006-03-01 01:11:20 +0000454 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
455 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000456 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Chenga72cb0e2007-06-29 00:18:15 +0000457 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000458 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000459 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000460 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
461 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
462 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
463 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
464 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
465 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000466 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000467 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000468 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000469 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman20382522007-07-10 00:05:58 +0000470 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
471 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
472 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
473 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
474 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
475 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
476 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000477 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
478 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
479 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
480 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000481 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohmanf0d00892007-10-12 14:09:42 +0000482 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
483 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
484 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Dan Gohman89081322007-12-12 22:21:26 +0000485 setOperationAction(ISD::SHL, (MVT::ValueType)VT, Expand);
486 setOperationAction(ISD::SRA, (MVT::ValueType)VT, Expand);
487 setOperationAction(ISD::SRL, (MVT::ValueType)VT, Expand);
488 setOperationAction(ISD::ROTL, (MVT::ValueType)VT, Expand);
489 setOperationAction(ISD::ROTR, (MVT::ValueType)VT, Expand);
490 setOperationAction(ISD::BSWAP, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000491 }
492
Evan Chenga88973f2006-03-22 19:22:18 +0000493 if (Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000494 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
495 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
496 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000497 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000498
Evan Chengd30bf012006-03-01 01:11:20 +0000499 // FIXME: add MMX packed arithmetics
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000500
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000501 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
502 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
503 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000504 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000505
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000506 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
507 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
508 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000509 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000510
Bill Wendling74027e92007-03-15 21:24:36 +0000511 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
512 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
513
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000514 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000515 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000516 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000517 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
518 setOperationAction(ISD::AND, MVT::v2i32, Promote);
519 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
520 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000521
522 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000523 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000524 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000525 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
526 setOperationAction(ISD::OR, MVT::v2i32, Promote);
527 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
528 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000529
530 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000531 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000532 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000533 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
534 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
535 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
536 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000537
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000538 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000539 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000540 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000541 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
542 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
543 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
544 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000545
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000546 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
547 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
548 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
549 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000550
551 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
552 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
553 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000554 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000555
556 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
557 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000558 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
559 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000560 }
561
Evan Chenga88973f2006-03-22 19:22:18 +0000562 if (Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000563 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
564
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000565 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
566 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
567 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
568 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000569 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
570 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000571 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
572 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
573 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000574 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000575 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000576 }
577
Evan Chenga88973f2006-03-22 19:22:18 +0000578 if (Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000579 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
580 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
581 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
582 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
583 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
584
Evan Chengf7c378e2006-04-10 07:23:14 +0000585 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
586 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000588 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000589 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
590 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
591 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000592 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000593 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000594 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
595 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
596 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
597 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000598 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
599 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000600
Evan Chengf7c378e2006-04-10 07:23:14 +0000601 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
602 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000603 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000604 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
605 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
606 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000607
Evan Cheng2c3ae372006-04-12 21:21:57 +0000608 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
609 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Nate Begeman844e0f92007-12-11 01:41:33 +0000610 // Do not attempt to custom lower non-power-of-2 vectors
611 if (!isPowerOf2_32(MVT::getVectorNumElements(VT)))
612 continue;
Evan Cheng2c3ae372006-04-12 21:21:57 +0000613 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
614 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
615 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
616 }
617 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
619 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
620 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
621 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000622 if (Subtarget->is64Bit())
623 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000624
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000626 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
627 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
628 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
629 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
630 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
631 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
632 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng91b740d2006-04-12 17:12:36 +0000633 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
634 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000635 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
636 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000637 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000638
639 // Custom lower v2i64 and v2f64 selects.
640 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000641 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000642 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000643 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644 }
645
Evan Cheng6be2c582006-04-05 23:38:46 +0000646 // We want to custom lower some of our intrinsics.
647 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
648
Evan Cheng206ee9d2006-07-07 08:33:52 +0000649 // We have target-specific dag combine patterns for the following nodes:
650 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner83e6c992006-10-04 06:57:07 +0000651 setTargetDAGCombine(ISD::SELECT);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000652
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000653 computeRegisterProperties();
654
Evan Cheng87ed7162006-02-14 08:25:08 +0000655 // FIXME: These should be based on subtarget info. Plus, the values should
656 // be smaller when we are in optimizing for size mode.
Evan Chenga03a5dc2006-02-14 08:38:30 +0000657 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
658 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
659 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000660 allowUnalignedMemoryAccesses = true; // x86 supports it!
661}
662
Chris Lattner2b02a442007-02-25 08:29:00 +0000663
Evan Chengcc415862007-11-09 01:32:10 +0000664/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
665/// jumptable.
666SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
667 SelectionDAG &DAG) const {
668 if (usesGlobalOffsetTable())
669 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
670 if (!Subtarget->isPICStyleRIPRel())
671 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
672 return Table;
673}
674
Chris Lattner2b02a442007-02-25 08:29:00 +0000675//===----------------------------------------------------------------------===//
676// Return Value Calling Convention Implementation
677//===----------------------------------------------------------------------===//
678
Chris Lattner59ed56b2007-02-28 04:55:35 +0000679#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000680
681/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
682/// exists skip possible ISD:TokenFactor.
683static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
684 if (Chain.getOpcode()==X86ISD::TAILCALL) {
685 return Chain;
686 } else if (Chain.getOpcode()==ISD::TokenFactor) {
687 if (Chain.getNumOperands() &&
688 Chain.getOperand(0).getOpcode()==X86ISD::TAILCALL)
689 return Chain.getOperand(0);
690 }
691 return Chain;
692}
Chris Lattner9774c912007-02-27 05:28:59 +0000693
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000694/// LowerRET - Lower an ISD::RET node.
695SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
696 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
697
Chris Lattner9774c912007-02-27 05:28:59 +0000698 SmallVector<CCValAssign, 16> RVLocs;
699 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000700 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
701 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000702 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000703
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000704 // If this is the first return lowered for this function, add the regs to the
705 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000706 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000707 for (unsigned i = 0; i != RVLocs.size(); ++i)
708 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000709 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000710 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000711 SDOperand Chain = Op.getOperand(0);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000712
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000713 // Handle tail call return.
714 Chain = GetPossiblePreceedingTailCall(Chain);
715 if (Chain.getOpcode() == X86ISD::TAILCALL) {
716 SDOperand TailCall = Chain;
717 SDOperand TargetAddress = TailCall.getOperand(1);
718 SDOperand StackAdjustment = TailCall.getOperand(2);
719 assert ( ((TargetAddress.getOpcode() == ISD::Register &&
720 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
721 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
722 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
723 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
724 "Expecting an global address, external symbol, or register");
725 assert( StackAdjustment.getOpcode() == ISD::Constant &&
726 "Expecting a const value");
727
728 SmallVector<SDOperand,8> Operands;
729 Operands.push_back(Chain.getOperand(0));
730 Operands.push_back(TargetAddress);
731 Operands.push_back(StackAdjustment);
732 // Copy registers used by the call. Last operand is a flag so it is not
733 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000734 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000735 Operands.push_back(Chain.getOperand(i));
736 }
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000737 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
738 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000739 }
740
741 // Regular return.
742 SDOperand Flag;
743
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000744 // Copy the result values into the output registers.
Chris Lattner9774c912007-02-27 05:28:59 +0000745 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
746 RVLocs[0].getLocReg() != X86::ST0) {
747 for (unsigned i = 0; i != RVLocs.size(); ++i) {
748 CCValAssign &VA = RVLocs[i];
749 assert(VA.isRegLoc() && "Can only return in registers!");
750 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
751 Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000752 Flag = Chain.getValue(1);
753 }
754 } else {
755 // We need to handle a destination of ST0 specially, because it isn't really
756 // a register.
757 SDOperand Value = Op.getOperand(1);
758
759 // If this is an FP return with ScalarSSE, we need to move the value from
760 // an XMM register onto the fp-stack.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000761 if ((X86ScalarSSEf32 && RVLocs[0].getValVT()==MVT::f32) ||
762 (X86ScalarSSEf64 && RVLocs[0].getValVT()==MVT::f64)) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000763 SDOperand MemLoc;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000764
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000765 // If this is a load into a scalarsse value, don't store the loaded value
766 // back to the stack, only to reload it: just replace the scalar-sse load.
767 if (ISD::isNON_EXTLoad(Value.Val) &&
768 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
769 Chain = Value.getOperand(0);
770 MemLoc = Value.getOperand(1);
771 } else {
772 // Spill the value to memory and reload it into top of stack.
Chris Lattner9774c912007-02-27 05:28:59 +0000773 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000774 MachineFunction &MF = DAG.getMachineFunction();
775 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
776 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
777 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
778 }
Dale Johannesen849f2142007-07-03 00:53:03 +0000779 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattner9774c912007-02-27 05:28:59 +0000780 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000781 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
782 Chain = Value.getValue(1);
783 }
784
785 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
786 SDOperand Ops[] = { Chain, Value };
787 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
788 Flag = Chain.getValue(1);
789 }
790
791 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
792 if (Flag.Val)
793 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
794 else
795 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
796}
797
798
Chris Lattner3085e152007-02-25 08:59:22 +0000799/// LowerCallResult - Lower the result values of an ISD::CALL into the
800/// appropriate copies out of appropriate physical registers. This assumes that
801/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
802/// being lowered. The returns a SDNode with the same number of values as the
803/// ISD::CALL.
804SDNode *X86TargetLowering::
805LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
806 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattnere32bbf62007-02-28 07:09:55 +0000807
808 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +0000809 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner52387be2007-06-19 00:13:10 +0000810 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
811 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000812 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
813
Chris Lattnere32bbf62007-02-28 07:09:55 +0000814 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner3085e152007-02-25 08:59:22 +0000815
816 // Copy all of the result registers out of their specified physreg.
Chris Lattner9774c912007-02-27 05:28:59 +0000817 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
818 for (unsigned i = 0; i != RVLocs.size(); ++i) {
819 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
820 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner3085e152007-02-25 08:59:22 +0000821 InFlag = Chain.getValue(2);
822 ResultVals.push_back(Chain.getValue(0));
823 }
824 } else {
825 // Copies from the FP stack are special, as ST0 isn't a valid register
826 // before the fp stackifier runs.
827
828 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesen849f2142007-07-03 00:53:03 +0000829 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner3085e152007-02-25 08:59:22 +0000830 SDOperand GROps[] = { Chain, InFlag };
831 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
832 Chain = RetVal.getValue(1);
833 InFlag = RetVal.getValue(2);
834
835 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
836 // an XMM register.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000837 if ((X86ScalarSSEf32 && RVLocs[0].getValVT() == MVT::f32) ||
838 (X86ScalarSSEf64 && RVLocs[0].getValVT() == MVT::f64)) {
Chris Lattner112dedc2007-12-29 06:41:28 +0000839 SDOperand StoreLoc;
840 const Value *SrcVal = 0;
841 int SrcValOffset = 0;
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000842 MVT::ValueType RetStoreVT = RVLocs[0].getValVT();
Chris Lattner112dedc2007-12-29 06:41:28 +0000843
844 // Determine where to store the value. If the call result is directly
845 // used by a store, see if we can store directly into the location. In
846 // this case, we'll end up producing a fst + movss[load] + movss[store] to
847 // the same location, and the two movss's will be nuked as dead. This
848 // optimizes common things like "*D = atof(..)" to not need an
849 // intermediate stack slot.
850 if (SDOperand(TheCall, 0).hasOneUse() &&
851 SDOperand(TheCall, 1).hasOneUse()) {
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000852 // In addition to direct uses, we also support a FP_ROUND that uses the
853 // value, if it is directly stored somewhere.
854 SDNode *User = *TheCall->use_begin();
855 if (User->getOpcode() == ISD::FP_ROUND && User->hasOneUse())
856 User = *User->use_begin();
857
Chris Lattner112dedc2007-12-29 06:41:28 +0000858 // Ok, we have one use of the value and one use of the chain. See if
859 // they are the same node: a store.
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000860 if (StoreSDNode *N = dyn_cast<StoreSDNode>(User)) {
861 // Verify that the value being stored is either the call or a
862 // truncation of the call.
863 SDNode *StoreVal = N->getValue().Val;
864 if (StoreVal == TheCall)
865 ; // ok.
866 else if (StoreVal->getOpcode() == ISD::FP_ROUND &&
867 StoreVal->hasOneUse() &&
868 StoreVal->getOperand(0).Val == TheCall)
869 ; // ok.
870 else
871 N = 0; // not ok.
872
873 if (N && N->getChain().Val == TheCall &&
Chris Lattner112dedc2007-12-29 06:41:28 +0000874 !N->isVolatile() && !N->isTruncatingStore() &&
875 N->getAddressingMode() == ISD::UNINDEXED) {
876 StoreLoc = N->getBasePtr();
877 SrcVal = N->getSrcValue();
878 SrcValOffset = N->getSrcValueOffset();
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000879 RetStoreVT = N->getValue().getValueType();
Chris Lattner112dedc2007-12-29 06:41:28 +0000880 }
881 }
882 }
883
884 // If we weren't able to optimize the result, just create a temporary
885 // stack slot.
886 if (StoreLoc.Val == 0) {
887 MachineFunction &MF = DAG.getMachineFunction();
888 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
889 StoreLoc = DAG.getFrameIndex(SSFI, getPointerTy());
890 }
891
Chris Lattner3085e152007-02-25 08:59:22 +0000892 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
893 // shouldn't be necessary except that RFP cannot be live across
Chris Lattner112dedc2007-12-29 06:41:28 +0000894 // multiple blocks (which could happen if a select gets lowered into
895 // multiple blocks and scheduled in between them). When stackifier is
896 // fixed, they can be uncoupled.
Chris Lattner3085e152007-02-25 08:59:22 +0000897 SDOperand Ops[] = {
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000898 Chain, RetVal, StoreLoc, DAG.getValueType(RetStoreVT), InFlag
Chris Lattner3085e152007-02-25 08:59:22 +0000899 };
900 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000901 RetVal = DAG.getLoad(RetStoreVT, Chain,
Chris Lattner112dedc2007-12-29 06:41:28 +0000902 StoreLoc, SrcVal, SrcValOffset);
Chris Lattner3085e152007-02-25 08:59:22 +0000903 Chain = RetVal.getValue(1);
Chris Lattnerd60eedc2007-12-29 06:57:38 +0000904
905 // If we optimized a truncate, then extend the result back to its desired
906 // type.
907 if (RVLocs[0].getValVT() != RetStoreVT)
908 RetVal = DAG.getNode(ISD::FP_EXTEND, RVLocs[0].getValVT(), RetVal);
Chris Lattner3085e152007-02-25 08:59:22 +0000909 }
Chris Lattner3085e152007-02-25 08:59:22 +0000910 ResultVals.push_back(RetVal);
911 }
912
913 // Merge everything together with a MERGE_VALUES node.
914 ResultVals.push_back(Chain);
915 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
916 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner2b02a442007-02-25 08:29:00 +0000917}
918
919
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000920//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000921// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000922//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000923// StdCall calling convention seems to be standard for many Windows' API
924// routines and around. It differs from C calling convention just a little:
925// callee should clean up the stack, not caller. Symbols should be also
926// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000927// For info on fast calling convention see Fast Calling Convention (tail call)
928// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000929
Evan Cheng85e38002006-04-27 05:35:28 +0000930/// AddLiveIn - This helper function adds the specified physical register to the
931/// MachineFunction as a live in value. It also creates a corresponding virtual
932/// register for it.
933static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000934 const TargetRegisterClass *RC) {
Evan Cheng85e38002006-04-27 05:35:28 +0000935 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000936 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
937 MF.getRegInfo().addLiveIn(PReg, VReg);
Evan Cheng85e38002006-04-27 05:35:28 +0000938 return VReg;
939}
940
Gordon Henriksen86737662008-01-05 16:56:59 +0000941// Determines whether a CALL node uses struct return semantics.
942static bool CallIsStructReturn(SDOperand Op) {
943 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
944 if (!NumOps)
945 return false;
946
947 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(6));
948 return Flags->getValue() & ISD::ParamFlags::StructReturn;
949}
950
951// Determines whether a FORMAL_ARGUMENTS node uses struct return semantics.
952static bool ArgsAreStructReturn(SDOperand Op) {
953 unsigned NumArgs = Op.Val->getNumValues() - 1;
954 if (!NumArgs)
955 return false;
956
957 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(3));
958 return Flags->getValue() & ISD::ParamFlags::StructReturn;
959}
960
961// Determines whether a CALL or FORMAL_ARGUMENTS node requires the callee to pop
962// its own arguments. Callee pop is necessary to support tail calls.
963bool X86TargetLowering::IsCalleePop(SDOperand Op) {
964 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
965 if (IsVarArg)
966 return false;
967
968 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
969 default:
970 return false;
971 case CallingConv::X86_StdCall:
972 return !Subtarget->is64Bit();
973 case CallingConv::X86_FastCall:
974 return !Subtarget->is64Bit();
975 case CallingConv::Fast:
976 return PerformTailCallOpt;
977 }
978}
979
980// Selects the correct CCAssignFn for a CALL or FORMAL_ARGUMENTS node.
981CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
982 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
983
984 if (Subtarget->is64Bit())
985 if (CC == CallingConv::Fast && PerformTailCallOpt)
986 return CC_X86_64_TailCall;
987 else
988 return CC_X86_64_C;
989
990 if (CC == CallingConv::X86_FastCall)
991 return CC_X86_32_FastCall;
992 else if (CC == CallingConv::Fast && PerformTailCallOpt)
993 return CC_X86_32_TailCall;
994 else
995 return CC_X86_32_C;
996}
997
998// Selects the appropriate decoration to apply to a MachineFunction containing a
999// given FORMAL_ARGUMENTS node.
1000NameDecorationStyle
1001X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1002 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1003 if (CC == CallingConv::X86_FastCall)
1004 return FastCall;
1005 else if (CC == CallingConv::X86_StdCall)
1006 return StdCall;
1007 return None;
1008}
1009
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001010
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001011// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could possibly
1012// be overwritten when lowering the outgoing arguments in a tail call. Currently
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001013// the implementation of this call is very conservative and assumes all
1014// arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with virtual
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001015// registers would be overwritten by direct lowering.
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001016// Possible improvement:
1017// Check FORMAL_ARGUMENTS corresponding MERGE_VALUES for CopyFromReg nodes
1018// indicating inreg passed arguments which also need not be lowered to a safe
1019// stack slot.
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001020static bool IsPossiblyOverwrittenArgumentOfTailCall(SDOperand Op) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001021 RegisterSDNode * OpReg = NULL;
1022 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
1023 (Op.getOpcode()== ISD::CopyFromReg &&
1024 (OpReg = cast<RegisterSDNode>(Op.getOperand(1))) &&
1025 OpReg->getReg() >= MRegisterInfo::FirstVirtualRegister))
1026 return true;
1027 return false;
1028}
1029
1030// GetMemCpyWithFlags - Create a MemCpy using function's parameter flag.
1031static SDOperand
1032GetMemCpyWithFlags(SelectionDAG &DAG, unsigned Flags, SDOperand From,
1033 SDOperand To, SDOperand Chain) {
1034
1035 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1036 ISD::ParamFlags::ByValAlignOffs);
1037
1038 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1039 ISD::ParamFlags::ByValSizeOffs;
1040
1041 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1042 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
1043 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i32);
1044
1045 return DAG.getMemcpy(Chain, To, From, SizeNode, AlignNode,
1046 AlwaysInline);
1047}
1048
Rafael Espindola7effac52007-09-14 15:48:13 +00001049SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1050 const CCValAssign &VA,
1051 MachineFrameInfo *MFI,
1052 SDOperand Root, unsigned i) {
1053 // Create the nodes corresponding to a load from this parameter slot.
Evan Chenge70bb592008-01-10 02:24:25 +00001054 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
1055 bool isByVal = Flags & ISD::ParamFlags::ByVal;
1056
1057 // FIXME: For now, all byval parameter objects are marked mutable. This
1058 // can be changed with more analysis.
Rafael Espindola7effac52007-09-14 15:48:13 +00001059 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
Evan Chenge70bb592008-01-10 02:24:25 +00001060 VA.getLocMemOffset(), !isByVal);
Rafael Espindola7effac52007-09-14 15:48:13 +00001061 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge70bb592008-01-10 02:24:25 +00001062 if (isByVal)
Rafael Espindola7effac52007-09-14 15:48:13 +00001063 return FIN;
Evan Chenge70bb592008-01-10 02:24:25 +00001064 return DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001065}
1066
Gordon Henriksen86737662008-01-05 16:56:59 +00001067SDOperand
1068X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001069 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001070 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1071
1072 const Function* Fn = MF.getFunction();
1073 if (Fn->hasExternalLinkage() &&
1074 Subtarget->isTargetCygMing() &&
1075 Fn->getName() == "main")
1076 FuncInfo->setForceFramePointer(true);
1077
1078 // Decorate the function name.
1079 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1080
Evan Cheng1bc78042006-04-26 01:20:17 +00001081 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +00001082 SDOperand Root = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001083 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001084 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001085 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001086
1087 assert(!(isVarArg && CC == CallingConv::Fast) &&
1088 "Var args not supported with calling convention fastcc");
1089
Chris Lattner638402b2007-02-28 07:00:42 +00001090 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001091 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001092 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen86737662008-01-05 16:56:59 +00001093 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094
Chris Lattnerf39f7712007-02-28 05:46:49 +00001095 SmallVector<SDOperand, 8> ArgValues;
1096 unsigned LastVal = ~0U;
1097 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1098 CCValAssign &VA = ArgLocs[i];
1099 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1100 // places.
1101 assert(VA.getValNo() != LastVal &&
1102 "Don't support value assigned to multiple locs yet");
1103 LastVal = VA.getValNo();
1104
1105 if (VA.isRegLoc()) {
1106 MVT::ValueType RegVT = VA.getLocVT();
1107 TargetRegisterClass *RC;
1108 if (RegVT == MVT::i32)
1109 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001110 else if (Is64Bit && RegVT == MVT::i64)
1111 RC = X86::GR64RegisterClass;
1112 else if (Is64Bit && RegVT == MVT::f32)
1113 RC = X86::FR32RegisterClass;
1114 else if (Is64Bit && RegVT == MVT::f64)
1115 RC = X86::FR64RegisterClass;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001116 else {
1117 assert(MVT::isVector(RegVT));
Gordon Henriksen86737662008-01-05 16:56:59 +00001118 if (Is64Bit && MVT::getSizeInBits(RegVT) == 64) {
1119 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1120 RegVT = MVT::i64;
1121 } else
1122 RC = X86::VR128RegisterClass;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001123 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001124
Chris Lattner82932a52007-03-02 05:12:29 +00001125 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1126 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerf39f7712007-02-28 05:46:49 +00001127
1128 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1129 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1130 // right size.
1131 if (VA.getLocInfo() == CCValAssign::SExt)
1132 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1133 DAG.getValueType(VA.getValVT()));
1134 else if (VA.getLocInfo() == CCValAssign::ZExt)
1135 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1136 DAG.getValueType(VA.getValVT()));
1137
1138 if (VA.getLocInfo() != CCValAssign::Full)
1139 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1140
Gordon Henriksen86737662008-01-05 16:56:59 +00001141 // Handle MMX values passed in GPRs.
1142 if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1143 MVT::getSizeInBits(RegVT) == 64)
1144 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1145
Chris Lattnerf39f7712007-02-28 05:46:49 +00001146 ArgValues.push_back(ArgValue);
1147 } else {
1148 assert(VA.isMemLoc());
Rafael Espindola7effac52007-09-14 15:48:13 +00001149 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001150 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001151 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001152
Chris Lattnerf39f7712007-02-28 05:46:49 +00001153 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001154 // align stack specially for tail calls
Gordon Henriksenae636f82008-01-03 16:47:34 +00001155 if (CC == CallingConv::Fast)
1156 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001157
Evan Cheng1bc78042006-04-26 01:20:17 +00001158 // If the function takes variable number of arguments, make a frame index for
1159 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001160 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001161 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1162 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1163 }
1164 if (Is64Bit) {
1165 static const unsigned GPR64ArgRegs[] = {
1166 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1167 };
1168 static const unsigned XMMArgRegs[] = {
1169 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1170 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1171 };
1172
1173 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1174 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1175
1176 // For X86-64, if there are vararg parameters that are passed via
1177 // registers, then we must store them to their spots on the stack so they
1178 // may be loaded by deferencing the result of va_next.
1179 VarArgsGPOffset = NumIntRegs * 8;
1180 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1181 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1182
1183 // Store the integer parameter registers.
1184 SmallVector<SDOperand, 8> MemOps;
1185 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1186 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1187 DAG.getConstant(VarArgsGPOffset,
1188 getPointerTy()));
1189 for (; NumIntRegs != 6; ++NumIntRegs) {
1190 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1191 X86::GR64RegisterClass);
1192 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1193 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1194 MemOps.push_back(Store);
1195 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1196 DAG.getConstant(8, getPointerTy()));
1197 }
1198
1199 // Now store the XMM (fp + vector) parameter registers.
1200 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1201 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1202 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1203 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1204 X86::VR128RegisterClass);
1205 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1206 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1207 MemOps.push_back(Store);
1208 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1209 DAG.getConstant(16, getPointerTy()));
1210 }
1211 if (!MemOps.empty())
1212 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1213 &MemOps[0], MemOps.size());
1214 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001215 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001216
1217 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1218 // arguments and the arguments after the retaddr has been pushed are
1219 // aligned.
1220 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1221 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1222 (StackSize & 7) == 0)
1223 StackSize += 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001224
Gordon Henriksenae636f82008-01-03 16:47:34 +00001225 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001226
Gordon Henriksen86737662008-01-05 16:56:59 +00001227 // Some CCs need callee pop.
1228 if (IsCalleePop(Op)) {
1229 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001230 BytesCallerReserves = 0;
1231 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001232 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001233 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001234 if (!Is64Bit && ArgsAreStructReturn(Op))
Chris Lattnerf39f7712007-02-28 05:46:49 +00001235 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001236 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001237 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001238
Gordon Henriksen86737662008-01-05 16:56:59 +00001239 if (!Is64Bit) {
1240 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1241 if (CC == CallingConv::X86_FastCall)
1242 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1243 }
Evan Cheng25caf632006-05-23 21:06:34 +00001244
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001245 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001246
Evan Cheng25caf632006-05-23 21:06:34 +00001247 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +00001248 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +00001249 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Evan Chengdffbd832008-01-10 00:09:10 +00001252SDOperand
1253X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1254 const SDOperand &StackPtr,
1255 const CCValAssign &VA,
1256 SDOperand Chain,
1257 SDOperand Arg) {
1258 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1259 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1260 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1261 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1262 if (Flags & ISD::ParamFlags::ByVal) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001263 return GetMemCpyWithFlags(DAG, Flags, Arg, PtrOff, Chain);
Evan Chengdffbd832008-01-10 00:09:10 +00001264 } else {
1265 return DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1266 }
1267}
1268
Gordon Henriksen86737662008-01-05 16:56:59 +00001269SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1270 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng32fe1032006-05-25 00:59:30 +00001271 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001272 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001273 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen86737662008-01-05 16:56:59 +00001274 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1275 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng32fe1032006-05-25 00:59:30 +00001276 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001278
1279 assert(!(isVarArg && CC == CallingConv::Fast) &&
1280 "Var args not supported with calling convention fastcc");
1281
Chris Lattner638402b2007-02-28 07:00:42 +00001282 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001283 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001284 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001286
Chris Lattner423c5f42007-02-28 05:31:48 +00001287 // Get a count of how many bytes are to be pushed on the stack.
1288 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001289 if (CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001290 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001291
Gordon Henriksen86737662008-01-05 16:56:59 +00001292 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1293 // arguments and the arguments after the retaddr has been pushed are aligned.
1294 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1295 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1296 (NumBytes & 7) == 0)
1297 NumBytes += 4;
1298
1299 int FPDiff = 0;
1300 if (IsTailCall) {
1301 // Lower arguments at fp - stackoffset + fpdiff.
1302 unsigned NumBytesCallerPushed =
1303 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1304 FPDiff = NumBytesCallerPushed - NumBytes;
1305
1306 // Set the delta of movement of the returnaddr stackslot.
1307 // But only set if delta is greater than previous delta.
1308 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1309 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1310 }
1311
Evan Cheng32fe1032006-05-25 00:59:30 +00001312 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001313
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 SDOperand RetAddrFrIdx, NewRetAddrFrIdx;
1315 if (IsTailCall) {
1316 // Adjust the Return address stack slot.
1317 if (FPDiff) {
1318 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1319 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1320 // Load the "old" Return address.
1321 RetAddrFrIdx =
1322 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
1323 // Calculate the new stack slot for the return address.
1324 int SlotSize = Is64Bit ? 8 : 4;
1325 int NewReturnAddrFI =
1326 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
1327 NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1328 Chain = SDOperand(RetAddrFrIdx.Val, 1);
1329 }
1330 }
1331
Chris Lattner5a88b832007-02-25 07:10:00 +00001332 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1333 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng32fe1032006-05-25 00:59:30 +00001334
Chris Lattner423c5f42007-02-28 05:31:48 +00001335 SDOperand StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001336
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001337 // Walk the register/memloc assignments, inserting copies/loads. For tail
1338 // calls, lower arguments which could otherwise be possibly overwritten to the
1339 // stack slot where they would go on normal function calls.
Chris Lattner423c5f42007-02-28 05:31:48 +00001340 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1341 CCValAssign &VA = ArgLocs[i];
1342 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001343
Chris Lattner423c5f42007-02-28 05:31:48 +00001344 // Promote the value if needed.
1345 switch (VA.getLocInfo()) {
1346 default: assert(0 && "Unknown loc info!");
1347 case CCValAssign::Full: break;
1348 case CCValAssign::SExt:
1349 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1350 break;
1351 case CCValAssign::ZExt:
1352 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1353 break;
1354 case CCValAssign::AExt:
1355 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1356 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001357 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001358
1359 if (VA.isRegLoc()) {
1360 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1361 } else {
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001362 if (!IsTailCall || IsPossiblyOverwrittenArgumentOfTailCall(Arg)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001363 assert(VA.isMemLoc());
1364 if (StackPtr.Val == 0)
1365 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1366
1367 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1368 Arg));
1369 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001370 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001371 }
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001372
Evan Cheng32fe1032006-05-25 00:59:30 +00001373 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001374 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1375 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001376
Evan Cheng347d5f72006-04-28 21:29:37 +00001377 // Build a sequence of copy-to-reg nodes chained together with token chain
1378 // and flag operands which copy the outgoing args into registers.
1379 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001380 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1381 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1382 InFlag);
Evan Cheng347d5f72006-04-28 21:29:37 +00001383 InFlag = Chain.getValue(1);
1384 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001385
1386 if (IsTailCall)
1387 InFlag = SDOperand(); // ??? Isn't this nuking the preceding loop's output?
1388
Evan Chengf4684712007-02-21 21:18:14 +00001389 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1390 // GOT pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 // Does not work with tail call since ebx is not restored correctly by
1392 // tailcaller. TODO: at least for x86 - verify for x86-64
1393 if (!IsTailCall && !Is64Bit &&
1394 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Evan Cheng706535d2007-01-22 21:34:25 +00001395 Subtarget->isPICStyleGOT()) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001396 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1397 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1398 InFlag);
1399 InFlag = Chain.getValue(1);
1400 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001401
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 if (Is64Bit && isVarArg) {
1403 // From AMD64 ABI document:
1404 // For calls that may call functions that use varargs or stdargs
1405 // (prototype-less calls or calls to functions containing ellipsis (...) in
1406 // the declaration) %al is used as hidden argument to specify the number
1407 // of SSE registers used. The contents of %al do not need to match exactly
1408 // the number of registers, but must be an ubound on the number of SSE
1409 // registers used and is in the range 0 - 8 inclusive.
1410
1411 // Count the number of XMM registers allocated.
1412 static const unsigned XMMArgRegs[] = {
1413 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1414 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1415 };
1416 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1417
1418 Chain = DAG.getCopyToReg(Chain, X86::AL,
1419 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1420 InFlag = Chain.getValue(1);
1421 }
1422
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001423 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 if (IsTailCall) {
1425 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen86737662008-01-05 16:56:59 +00001426 SDOperand FIN;
1427 int FI = 0;
1428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1429 CCValAssign &VA = ArgLocs[i];
1430 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001431 assert(VA.isMemLoc());
1432 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1434 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001435 // Create frame index.
1436 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1437 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1438 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1439 FIN = DAG.getFrameIndex(FI, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001440 SDOperand Source = Arg;
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001441 if (IsPossiblyOverwrittenArgumentOfTailCall(Arg)){
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001442 // Copy from stack slots to stack slot of a tail called function. This
1443 // needs to be done because if we would lower the arguments directly
1444 // to their real stack slot we might end up overwriting each other.
1445 // Get source stack slot.
1446 Source = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1447 if (StackPtr.Val == 0)
1448 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1449 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1450 if ((Flags & ISD::ParamFlags::ByVal)==0)
1451 Source = DAG.getLoad(VA.getValVT(), Chain, Source,NULL, 0);
1452 }
1453
Gordon Henriksen86737662008-01-05 16:56:59 +00001454 if (Flags & ISD::ParamFlags::ByVal) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001455 // Copy relative to framepointer.
1456 MemOpChains2.
1457 push_back(GetMemCpyWithFlags(DAG, Flags, Source, FIN, Chain));
Gordon Henriksen86737662008-01-05 16:56:59 +00001458 } else {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001459 // Store relative to framepointer.
1460 MemOpChains2.push_back(DAG.getStore(Chain, Source, FIN, NULL, 0));
1461 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001462 }
1463 }
1464
1465 if (!MemOpChains2.empty())
1466 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001467 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001468
1469 // Store the return address to the appropriate stack slot.
1470 if (FPDiff)
1471 Chain = DAG.getStore(Chain,RetAddrFrIdx, NewRetAddrFrIdx, NULL, 0);
1472 }
1473
Evan Cheng32fe1032006-05-25 00:59:30 +00001474 // If the callee is a GlobalAddress node (quite common, every direct call is)
1475 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001476 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001477 // We should use extra load for direct calls to dllimported functions in
1478 // non-JIT mode.
Gordon Henriksen86737662008-01-05 16:56:59 +00001479 if ((IsTailCall || !Is64Bit ||
1480 getTargetMachine().getCodeModel() != CodeModel::Large)
1481 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1482 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001483 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00001484 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001485 if (IsTailCall || !Is64Bit ||
1486 getTargetMachine().getCodeModel() != CodeModel::Large)
1487 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1488 } else if (IsTailCall) {
1489 assert(Callee.getOpcode() == ISD::LOAD &&
1490 "Function destination must be loaded into virtual register");
1491 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1492
1493 Chain = DAG.getCopyToReg(Chain,
1494 DAG.getRegister(Opc, getPointerTy()) ,
1495 Callee,InFlag);
1496 Callee = DAG.getRegister(Opc, getPointerTy());
1497 // Add register as live out.
1498 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499 }
1500
Chris Lattnerd96d0722007-02-25 06:40:16 +00001501 // Returns a chain & a flag for retval copy to use.
1502 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001503 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001504
1505 if (IsTailCall) {
1506 Ops.push_back(Chain);
1507 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1508 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1509 if (InFlag.Val)
1510 Ops.push_back(InFlag);
1511 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1512 InFlag = Chain.getValue(1);
1513
1514 // Returns a chain & a flag for retval copy to use.
1515 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1516 Ops.clear();
1517 }
1518
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001519 Ops.push_back(Chain);
1520 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001521
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 if (IsTailCall)
1523 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001524
1525 // Add an implicit use GOT pointer in EBX.
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 if (!IsTailCall && !Is64Bit &&
1527 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Evan Chengf4684712007-02-21 21:18:14 +00001528 Subtarget->isPICStyleGOT())
1529 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Gordon Henriksenae636f82008-01-03 16:47:34 +00001530
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 // Add argument registers to the end of the list so that they are known live
1532 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001533 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1534 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1535 RegsToPass[i].second.getValueType()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001536
Evan Cheng347d5f72006-04-28 21:29:37 +00001537 if (InFlag.Val)
1538 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001539
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 if (IsTailCall) {
1541 assert(InFlag.Val &&
1542 "Flag must be set. Depend on flag being set in LowerRET");
1543 Chain = DAG.getNode(X86ISD::TAILCALL,
1544 Op.Val->getVTList(), &Ops[0], Ops.size());
1545
1546 return SDOperand(Chain.Val, Op.ResNo);
1547 }
1548
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001549 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001550 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001551
Chris Lattner2d297092006-05-23 18:50:38 +00001552 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 unsigned NumBytesForCalleeToPush;
1554 if (IsCalleePop(Op))
1555 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
1556 else if (!Is64Bit && CallIsStructReturn(Op))
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001557 // If this is is a call to a struct-return function, the callee
1558 // pops the hidden struct pointer, so we have to push it back.
1559 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001560 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001561 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001562 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen86737662008-01-05 16:56:59 +00001563
Gordon Henriksenae636f82008-01-03 16:47:34 +00001564 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001565 Chain = DAG.getCALLSEQ_END(Chain,
1566 DAG.getConstant(NumBytes, getPointerTy()),
1567 DAG.getConstant(NumBytesForCalleeToPush,
1568 getPointerTy()),
1569 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001570 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001571
Chris Lattner3085e152007-02-25 08:59:22 +00001572 // Handle result values, copying them out of physregs into vregs that we
1573 // return.
Chris Lattner09c75a42007-02-25 09:06:15 +00001574 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001575}
1576
Evan Cheng25ab6902006-09-08 06:48:29 +00001577
1578//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001579// Fast Calling Convention (tail call) implementation
1580//===----------------------------------------------------------------------===//
1581
1582// Like std call, callee cleans arguments, convention except that ECX is
1583// reserved for storing the tail called function address. Only 2 registers are
1584// free for argument passing (inreg). Tail call optimization is performed
1585// provided:
1586// * tailcallopt is enabled
1587// * caller/callee are fastcc
1588// * elf/pic is disabled OR
1589// * elf/pic enabled + callee is in module + callee has
1590// visibility protected or hidden
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001591// To keep the stack aligned according to platform abi the function
1592// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1593// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001594// If a tail called function callee has more arguments than the caller the
1595// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001596// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001597// original REtADDR, but before the saved framepointer or the spilled registers
1598// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1599// stack layout:
1600// arg1
1601// arg2
1602// RETADDR
1603// [ new RETADDR
1604// move area ]
1605// (possible EBP)
1606// ESI
1607// EDI
1608// local1 ..
1609
1610/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1611/// for a 16 byte align requirement.
1612unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1613 SelectionDAG& DAG) {
1614 if (PerformTailCallOpt) {
1615 MachineFunction &MF = DAG.getMachineFunction();
1616 const TargetMachine &TM = MF.getTarget();
1617 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1618 unsigned StackAlignment = TFI.getStackAlignment();
1619 uint64_t AlignMask = StackAlignment - 1;
1620 int64_t Offset = StackSize;
1621 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1622 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1623 // Number smaller than 12 so just add the difference.
1624 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1625 } else {
1626 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1627 Offset = ((~AlignMask) & Offset) + StackAlignment +
1628 (StackAlignment-SlotSize);
1629 }
1630 StackSize = Offset;
1631 }
1632 return StackSize;
1633}
1634
1635/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001636/// following the call is a return. A function is eligible if caller/callee
1637/// calling conventions match, currently only fastcc supports tail calls, and
1638/// the function CALL is immediatly followed by a RET.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001639bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1640 SDOperand Ret,
1641 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001642 if (!PerformTailCallOpt)
1643 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001644
1645 // Check whether CALL node immediatly preceeds the RET node and whether the
1646 // return uses the result of the node or is a void return.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001647 unsigned NumOps = Ret.getNumOperands();
1648 if ((NumOps == 1 &&
1649 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1650 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Chenga9d641e2007-11-02 17:45:40 +00001651 (NumOps > 1 &&
Evan Cheng9df7dc52007-11-02 01:26:22 +00001652 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1653 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001654 MachineFunction &MF = DAG.getMachineFunction();
1655 unsigned CallerCC = MF.getFunction()->getCallingConv();
1656 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1657 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1658 SDOperand Callee = Call.getOperand(4);
1659 // On elf/pic %ebx needs to be livein.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001660 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
1661 !Subtarget->isPICStyleGOT())
1662 return true;
1663
1664 // Can only do local tail calls with PIC.
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1666 return G->getGlobal()->hasHiddenVisibility()
1667 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001668 }
1669 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001670
1671 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001672}
1673
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001674//===----------------------------------------------------------------------===//
1675// Other Lowering Hooks
1676//===----------------------------------------------------------------------===//
1677
1678
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001679SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001680 MachineFunction &MF = DAG.getMachineFunction();
1681 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1682 int ReturnAddrIndex = FuncInfo->getRAIndex();
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684 if (ReturnAddrIndex == 0) {
1685 // Set up a frame object for the return address.
Evan Cheng25ab6902006-09-08 06:48:29 +00001686 if (Subtarget->is64Bit())
1687 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1688 else
1689 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001690
1691 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692 }
1693
Evan Cheng25ab6902006-09-08 06:48:29 +00001694 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001695}
1696
1697
1698
Evan Cheng6dfa9992006-01-30 23:41:35 +00001699/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1700/// specific condition code. It returns a false if it cannot do a direct
Chris Lattnerf9570512006-09-13 03:22:10 +00001701/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1702/// needed.
Evan Cheng6be2c582006-04-05 23:38:46 +00001703static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattnerf9570512006-09-13 03:22:10 +00001704 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1705 SelectionDAG &DAG) {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001706 X86CC = X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001707 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001708 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1709 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1710 // X > -1 -> X == 0, jump !sign.
1711 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001712 X86CC = X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001713 return true;
1714 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1715 // X < 0 -> X == 0, jump on sign.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001716 X86CC = X86::COND_S;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001717 return true;
Dan Gohman5f6913c2007-09-17 14:49:27 +00001718 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1719 // X < 1 -> X <= 0
1720 RHS = DAG.getConstant(0, RHS.getValueType());
1721 X86CC = X86::COND_LE;
1722 return true;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001723 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001724 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001725
Evan Chengd9558e02006-01-06 00:43:03 +00001726 switch (SetCCOpcode) {
1727 default: break;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001728 case ISD::SETEQ: X86CC = X86::COND_E; break;
1729 case ISD::SETGT: X86CC = X86::COND_G; break;
1730 case ISD::SETGE: X86CC = X86::COND_GE; break;
1731 case ISD::SETLT: X86CC = X86::COND_L; break;
1732 case ISD::SETLE: X86CC = X86::COND_LE; break;
1733 case ISD::SETNE: X86CC = X86::COND_NE; break;
1734 case ISD::SETULT: X86CC = X86::COND_B; break;
1735 case ISD::SETUGT: X86CC = X86::COND_A; break;
1736 case ISD::SETULE: X86CC = X86::COND_BE; break;
1737 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001738 }
1739 } else {
1740 // On a floating point condition, the flags are set as follows:
1741 // ZF PF CF op
1742 // 0 | 0 | 0 | X > Y
1743 // 0 | 0 | 1 | X < Y
1744 // 1 | 0 | 0 | X == Y
1745 // 1 | 1 | 1 | unordered
Chris Lattnerf9570512006-09-13 03:22:10 +00001746 bool Flip = false;
Evan Chengd9558e02006-01-06 00:43:03 +00001747 switch (SetCCOpcode) {
1748 default: break;
1749 case ISD::SETUEQ:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001750 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001751 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001752 case ISD::SETOGT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001753 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001754 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001755 case ISD::SETOGE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001756 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001757 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001758 case ISD::SETULT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001759 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001760 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001761 case ISD::SETULE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001762 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001763 case ISD::SETONE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001764 case ISD::SETNE: X86CC = X86::COND_NE; break;
1765 case ISD::SETUO: X86CC = X86::COND_P; break;
1766 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001767 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001768 if (Flip)
1769 std::swap(LHS, RHS);
Evan Chengd9558e02006-01-06 00:43:03 +00001770 }
Evan Cheng6dfa9992006-01-30 23:41:35 +00001771
Chris Lattner7fbe9722006-10-20 17:42:20 +00001772 return X86CC != X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001773}
1774
Evan Cheng4a460802006-01-11 00:33:36 +00001775/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1776/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00001777/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00001778static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00001779 switch (X86CC) {
1780 default:
1781 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001782 case X86::COND_B:
1783 case X86::COND_BE:
1784 case X86::COND_E:
1785 case X86::COND_P:
1786 case X86::COND_A:
1787 case X86::COND_AE:
1788 case X86::COND_NE:
1789 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00001790 return true;
1791 }
1792}
1793
Evan Cheng5ced1d82006-04-06 23:23:56 +00001794/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00001795/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Cheng5ced1d82006-04-06 23:23:56 +00001796static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1797 if (Op.getOpcode() == ISD::UNDEF)
1798 return true;
1799
1800 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00001801 return (Val >= Low && Val < Hi);
1802}
1803
1804/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1805/// true if Op is undef or if its value equal to the specified value.
1806static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1807 if (Op.getOpcode() == ISD::UNDEF)
1808 return true;
1809 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001810}
1811
Evan Cheng0188ecb2006-03-22 18:59:22 +00001812/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1813/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1814bool X86::isPSHUFDMask(SDNode *N) {
1815 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1816
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001817 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00001818 return false;
1819
1820 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00001821 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001822 SDOperand Arg = N->getOperand(i);
1823 if (Arg.getOpcode() == ISD::UNDEF) continue;
1824 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001825 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00001826 return false;
1827 }
1828
1829 return true;
1830}
1831
1832/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00001833/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00001834bool X86::isPSHUFHWMask(SDNode *N) {
1835 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1836
1837 if (N->getNumOperands() != 8)
1838 return false;
1839
1840 // Lower quadword copied in order.
1841 for (unsigned i = 0; i != 4; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001842 SDOperand Arg = N->getOperand(i);
1843 if (Arg.getOpcode() == ISD::UNDEF) continue;
1844 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1845 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00001846 return false;
1847 }
1848
1849 // Upper quadword shuffled.
1850 for (unsigned i = 4; i != 8; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001851 SDOperand Arg = N->getOperand(i);
1852 if (Arg.getOpcode() == ISD::UNDEF) continue;
1853 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1854 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00001855 if (Val < 4 || Val > 7)
1856 return false;
1857 }
1858
1859 return true;
1860}
1861
1862/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00001863/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00001864bool X86::isPSHUFLWMask(SDNode *N) {
1865 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1866
1867 if (N->getNumOperands() != 8)
1868 return false;
1869
1870 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00001871 for (unsigned i = 4; i != 8; ++i)
1872 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00001873 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00001874
1875 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00001876 for (unsigned i = 0; i != 4; ++i)
1877 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00001878 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00001879
1880 return true;
1881}
1882
Evan Cheng14aed5e2006-03-24 01:18:28 +00001883/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1884/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner5a88b832007-02-25 07:10:00 +00001885static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00001886 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00001887
Evan Cheng39623da2006-04-20 08:58:49 +00001888 unsigned Half = NumElems / 2;
1889 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00001890 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00001891 return false;
1892 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00001893 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00001894 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00001895
1896 return true;
1897}
1898
Evan Cheng39623da2006-04-20 08:58:49 +00001899bool X86::isSHUFPMask(SDNode *N) {
1900 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00001901 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00001902}
1903
Evan Cheng213d2cf2007-05-17 18:45:50 +00001904/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00001905/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1906/// half elements to come from vector 1 (which would equal the dest.) and
1907/// the upper half to come from vector 2.
Chris Lattner5a88b832007-02-25 07:10:00 +00001908static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1909 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00001910
Chris Lattner5a88b832007-02-25 07:10:00 +00001911 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00001912 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00001913 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00001914 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00001915 for (unsigned i = Half; i < NumOps; ++i)
1916 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00001917 return false;
1918 return true;
1919}
1920
1921static bool isCommutedSHUFP(SDNode *N) {
1922 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00001923 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00001924}
1925
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001926/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1927/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1928bool X86::isMOVHLPSMask(SDNode *N) {
1929 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1930
Evan Cheng2064a2b2006-03-28 06:50:32 +00001931 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001932 return false;
1933
Evan Cheng2064a2b2006-03-28 06:50:32 +00001934 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00001935 return isUndefOrEqual(N->getOperand(0), 6) &&
1936 isUndefOrEqual(N->getOperand(1), 7) &&
1937 isUndefOrEqual(N->getOperand(2), 2) &&
1938 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00001939}
1940
Evan Cheng6e56e2c2006-11-07 22:14:24 +00001941/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1942/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1943/// <2, 3, 2, 3>
1944bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1945 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1946
1947 if (N->getNumOperands() != 4)
1948 return false;
1949
1950 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1951 return isUndefOrEqual(N->getOperand(0), 2) &&
1952 isUndefOrEqual(N->getOperand(1), 3) &&
1953 isUndefOrEqual(N->getOperand(2), 2) &&
1954 isUndefOrEqual(N->getOperand(3), 3);
1955}
1956
Evan Cheng5ced1d82006-04-06 23:23:56 +00001957/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1958/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1959bool X86::isMOVLPMask(SDNode *N) {
1960 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1961
1962 unsigned NumElems = N->getNumOperands();
1963 if (NumElems != 2 && NumElems != 4)
1964 return false;
1965
Evan Chengc5cdff22006-04-07 21:53:05 +00001966 for (unsigned i = 0; i < NumElems/2; ++i)
1967 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1968 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001969
Evan Chengc5cdff22006-04-07 21:53:05 +00001970 for (unsigned i = NumElems/2; i < NumElems; ++i)
1971 if (!isUndefOrEqual(N->getOperand(i), i))
1972 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001973
1974 return true;
1975}
1976
1977/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00001978/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1979/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00001980bool X86::isMOVHPMask(SDNode *N) {
1981 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1982
1983 unsigned NumElems = N->getNumOperands();
1984 if (NumElems != 2 && NumElems != 4)
1985 return false;
1986
Evan Chengc5cdff22006-04-07 21:53:05 +00001987 for (unsigned i = 0; i < NumElems/2; ++i)
1988 if (!isUndefOrEqual(N->getOperand(i), i))
1989 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001990
1991 for (unsigned i = 0; i < NumElems/2; ++i) {
1992 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00001993 if (!isUndefOrEqual(Arg, i + NumElems))
1994 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001995 }
1996
1997 return true;
1998}
1999
Evan Cheng0038e592006-03-28 00:39:58 +00002000/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2001/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner5a88b832007-02-25 07:10:00 +00002002bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2003 bool V2IsSplat = false) {
2004 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002005 return false;
2006
Chris Lattner5a88b832007-02-25 07:10:00 +00002007 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2008 SDOperand BitI = Elts[i];
2009 SDOperand BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002010 if (!isUndefOrEqual(BitI, j))
2011 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002012 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002013 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002014 return false;
2015 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002016 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002017 return false;
2018 }
Evan Cheng0038e592006-03-28 00:39:58 +00002019 }
2020
2021 return true;
2022}
2023
Evan Cheng39623da2006-04-20 08:58:49 +00002024bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2025 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002026 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002027}
2028
Evan Cheng4fcb9222006-03-28 02:43:26 +00002029/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2030/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner5a88b832007-02-25 07:10:00 +00002031bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2032 bool V2IsSplat = false) {
2033 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002034 return false;
2035
Chris Lattner5a88b832007-02-25 07:10:00 +00002036 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2037 SDOperand BitI = Elts[i];
2038 SDOperand BitI1 = Elts[i+1];
2039 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002040 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002041 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002042 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002043 return false;
2044 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002045 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002046 return false;
2047 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002048 }
2049
2050 return true;
2051}
2052
Evan Cheng39623da2006-04-20 08:58:49 +00002053bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2054 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002055 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002056}
2057
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002058/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2059/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2060/// <0, 0, 1, 1>
2061bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2062 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2063
2064 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002065 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002066 return false;
2067
2068 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2069 SDOperand BitI = N->getOperand(i);
2070 SDOperand BitI1 = N->getOperand(i+1);
2071
Evan Chengc5cdff22006-04-07 21:53:05 +00002072 if (!isUndefOrEqual(BitI, j))
2073 return false;
2074 if (!isUndefOrEqual(BitI1, j))
2075 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002076 }
2077
2078 return true;
2079}
2080
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002081/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2082/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2083/// <2, 2, 3, 3>
2084bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2085 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2086
2087 unsigned NumElems = N->getNumOperands();
2088 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2089 return false;
2090
2091 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2092 SDOperand BitI = N->getOperand(i);
2093 SDOperand BitI1 = N->getOperand(i + 1);
2094
2095 if (!isUndefOrEqual(BitI, j))
2096 return false;
2097 if (!isUndefOrEqual(BitI1, j))
2098 return false;
2099 }
2100
2101 return true;
2102}
2103
Evan Cheng017dcc62006-04-21 01:05:10 +00002104/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2105/// specifies a shuffle of elements that is suitable for input to MOVSS,
2106/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner5a88b832007-02-25 07:10:00 +00002107static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
Evan Cheng10762102007-12-06 22:14:22 +00002108 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002109 return false;
2110
Chris Lattner5a88b832007-02-25 07:10:00 +00002111 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002112 return false;
2113
Chris Lattner5a88b832007-02-25 07:10:00 +00002114 for (unsigned i = 1; i < NumElts; ++i) {
2115 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002116 return false;
2117 }
2118
2119 return true;
2120}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002121
Evan Cheng017dcc62006-04-21 01:05:10 +00002122bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002123 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002124 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002125}
2126
Evan Cheng017dcc62006-04-21 01:05:10 +00002127/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2128/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002129/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner5a88b832007-02-25 07:10:00 +00002130static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2131 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002132 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002133 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002134 return false;
2135
2136 if (!isUndefOrEqual(Ops[0], 0))
2137 return false;
2138
Chris Lattner5a88b832007-02-25 07:10:00 +00002139 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng39623da2006-04-20 08:58:49 +00002140 SDOperand Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002141 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2142 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2143 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002144 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002145 }
2146
2147 return true;
2148}
2149
Evan Cheng8cf723d2006-09-08 01:50:06 +00002150static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2151 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002152 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002153 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2154 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002155}
2156
Evan Chengd9539472006-04-14 21:59:03 +00002157/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2158/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2159bool X86::isMOVSHDUPMask(SDNode *N) {
2160 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2161
2162 if (N->getNumOperands() != 4)
2163 return false;
2164
2165 // Expect 1, 1, 3, 3
2166 for (unsigned i = 0; i < 2; ++i) {
2167 SDOperand Arg = N->getOperand(i);
2168 if (Arg.getOpcode() == ISD::UNDEF) continue;
2169 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2170 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2171 if (Val != 1) return false;
2172 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002173
2174 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002175 for (unsigned i = 2; i < 4; ++i) {
2176 SDOperand Arg = N->getOperand(i);
2177 if (Arg.getOpcode() == ISD::UNDEF) continue;
2178 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2179 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2180 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002181 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002182 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002183
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002184 // Don't use movshdup if it can be done with a shufps.
2185 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002186}
2187
2188/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2189/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2190bool X86::isMOVSLDUPMask(SDNode *N) {
2191 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2192
2193 if (N->getNumOperands() != 4)
2194 return false;
2195
2196 // Expect 0, 0, 2, 2
2197 for (unsigned i = 0; i < 2; ++i) {
2198 SDOperand Arg = N->getOperand(i);
2199 if (Arg.getOpcode() == ISD::UNDEF) continue;
2200 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2201 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2202 if (Val != 0) return false;
2203 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002204
2205 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002206 for (unsigned i = 2; i < 4; ++i) {
2207 SDOperand Arg = N->getOperand(i);
2208 if (Arg.getOpcode() == ISD::UNDEF) continue;
2209 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2210 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2211 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002212 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002213 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002214
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002215 // Don't use movshdup if it can be done with a shufps.
2216 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002217}
2218
Evan Cheng49892af2007-06-19 00:02:56 +00002219/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2220/// specifies a identity operation on the LHS or RHS.
2221static bool isIdentityMask(SDNode *N, bool RHS = false) {
2222 unsigned NumElems = N->getNumOperands();
2223 for (unsigned i = 0; i < NumElems; ++i)
2224 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2225 return false;
2226 return true;
2227}
2228
Evan Chengb9df0ca2006-03-22 02:53:00 +00002229/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2230/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002231static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002232 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2233
Evan Chengb9df0ca2006-03-22 02:53:00 +00002234 // This is a splat operation if each element of the permute is the same, and
2235 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002236 unsigned NumElems = N->getNumOperands();
2237 SDOperand ElementBase;
2238 unsigned i = 0;
2239 for (; i != NumElems; ++i) {
2240 SDOperand Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002241 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002242 ElementBase = Elt;
2243 break;
2244 }
2245 }
2246
2247 if (!ElementBase.Val)
2248 return false;
2249
2250 for (; i != NumElems; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002251 SDOperand Arg = N->getOperand(i);
2252 if (Arg.getOpcode() == ISD::UNDEF) continue;
2253 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002254 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002255 }
2256
2257 // Make sure it is a splat of the first vector operand.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002258 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002259}
2260
Evan Chengc575ca22006-04-17 20:43:08 +00002261/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2262/// a splat of a single element and it's a 2 or 4 element mask.
2263bool X86::isSplatMask(SDNode *N) {
2264 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2265
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002266 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002267 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2268 return false;
2269 return ::isSplatMask(N);
2270}
2271
Evan Chengf686d9b2006-10-27 21:08:32 +00002272/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2273/// specifies a splat of zero element.
2274bool X86::isSplatLoMask(SDNode *N) {
2275 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2276
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002277 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002278 if (!isUndefOrEqual(N->getOperand(i), 0))
2279 return false;
2280 return true;
2281}
2282
Evan Cheng63d33002006-03-22 08:01:21 +00002283/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2284/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2285/// instructions.
2286unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002287 unsigned NumOperands = N->getNumOperands();
2288 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2289 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002290 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002291 unsigned Val = 0;
2292 SDOperand Arg = N->getOperand(NumOperands-i-1);
2293 if (Arg.getOpcode() != ISD::UNDEF)
2294 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002295 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002296 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002297 if (i != NumOperands - 1)
2298 Mask <<= Shift;
2299 }
Evan Cheng63d33002006-03-22 08:01:21 +00002300
2301 return Mask;
2302}
2303
Evan Cheng506d3df2006-03-29 23:07:14 +00002304/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2305/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2306/// instructions.
2307unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2308 unsigned Mask = 0;
2309 // 8 nodes, but we only care about the last 4.
2310 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002311 unsigned Val = 0;
2312 SDOperand Arg = N->getOperand(i);
2313 if (Arg.getOpcode() != ISD::UNDEF)
2314 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002315 Mask |= (Val - 4);
2316 if (i != 4)
2317 Mask <<= 2;
2318 }
2319
2320 return Mask;
2321}
2322
2323/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2324/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2325/// instructions.
2326unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2327 unsigned Mask = 0;
2328 // 8 nodes, but we only care about the first 4.
2329 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002330 unsigned Val = 0;
2331 SDOperand Arg = N->getOperand(i);
2332 if (Arg.getOpcode() != ISD::UNDEF)
2333 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002334 Mask |= Val;
2335 if (i != 0)
2336 Mask <<= 2;
2337 }
2338
2339 return Mask;
2340}
2341
Evan Chengc21a0532006-04-05 01:47:37 +00002342/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2343/// specifies a 8 element shuffle that can be broken into a pair of
2344/// PSHUFHW and PSHUFLW.
2345static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2346 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2347
2348 if (N->getNumOperands() != 8)
2349 return false;
2350
2351 // Lower quadword shuffled.
2352 for (unsigned i = 0; i != 4; ++i) {
2353 SDOperand Arg = N->getOperand(i);
2354 if (Arg.getOpcode() == ISD::UNDEF) continue;
2355 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2356 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00002357 if (Val >= 4)
Evan Chengc21a0532006-04-05 01:47:37 +00002358 return false;
2359 }
2360
2361 // Upper quadword shuffled.
2362 for (unsigned i = 4; i != 8; ++i) {
2363 SDOperand Arg = N->getOperand(i);
2364 if (Arg.getOpcode() == ISD::UNDEF) continue;
2365 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2366 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2367 if (Val < 4 || Val > 7)
2368 return false;
2369 }
2370
2371 return true;
2372}
2373
Chris Lattner8a594482007-11-25 00:24:49 +00002374/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Evan Cheng5ced1d82006-04-06 23:23:56 +00002375/// values in ther permute mask.
Evan Cheng9eca5e82006-10-25 21:49:50 +00002376static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2377 SDOperand &V2, SDOperand &Mask,
2378 SelectionDAG &DAG) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002379 MVT::ValueType VT = Op.getValueType();
2380 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002381 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002382 unsigned NumElems = Mask.getNumOperands();
Chris Lattner5a88b832007-02-25 07:10:00 +00002383 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002384
2385 for (unsigned i = 0; i != NumElems; ++i) {
2386 SDOperand Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002387 if (Arg.getOpcode() == ISD::UNDEF) {
2388 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2389 continue;
2390 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002391 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2392 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2393 if (Val < NumElems)
2394 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2395 else
2396 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2397 }
2398
Evan Cheng9eca5e82006-10-25 21:49:50 +00002399 std::swap(V1, V2);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002400 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Evan Cheng9eca5e82006-10-25 21:49:50 +00002401 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002402}
2403
Evan Cheng779ccea2007-12-07 21:30:01 +00002404/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2405/// the two vector operands have swapped position.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002406static
2407SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
2408 MVT::ValueType MaskVT = Mask.getValueType();
2409 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2410 unsigned NumElems = Mask.getNumOperands();
2411 SmallVector<SDOperand, 8> MaskVec;
2412 for (unsigned i = 0; i != NumElems; ++i) {
2413 SDOperand Arg = Mask.getOperand(i);
2414 if (Arg.getOpcode() == ISD::UNDEF) {
2415 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2416 continue;
2417 }
2418 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2419 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2420 if (Val < NumElems)
2421 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2422 else
2423 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2424 }
2425 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2426}
2427
2428
Evan Cheng533a0aa2006-04-19 20:35:22 +00002429/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2430/// match movhlps. The lower half elements should come from upper half of
2431/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002432/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002433static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2434 unsigned NumElems = Mask->getNumOperands();
2435 if (NumElems != 4)
2436 return false;
2437 for (unsigned i = 0, e = 2; i != e; ++i)
2438 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2439 return false;
2440 for (unsigned i = 2; i != 4; ++i)
2441 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2442 return false;
2443 return true;
2444}
2445
Evan Cheng5ced1d82006-04-06 23:23:56 +00002446/// isScalarLoadToVector - Returns true if the node is a scalar load that
2447/// is promoted to a vector.
Evan Cheng533a0aa2006-04-19 20:35:22 +00002448static inline bool isScalarLoadToVector(SDNode *N) {
2449 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2450 N = N->getOperand(0).Val;
Evan Cheng466685d2006-10-09 20:57:25 +00002451 return ISD::isNON_EXTLoad(N);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002452 }
2453 return false;
2454}
2455
Evan Cheng533a0aa2006-04-19 20:35:22 +00002456/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2457/// match movlp{s|d}. The lower half elements should come from lower half of
2458/// V1 (and in order), and the upper half elements should come from the upper
2459/// half of V2 (and in order). And since V1 will become the source of the
2460/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002461static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002462 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002463 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002464 // Is V2 is a vector load, don't do this transformation. We will try to use
2465 // load folding shufps op.
2466 if (ISD::isNON_EXTLoad(V2))
2467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002468
Evan Cheng533a0aa2006-04-19 20:35:22 +00002469 unsigned NumElems = Mask->getNumOperands();
2470 if (NumElems != 2 && NumElems != 4)
2471 return false;
2472 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2473 if (!isUndefOrEqual(Mask->getOperand(i), i))
2474 return false;
2475 for (unsigned i = NumElems/2; i != NumElems; ++i)
2476 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2477 return false;
2478 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002479}
2480
Evan Cheng39623da2006-04-20 08:58:49 +00002481/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2482/// all the same.
2483static bool isSplatVector(SDNode *N) {
2484 if (N->getOpcode() != ISD::BUILD_VECTOR)
2485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002486
Evan Cheng39623da2006-04-20 08:58:49 +00002487 SDOperand SplatValue = N->getOperand(0);
2488 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2489 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002490 return false;
2491 return true;
2492}
2493
Evan Cheng8cf723d2006-09-08 01:50:06 +00002494/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2495/// to an undef.
2496static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002497 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002498 return false;
2499
2500 SDOperand V1 = N->getOperand(0);
2501 SDOperand V2 = N->getOperand(1);
2502 SDOperand Mask = N->getOperand(2);
2503 unsigned NumElems = Mask.getNumOperands();
2504 for (unsigned i = 0; i != NumElems; ++i) {
2505 SDOperand Arg = Mask.getOperand(i);
2506 if (Arg.getOpcode() != ISD::UNDEF) {
2507 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2508 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2509 return false;
2510 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2511 return false;
2512 }
2513 }
2514 return true;
2515}
2516
Evan Cheng213d2cf2007-05-17 18:45:50 +00002517/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2518/// constant +0.0.
2519static inline bool isZeroNode(SDOperand Elt) {
2520 return ((isa<ConstantSDNode>(Elt) &&
2521 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2522 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002523 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002524}
2525
2526/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2527/// to an zero vector.
2528static bool isZeroShuffle(SDNode *N) {
2529 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2530 return false;
2531
2532 SDOperand V1 = N->getOperand(0);
2533 SDOperand V2 = N->getOperand(1);
2534 SDOperand Mask = N->getOperand(2);
2535 unsigned NumElems = Mask.getNumOperands();
2536 for (unsigned i = 0; i != NumElems; ++i) {
2537 SDOperand Arg = Mask.getOperand(i);
Chris Lattner8a594482007-11-25 00:24:49 +00002538 if (Arg.getOpcode() == ISD::UNDEF)
2539 continue;
2540
2541 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2542 if (Idx < NumElems) {
2543 unsigned Opc = V1.Val->getOpcode();
2544 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2545 continue;
2546 if (Opc != ISD::BUILD_VECTOR ||
2547 !isZeroNode(V1.Val->getOperand(Idx)))
2548 return false;
2549 } else if (Idx >= NumElems) {
2550 unsigned Opc = V2.Val->getOpcode();
2551 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2552 continue;
2553 if (Opc != ISD::BUILD_VECTOR ||
2554 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2555 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002556 }
2557 }
2558 return true;
2559}
2560
2561/// getZeroVector - Returns a vector of specified type with all zero elements.
2562///
2563static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2564 assert(MVT::isVector(VT) && "Expected a vector type");
Chris Lattner8a594482007-11-25 00:24:49 +00002565
2566 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2567 // type. This ensures they get CSE'd.
2568 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
2569 SDOperand Vec;
2570 if (MVT::getSizeInBits(VT) == 64) // MMX
2571 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2572 else // SSE
2573 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2574 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002575}
2576
Chris Lattner8a594482007-11-25 00:24:49 +00002577/// getOnesVector - Returns a vector of specified type with all bits set.
2578///
2579static SDOperand getOnesVector(MVT::ValueType VT, SelectionDAG &DAG) {
2580 assert(MVT::isVector(VT) && "Expected a vector type");
2581
2582 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2583 // type. This ensures they get CSE'd.
2584 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2585 SDOperand Vec;
2586 if (MVT::getSizeInBits(VT) == 64) // MMX
2587 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2588 else // SSE
2589 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2590 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2591}
2592
2593
Evan Cheng39623da2006-04-20 08:58:49 +00002594/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2595/// that point to V2 points to its first element.
2596static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2597 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2598
2599 bool Changed = false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002600 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002601 unsigned NumElems = Mask.getNumOperands();
2602 for (unsigned i = 0; i != NumElems; ++i) {
2603 SDOperand Arg = Mask.getOperand(i);
2604 if (Arg.getOpcode() != ISD::UNDEF) {
2605 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2606 if (Val > NumElems) {
2607 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2608 Changed = true;
2609 }
2610 }
2611 MaskVec.push_back(Arg);
2612 }
2613
2614 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002615 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2616 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002617 return Mask;
2618}
2619
Evan Cheng017dcc62006-04-21 01:05:10 +00002620/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2621/// operation of specified width.
2622static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002623 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002624 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002625
Chris Lattner5a88b832007-02-25 07:10:00 +00002626 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002627 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2628 for (unsigned i = 1; i != NumElems; ++i)
2629 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002630 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002631}
2632
Evan Chengc575ca22006-04-17 20:43:08 +00002633/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2634/// of specified width.
2635static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2636 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002637 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002638 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00002639 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2640 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2641 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2642 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002643 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00002644}
2645
Evan Cheng39623da2006-04-20 08:58:49 +00002646/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2647/// of specified width.
2648static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2649 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002650 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002651 unsigned Half = NumElems/2;
Chris Lattner5a88b832007-02-25 07:10:00 +00002652 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002653 for (unsigned i = 0; i != Half; ++i) {
2654 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2655 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2656 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002657 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002658}
2659
Evan Chengc575ca22006-04-17 20:43:08 +00002660/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2661///
2662static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2663 SDOperand V1 = Op.getOperand(0);
Evan Cheng017dcc62006-04-21 01:05:10 +00002664 SDOperand Mask = Op.getOperand(2);
Evan Chengc575ca22006-04-17 20:43:08 +00002665 MVT::ValueType VT = Op.getValueType();
Evan Cheng017dcc62006-04-21 01:05:10 +00002666 unsigned NumElems = Mask.getNumOperands();
2667 Mask = getUnpacklMask(NumElems, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002668 while (NumElems != 4) {
Evan Cheng017dcc62006-04-21 01:05:10 +00002669 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002670 NumElems >>= 1;
2671 }
2672 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2673
Chris Lattner8a594482007-11-25 00:24:49 +00002674 Mask = getZeroVector(MVT::v4i32, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002675 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Cheng017dcc62006-04-21 01:05:10 +00002676 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002677 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2678}
2679
Evan Chengba05f722006-04-21 23:03:30 +00002680/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002681/// vector of zero or undef vector. This produces a shuffle where the low
2682/// element of V2 is swizzled into the zero/undef vector, landing at element
2683/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Evan Chengba05f722006-04-21 23:03:30 +00002684static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Cheng017dcc62006-04-21 01:05:10 +00002685 unsigned NumElems, unsigned Idx,
Evan Chengba05f722006-04-21 23:03:30 +00002686 bool isZero, SelectionDAG &DAG) {
2687 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Cheng017dcc62006-04-21 01:05:10 +00002688 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002689 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner8a594482007-11-25 00:24:49 +00002690 SmallVector<SDOperand, 16> MaskVec;
2691 for (unsigned i = 0; i != NumElems; ++i)
2692 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2693 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2694 else
2695 MaskVec.push_back(DAG.getConstant(i, EVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002696 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2697 &MaskVec[0], MaskVec.size());
Evan Chengba05f722006-04-21 23:03:30 +00002698 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00002699}
2700
Evan Chengc78d3b42006-04-24 18:01:45 +00002701/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2702///
2703static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2704 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002705 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002706 if (NumNonZero > 8)
2707 return SDOperand();
2708
2709 SDOperand V(0, 0);
2710 bool First = true;
2711 for (unsigned i = 0; i < 16; ++i) {
2712 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2713 if (ThisIsNonZero && First) {
2714 if (NumZero)
2715 V = getZeroVector(MVT::v8i16, DAG);
2716 else
2717 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2718 First = false;
2719 }
2720
2721 if ((i & 1) != 0) {
2722 SDOperand ThisElt(0, 0), LastElt(0, 0);
2723 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2724 if (LastIsNonZero) {
2725 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2726 }
2727 if (ThisIsNonZero) {
2728 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2729 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2730 ThisElt, DAG.getConstant(8, MVT::i8));
2731 if (LastIsNonZero)
2732 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2733 } else
2734 ThisElt = LastElt;
2735
2736 if (ThisElt.Val)
2737 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng25ab6902006-09-08 06:48:29 +00002738 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengc78d3b42006-04-24 18:01:45 +00002739 }
2740 }
2741
2742 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2743}
2744
Bill Wendlinga348c562007-03-22 18:42:45 +00002745/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00002746///
2747static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2748 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002749 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002750 if (NumNonZero > 4)
2751 return SDOperand();
2752
2753 SDOperand V(0, 0);
2754 bool First = true;
2755 for (unsigned i = 0; i < 8; ++i) {
2756 bool isNonZero = (NonZeros & (1 << i)) != 0;
2757 if (isNonZero) {
2758 if (First) {
2759 if (NumZero)
2760 V = getZeroVector(MVT::v8i16, DAG);
2761 else
2762 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2763 First = false;
2764 }
2765 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng25ab6902006-09-08 06:48:29 +00002766 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengc78d3b42006-04-24 18:01:45 +00002767 }
2768 }
2769
2770 return V;
2771}
2772
Evan Cheng0db9fe62006-04-25 20:13:52 +00002773SDOperand
2774X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner8a594482007-11-25 00:24:49 +00002775 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
2776 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
2777 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
2778 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
2779 // eliminated on x86-32 hosts.
2780 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
2781 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002782
Chris Lattner8a594482007-11-25 00:24:49 +00002783 if (ISD::isBuildVectorAllOnes(Op.Val))
2784 return getOnesVector(Op.getValueType(), DAG);
2785 return getZeroVector(Op.getValueType(), DAG);
2786 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002787
2788 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002789 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002790 unsigned EVTBits = MVT::getSizeInBits(EVT);
2791
2792 unsigned NumElems = Op.getNumOperands();
2793 unsigned NumZero = 0;
2794 unsigned NumNonZero = 0;
2795 unsigned NonZeros = 0;
Evan Chengdb2d5242007-12-12 06:45:40 +00002796 bool HasNonImms = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00002797 SmallSet<SDOperand, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002798 for (unsigned i = 0; i < NumElems; ++i) {
2799 SDOperand Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00002800 if (Elt.getOpcode() == ISD::UNDEF)
2801 continue;
2802 Values.insert(Elt);
2803 if (Elt.getOpcode() != ISD::Constant &&
2804 Elt.getOpcode() != ISD::ConstantFP)
2805 HasNonImms = true;
2806 if (isZeroNode(Elt))
2807 NumZero++;
2808 else {
2809 NonZeros |= (1 << i);
2810 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002811 }
2812 }
2813
Dan Gohman7f321562007-06-25 16:23:39 +00002814 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00002815 // All undef vector. Return an UNDEF. All zero vectors were handled above.
2816 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohman7f321562007-06-25 16:23:39 +00002817 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002818
2819 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2820 if (Values.size() == 1)
2821 return SDOperand();
2822
2823 // Special case for single non-zero element.
Evan Chengdb2d5242007-12-12 06:45:40 +00002824 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00002825 unsigned Idx = CountTrailingZeros_32(NonZeros);
2826 SDOperand Item = Op.getOperand(Idx);
2827 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2828 if (Idx == 0)
2829 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2830 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2831 NumZero > 0, DAG);
Evan Chengdb2d5242007-12-12 06:45:40 +00002832 else if (!HasNonImms) // Otherwise, it's better to do a constpool load.
2833 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00002834
2835 if (EVTBits == 32) {
2836 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2837 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2838 DAG);
2839 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002840 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002841 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002842 for (unsigned i = 0; i < NumElems; i++)
2843 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002844 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2845 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00002846 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2847 DAG.getNode(ISD::UNDEF, VT), Mask);
2848 }
2849 }
2850
Dan Gohmana3941172007-07-24 22:55:08 +00002851 // A vector full of immediates; various special cases are already
2852 // handled, so this is best done with a single constant-pool load.
Evan Chengdb2d5242007-12-12 06:45:40 +00002853 if (!HasNonImms)
Dan Gohmana3941172007-07-24 22:55:08 +00002854 return SDOperand();
2855
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002856 // Let legalizer expand 2-wide build_vectors.
Evan Cheng0db9fe62006-04-25 20:13:52 +00002857 if (EVTBits == 64)
2858 return SDOperand();
2859
2860 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00002861 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng25ab6902006-09-08 06:48:29 +00002862 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2863 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002864 if (V.Val) return V;
2865 }
2866
Bill Wendling826f36f2007-03-28 00:57:11 +00002867 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng25ab6902006-09-08 06:48:29 +00002868 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2869 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002870 if (V.Val) return V;
2871 }
2872
2873 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner5a88b832007-02-25 07:10:00 +00002874 SmallVector<SDOperand, 8> V;
2875 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002876 if (NumElems == 4 && NumZero > 0) {
2877 for (unsigned i = 0; i < 4; ++i) {
2878 bool isZero = !(NonZeros & (1 << i));
2879 if (isZero)
2880 V[i] = getZeroVector(VT, DAG);
2881 else
2882 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2883 }
2884
2885 for (unsigned i = 0; i < 2; ++i) {
2886 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2887 default: break;
2888 case 0:
2889 V[i] = V[i*2]; // Must be a zero vector.
2890 break;
2891 case 1:
2892 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2893 getMOVLMask(NumElems, DAG));
2894 break;
2895 case 2:
2896 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2897 getMOVLMask(NumElems, DAG));
2898 break;
2899 case 3:
2900 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2901 getUnpacklMask(NumElems, DAG));
2902 break;
2903 }
2904 }
2905
Evan Cheng069287d2006-05-16 07:21:53 +00002906 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002907 // clears the upper bits.
Evan Cheng0db9fe62006-04-25 20:13:52 +00002908 // FIXME: we can do the same for v4f32 case when we know both parts of
2909 // the lower half come from scalar_to_vector (loadf32). We should do
2910 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng9bbbb982006-10-25 20:48:19 +00002911 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Cheng0db9fe62006-04-25 20:13:52 +00002912 return V[0];
2913 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002914 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002915 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002916 bool Reverse = (NonZeros & 0x3) == 2;
2917 for (unsigned i = 0; i < 2; ++i)
2918 if (Reverse)
2919 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2920 else
2921 MaskVec.push_back(DAG.getConstant(i, EVT));
2922 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2923 for (unsigned i = 0; i < 2; ++i)
2924 if (Reverse)
2925 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2926 else
2927 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002928 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2929 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00002930 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2931 }
2932
2933 if (Values.size() > 2) {
2934 // Expand into a number of unpckl*.
2935 // e.g. for v4f32
2936 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2937 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2938 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2939 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2940 for (unsigned i = 0; i < NumElems; ++i)
2941 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2942 NumElems >>= 1;
2943 while (NumElems != 0) {
2944 for (unsigned i = 0; i < NumElems; ++i)
2945 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2946 UnpckMask);
2947 NumElems >>= 1;
2948 }
2949 return V[0];
2950 }
2951
2952 return SDOperand();
2953}
2954
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002955static
2956SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
2957 SDOperand PermMask, SelectionDAG &DAG,
2958 TargetLowering &TLI) {
Evan Cheng14b32e12007-12-11 01:46:18 +00002959 SDOperand NewV;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002960 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(8);
2961 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Evan Cheng14b32e12007-12-11 01:46:18 +00002962 MVT::ValueType PtrVT = TLI.getPointerTy();
2963 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
2964 PermMask.Val->op_end());
2965
2966 // First record which half of which vector the low elements come from.
2967 SmallVector<unsigned, 4> LowQuad(4);
2968 for (unsigned i = 0; i < 4; ++i) {
2969 SDOperand Elt = MaskElts[i];
2970 if (Elt.getOpcode() == ISD::UNDEF)
2971 continue;
2972 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
2973 int QuadIdx = EltIdx / 4;
2974 ++LowQuad[QuadIdx];
2975 }
2976 int BestLowQuad = -1;
2977 unsigned MaxQuad = 1;
2978 for (unsigned i = 0; i < 4; ++i) {
2979 if (LowQuad[i] > MaxQuad) {
2980 BestLowQuad = i;
2981 MaxQuad = LowQuad[i];
2982 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002983 }
2984
Evan Cheng14b32e12007-12-11 01:46:18 +00002985 // Record which half of which vector the high elements come from.
2986 SmallVector<unsigned, 4> HighQuad(4);
2987 for (unsigned i = 4; i < 8; ++i) {
2988 SDOperand Elt = MaskElts[i];
2989 if (Elt.getOpcode() == ISD::UNDEF)
2990 continue;
2991 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
2992 int QuadIdx = EltIdx / 4;
2993 ++HighQuad[QuadIdx];
2994 }
2995 int BestHighQuad = -1;
2996 MaxQuad = 1;
2997 for (unsigned i = 0; i < 4; ++i) {
2998 if (HighQuad[i] > MaxQuad) {
2999 BestHighQuad = i;
3000 MaxQuad = HighQuad[i];
3001 }
3002 }
3003
3004 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3005 if (BestLowQuad != -1 || BestHighQuad != -1) {
3006 // First sort the 4 chunks in order using shufpd.
3007 SmallVector<SDOperand, 8> MaskVec;
3008 if (BestLowQuad != -1)
3009 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3010 else
3011 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3012 if (BestHighQuad != -1)
3013 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3014 else
3015 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3016 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3017 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3018 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3019 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3020 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3021
3022 // Now sort high and low parts separately.
3023 BitVector InOrder(8);
3024 if (BestLowQuad != -1) {
3025 // Sort lower half in order using PSHUFLW.
3026 MaskVec.clear();
3027 bool AnyOutOrder = false;
3028 for (unsigned i = 0; i != 4; ++i) {
3029 SDOperand Elt = MaskElts[i];
3030 if (Elt.getOpcode() == ISD::UNDEF) {
3031 MaskVec.push_back(Elt);
3032 InOrder.set(i);
3033 } else {
3034 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3035 if (EltIdx != i)
3036 AnyOutOrder = true;
3037 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3038 // If this element is in the right place after this shuffle, then
3039 // remember it.
3040 if ((int)(EltIdx / 4) == BestLowQuad)
3041 InOrder.set(i);
3042 }
3043 }
3044 if (AnyOutOrder) {
3045 for (unsigned i = 4; i != 8; ++i)
3046 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3047 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3048 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3049 }
3050 }
3051
3052 if (BestHighQuad != -1) {
3053 // Sort high half in order using PSHUFHW if possible.
3054 MaskVec.clear();
3055 for (unsigned i = 0; i != 4; ++i)
3056 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3057 bool AnyOutOrder = false;
3058 for (unsigned i = 4; i != 8; ++i) {
3059 SDOperand Elt = MaskElts[i];
3060 if (Elt.getOpcode() == ISD::UNDEF) {
3061 MaskVec.push_back(Elt);
3062 InOrder.set(i);
3063 } else {
3064 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3065 if (EltIdx != i)
3066 AnyOutOrder = true;
3067 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3068 // If this element is in the right place after this shuffle, then
3069 // remember it.
3070 if ((int)(EltIdx / 4) == BestHighQuad)
3071 InOrder.set(i);
3072 }
3073 }
3074 if (AnyOutOrder) {
3075 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3076 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3077 }
3078 }
3079
3080 // The other elements are put in the right place using pextrw and pinsrw.
3081 for (unsigned i = 0; i != 8; ++i) {
3082 if (InOrder[i])
3083 continue;
3084 SDOperand Elt = MaskElts[i];
3085 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3086 if (EltIdx == i)
3087 continue;
3088 SDOperand ExtOp = (EltIdx < 8)
3089 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3090 DAG.getConstant(EltIdx, PtrVT))
3091 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3092 DAG.getConstant(EltIdx - 8, PtrVT));
3093 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3094 DAG.getConstant(i, PtrVT));
3095 }
3096 return NewV;
3097 }
3098
3099 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3100 ///as few as possible.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003101 // First, let's find out how many elements are already in the right order.
3102 unsigned V1InOrder = 0;
3103 unsigned V1FromV1 = 0;
3104 unsigned V2InOrder = 0;
3105 unsigned V2FromV2 = 0;
Evan Cheng14b32e12007-12-11 01:46:18 +00003106 SmallVector<SDOperand, 8> V1Elts;
3107 SmallVector<SDOperand, 8> V2Elts;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003108 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003109 SDOperand Elt = MaskElts[i];
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003110 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003111 V1Elts.push_back(Elt);
3112 V2Elts.push_back(Elt);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003113 ++V1InOrder;
3114 ++V2InOrder;
Evan Cheng14b32e12007-12-11 01:46:18 +00003115 continue;
3116 }
3117 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3118 if (EltIdx == i) {
3119 V1Elts.push_back(Elt);
3120 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3121 ++V1InOrder;
3122 } else if (EltIdx == i+8) {
3123 V1Elts.push_back(Elt);
3124 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3125 ++V2InOrder;
3126 } else if (EltIdx < 8) {
3127 V1Elts.push_back(Elt);
3128 ++V1FromV1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003129 } else {
Evan Cheng14b32e12007-12-11 01:46:18 +00003130 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3131 ++V2FromV2;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003132 }
3133 }
3134
3135 if (V2InOrder > V1InOrder) {
3136 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3137 std::swap(V1, V2);
3138 std::swap(V1Elts, V2Elts);
3139 std::swap(V1FromV1, V2FromV2);
3140 }
3141
Evan Cheng14b32e12007-12-11 01:46:18 +00003142 if ((V1FromV1 + V1InOrder) != 8) {
3143 // Some elements are from V2.
3144 if (V1FromV1) {
3145 // If there are elements that are from V1 but out of place,
3146 // then first sort them in place
3147 SmallVector<SDOperand, 8> MaskVec;
3148 for (unsigned i = 0; i < 8; ++i) {
3149 SDOperand Elt = V1Elts[i];
3150 if (Elt.getOpcode() == ISD::UNDEF) {
3151 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3152 continue;
3153 }
3154 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3155 if (EltIdx >= 8)
3156 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3157 else
3158 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3159 }
3160 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3161 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003162 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003163
3164 NewV = V1;
3165 for (unsigned i = 0; i < 8; ++i) {
3166 SDOperand Elt = V1Elts[i];
3167 if (Elt.getOpcode() == ISD::UNDEF)
3168 continue;
3169 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3170 if (EltIdx < 8)
3171 continue;
3172 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3173 DAG.getConstant(EltIdx - 8, PtrVT));
3174 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3175 DAG.getConstant(i, PtrVT));
3176 }
3177 return NewV;
3178 } else {
3179 // All elements are from V1.
3180 NewV = V1;
3181 for (unsigned i = 0; i < 8; ++i) {
3182 SDOperand Elt = V1Elts[i];
3183 if (Elt.getOpcode() == ISD::UNDEF)
3184 continue;
3185 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3186 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3187 DAG.getConstant(EltIdx, PtrVT));
3188 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3189 DAG.getConstant(i, PtrVT));
3190 }
3191 return NewV;
3192 }
3193}
3194
Evan Cheng7a831ce2007-12-15 03:00:47 +00003195/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3196/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3197/// done when every pair / quad of shuffle mask elements point to elements in
3198/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003199/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3200static
Evan Cheng7a831ce2007-12-15 03:00:47 +00003201SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
3202 MVT::ValueType VT,
Evan Cheng14b32e12007-12-11 01:46:18 +00003203 SDOperand PermMask, SelectionDAG &DAG,
3204 TargetLowering &TLI) {
3205 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003206 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
3207 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3208 MVT::ValueType NewVT = MaskVT;
3209 switch (VT) {
3210 case MVT::v4f32: NewVT = MVT::v2f64; break;
3211 case MVT::v4i32: NewVT = MVT::v2i64; break;
3212 case MVT::v8i16: NewVT = MVT::v4i32; break;
3213 case MVT::v16i8: NewVT = MVT::v4i32; break;
3214 default: assert(false && "Unexpected!");
3215 }
3216
3217 if (NewWidth == 2)
3218 if (MVT::isInteger(VT))
3219 NewVT = MVT::v2i64;
3220 else
3221 NewVT = MVT::v2f64;
3222 unsigned Scale = NumElems / NewWidth;
3223 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003224 for (unsigned i = 0; i < NumElems; i += Scale) {
3225 unsigned StartIdx = ~0U;
3226 for (unsigned j = 0; j < Scale; ++j) {
3227 SDOperand Elt = PermMask.getOperand(i+j);
3228 if (Elt.getOpcode() == ISD::UNDEF)
3229 continue;
3230 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3231 if (StartIdx == ~0U)
3232 StartIdx = EltIdx - (EltIdx % Scale);
3233 if (EltIdx != StartIdx + j)
3234 return SDOperand();
3235 }
3236 if (StartIdx == ~0U)
3237 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3238 else
3239 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003240 }
3241
Evan Cheng7a831ce2007-12-15 03:00:47 +00003242 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3243 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3244 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3245 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3246 &MaskVec[0], MaskVec.size()));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003247}
3248
Evan Cheng0db9fe62006-04-25 20:13:52 +00003249SDOperand
3250X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3251 SDOperand V1 = Op.getOperand(0);
3252 SDOperand V2 = Op.getOperand(1);
3253 SDOperand PermMask = Op.getOperand(2);
3254 MVT::ValueType VT = Op.getValueType();
3255 unsigned NumElems = PermMask.getNumOperands();
3256 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3257 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003258 bool V1IsSplat = false;
3259 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003260
Evan Cheng8cf723d2006-09-08 01:50:06 +00003261 if (isUndefShuffle(Op.Val))
3262 return DAG.getNode(ISD::UNDEF, VT);
3263
Evan Cheng213d2cf2007-05-17 18:45:50 +00003264 if (isZeroShuffle(Op.Val))
3265 return getZeroVector(VT, DAG);
3266
Evan Cheng49892af2007-06-19 00:02:56 +00003267 if (isIdentityMask(PermMask.Val))
3268 return V1;
3269 else if (isIdentityMask(PermMask.Val, true))
3270 return V2;
3271
Evan Cheng0db9fe62006-04-25 20:13:52 +00003272 if (isSplatMask(PermMask.Val)) {
3273 if (NumElems <= 4) return Op;
3274 // Promote it to a v4i32 splat.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003275 return PromoteSplat(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003276 }
3277
Evan Cheng7a831ce2007-12-15 03:00:47 +00003278 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3279 // do it!
3280 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3281 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3282 if (NewOp.Val)
3283 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3284 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3285 // FIXME: Figure out a cleaner way to do this.
3286 // Try to make use of movq to zero out the top part.
3287 if (ISD::isBuildVectorAllZeros(V2.Val)) {
3288 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3289 if (NewOp.Val) {
3290 SDOperand NewV1 = NewOp.getOperand(0);
3291 SDOperand NewV2 = NewOp.getOperand(1);
3292 SDOperand NewMask = NewOp.getOperand(2);
3293 if (isCommutedMOVL(NewMask.Val, true, false)) {
3294 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
3295 NewOp = DAG.getNode(ISD::VECTOR_SHUFFLE, NewOp.getValueType(),
3296 NewV1, NewV2, getMOVLMask(2, DAG));
3297 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3298 }
3299 }
3300 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
3301 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3302 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
3303 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3304 }
3305 }
3306
Evan Cheng9bbbb982006-10-25 20:48:19 +00003307 if (X86::isMOVLMask(PermMask.Val))
3308 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003309
Evan Cheng9bbbb982006-10-25 20:48:19 +00003310 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3311 X86::isMOVSLDUPMask(PermMask.Val) ||
3312 X86::isMOVHLPSMask(PermMask.Val) ||
3313 X86::isMOVHPMask(PermMask.Val) ||
3314 X86::isMOVLPMask(PermMask.Val))
3315 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003316
Evan Cheng9bbbb982006-10-25 20:48:19 +00003317 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3318 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Cheng9eca5e82006-10-25 21:49:50 +00003319 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003320
Evan Cheng9eca5e82006-10-25 21:49:50 +00003321 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00003322 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3323 // 1,1,1,1 -> v8i16 though.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003324 V1IsSplat = isSplatVector(V1.Val);
3325 V2IsSplat = isSplatVector(V2.Val);
Chris Lattner8a594482007-11-25 00:24:49 +00003326
3327 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003328 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00003329 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003330 std::swap(V1IsSplat, V2IsSplat);
3331 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00003332 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003333 }
3334
Evan Cheng7a831ce2007-12-15 03:00:47 +00003335 // FIXME: Figure out a cleaner way to do this.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003336 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3337 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00003338 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003339 if (V2IsSplat) {
3340 // V2 is a splat, so the mask may be malformed. That is, it may point
3341 // to any V2 element. The instruction selectior won't like this. Get
3342 // a corrected mask and commute to form a proper MOVS{S|D}.
3343 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3344 if (NewMask.Val != PermMask.Val)
3345 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003346 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00003347 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00003348 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349
Evan Chengd9b8e402006-10-16 06:36:00 +00003350 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003351 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengd9b8e402006-10-16 06:36:00 +00003352 X86::isUNPCKLMask(PermMask.Val) ||
3353 X86::isUNPCKHMask(PermMask.Val))
3354 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00003355
Evan Cheng9bbbb982006-10-25 20:48:19 +00003356 if (V2IsSplat) {
3357 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003358 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00003359 // new vector_shuffle with the corrected mask.
3360 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3361 if (NewMask.Val != PermMask.Val) {
3362 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3363 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3364 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3365 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3366 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3367 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003368 }
3369 }
3370 }
3371
3372 // Normalize the node to match x86 shuffle ops if needed
Evan Cheng9eca5e82006-10-25 21:49:50 +00003373 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3374 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3375
3376 if (Commuted) {
3377 // Commute is back and try unpck* again.
3378 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3379 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003380 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng9eca5e82006-10-25 21:49:50 +00003381 X86::isUNPCKLMask(PermMask.Val) ||
3382 X86::isUNPCKHMask(PermMask.Val))
3383 return Op;
3384 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385
3386 // If VT is integer, try PSHUF* first, then SHUFP*.
3387 if (MVT::isInteger(VT)) {
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003388 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3389 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3390 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3391 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Cheng0db9fe62006-04-25 20:13:52 +00003392 X86::isPSHUFHWMask(PermMask.Val) ||
3393 X86::isPSHUFLWMask(PermMask.Val)) {
3394 if (V2.getOpcode() != ISD::UNDEF)
3395 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3396 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3397 return Op;
3398 }
3399
Chris Lattner07c70cd2007-05-17 17:13:13 +00003400 if (X86::isSHUFPMask(PermMask.Val) &&
3401 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003402 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003403 } else {
3404 // Floating point cases in the other order.
3405 if (X86::isSHUFPMask(PermMask.Val))
3406 return Op;
3407 if (X86::isPSHUFDMask(PermMask.Val) ||
3408 X86::isPSHUFHWMask(PermMask.Val) ||
3409 X86::isPSHUFLWMask(PermMask.Val)) {
3410 if (V2.getOpcode() != ISD::UNDEF)
3411 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3412 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3413 return Op;
3414 }
3415 }
3416
Evan Cheng14b32e12007-12-11 01:46:18 +00003417 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3418 if (VT == MVT::v8i16) {
3419 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3420 if (NewOp.Val)
3421 return NewOp;
3422 }
3423
3424 // Handle all 4 wide cases with a number of shuffles.
3425 if (NumElems == 4 && MVT::getSizeInBits(VT) != 64) {
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003426 // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003427 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003428 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003429 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng43f3bd32006-04-28 07:03:38 +00003430 Locs.reserve(NumElems);
Evan Cheng14b32e12007-12-11 01:46:18 +00003431 SmallVector<SDOperand, 8> Mask1(NumElems,
3432 DAG.getNode(ISD::UNDEF, MaskEVT));
3433 SmallVector<SDOperand, 8> Mask2(NumElems,
3434 DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003435 unsigned NumHi = 0;
3436 unsigned NumLo = 0;
3437 // If no more than two elements come from either vector. This can be
3438 // implemented with two shuffles. First shuffle gather the elements.
3439 // The second shuffle, which takes the first shuffle as both of its
3440 // vector operands, put the elements into the right order.
3441 for (unsigned i = 0; i != NumElems; ++i) {
3442 SDOperand Elt = PermMask.getOperand(i);
3443 if (Elt.getOpcode() == ISD::UNDEF) {
3444 Locs[i] = std::make_pair(-1, -1);
3445 } else {
3446 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3447 if (Val < NumElems) {
3448 Locs[i] = std::make_pair(0, NumLo);
3449 Mask1[NumLo] = Elt;
3450 NumLo++;
3451 } else {
3452 Locs[i] = std::make_pair(1, NumHi);
3453 if (2+NumHi < NumElems)
3454 Mask1[2+NumHi] = Elt;
3455 NumHi++;
3456 }
3457 }
3458 }
3459 if (NumLo <= 2 && NumHi <= 2) {
3460 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003461 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3462 &Mask1[0], Mask1.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003463 for (unsigned i = 0; i != NumElems; ++i) {
3464 if (Locs[i].first == -1)
3465 continue;
3466 else {
3467 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3468 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3469 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3470 }
3471 }
3472
3473 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnere2199452006-08-11 17:38:39 +00003474 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3475 &Mask2[0], Mask2.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003476 }
3477
3478 // Break it into (shuffle shuffle_hi, shuffle_lo).
3479 Locs.clear();
Chris Lattner5a88b832007-02-25 07:10:00 +00003480 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3481 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3482 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003483 unsigned MaskIdx = 0;
3484 unsigned LoIdx = 0;
3485 unsigned HiIdx = NumElems/2;
3486 for (unsigned i = 0; i != NumElems; ++i) {
3487 if (i == NumElems/2) {
3488 MaskPtr = &HiMask;
3489 MaskIdx = 1;
3490 LoIdx = 0;
3491 HiIdx = NumElems/2;
3492 }
3493 SDOperand Elt = PermMask.getOperand(i);
3494 if (Elt.getOpcode() == ISD::UNDEF) {
3495 Locs[i] = std::make_pair(-1, -1);
3496 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3497 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3498 (*MaskPtr)[LoIdx] = Elt;
3499 LoIdx++;
3500 } else {
3501 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3502 (*MaskPtr)[HiIdx] = Elt;
3503 HiIdx++;
3504 }
3505 }
3506
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003507 SDOperand LoShuffle =
3508 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003509 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3510 &LoMask[0], LoMask.size()));
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003511 SDOperand HiShuffle =
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003512 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003513 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3514 &HiMask[0], HiMask.size()));
Chris Lattner5a88b832007-02-25 07:10:00 +00003515 SmallVector<SDOperand, 8> MaskOps;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003516 for (unsigned i = 0; i != NumElems; ++i) {
3517 if (Locs[i].first == -1) {
3518 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3519 } else {
3520 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3521 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3522 }
3523 }
3524 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnere2199452006-08-11 17:38:39 +00003525 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3526 &MaskOps[0], MaskOps.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003527 }
3528
3529 return SDOperand();
3530}
3531
3532SDOperand
3533X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3534 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3535 return SDOperand();
3536
3537 MVT::ValueType VT = Op.getValueType();
3538 // TODO: handle v16i8.
3539 if (MVT::getSizeInBits(VT) == 16) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003540 SDOperand Vec = Op.getOperand(0);
3541 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3542 if (Idx == 0)
3543 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
3544 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3545 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
3546 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547 // Transform it so it match pextrw which produces a 32-bit result.
3548 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3549 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3550 Op.getOperand(0), Op.getOperand(1));
3551 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3552 DAG.getValueType(VT));
3553 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3554 } else if (MVT::getSizeInBits(VT) == 32) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003555 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3556 if (Idx == 0)
3557 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003558 // SHUFPS the element to the lowest double word, then movss.
3559 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003560 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003561 IdxVec.
3562 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3563 IdxVec.
3564 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3565 IdxVec.
3566 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3567 IdxVec.
3568 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003569 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3570 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003571 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003573 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003574 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Cheng015188f2006-06-15 08:14:54 +00003575 DAG.getConstant(0, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003576 } else if (MVT::getSizeInBits(VT) == 64) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003577 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3578 if (Idx == 0)
3579 return Op;
3580
3581 // UNPCKHPD the element to the lowest double word, then movsd.
3582 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3583 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3584 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003585 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman51eaa862007-06-14 22:58:02 +00003586 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003587 IdxVec.
3588 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003589 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3590 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003591 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003592 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3593 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3594 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Cheng015188f2006-06-15 08:14:54 +00003595 DAG.getConstant(0, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003596 }
3597
3598 return SDOperand();
3599}
3600
3601SDOperand
3602X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003603 MVT::ValueType VT = Op.getValueType();
Evan Cheng794405e2007-12-12 07:55:34 +00003604 MVT::ValueType EVT = MVT::getVectorElementType(VT);
3605 if (EVT == MVT::i8)
3606 return SDOperand();
3607
Evan Cheng0db9fe62006-04-25 20:13:52 +00003608 SDOperand N0 = Op.getOperand(0);
3609 SDOperand N1 = Op.getOperand(1);
3610 SDOperand N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00003611
3612 if (MVT::getSizeInBits(EVT) == 16) {
3613 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
3614 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003615 if (N1.getValueType() != MVT::i32)
3616 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3617 if (N2.getValueType() != MVT::i32)
Evan Cheng0db58622007-06-29 00:01:20 +00003618 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620 }
Nate Begeman219f67f2008-01-05 20:51:30 +00003621 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003622}
3623
3624SDOperand
3625X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3626 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3627 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3628}
3629
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003630// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Cheng0db9fe62006-04-25 20:13:52 +00003631// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3632// one of the above mentioned nodes. It has to be wrapped because otherwise
3633// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3634// be used to form addressing mode. These wrapped nodes will be selected
3635// into MOV32ri.
3636SDOperand
3637X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3638 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengd0ff02c2006-11-29 23:19:46 +00003639 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3640 getPointerTy(),
3641 CP->getAlignment());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003642 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003643 // With PIC, the address is actually $g + Offset.
3644 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3645 !Subtarget->isPICStyleRIPRel()) {
3646 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3647 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3648 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003649 }
3650
3651 return Result;
3652}
3653
3654SDOperand
3655X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3656 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003657 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003658 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003659 // With PIC, the address is actually $g + Offset.
3660 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3661 !Subtarget->isPICStyleRIPRel()) {
3662 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3663 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3664 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003665 }
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003666
3667 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3668 // load the value at address GV, not the value of GV itself. This means that
3669 // the GlobalAddress must be in the base or index register of the address, not
3670 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003671 // The same applies for external symbols during PIC codegen
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003672 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3673 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003674
3675 return Result;
3676}
3677
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003678// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3679static SDOperand
3680LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3681 const MVT::ValueType PtrVT) {
3682 SDOperand InFlag;
3683 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3684 DAG.getNode(X86ISD::GlobalBaseReg,
3685 PtrVT), InFlag);
3686 InFlag = Chain.getValue(1);
3687
3688 // emit leal symbol@TLSGD(,%ebx,1), %eax
3689 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3690 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3691 GA->getValueType(0),
3692 GA->getOffset());
3693 SDOperand Ops[] = { Chain, TGA, InFlag };
3694 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3695 InFlag = Result.getValue(2);
3696 Chain = Result.getValue(1);
3697
3698 // call ___tls_get_addr. This function receives its argument in
3699 // the register EAX.
3700 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3701 InFlag = Chain.getValue(1);
3702
3703 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3704 SDOperand Ops1[] = { Chain,
3705 DAG.getTargetExternalSymbol("___tls_get_addr",
3706 PtrVT),
3707 DAG.getRegister(X86::EAX, PtrVT),
3708 DAG.getRegister(X86::EBX, PtrVT),
3709 InFlag };
3710 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3711 InFlag = Chain.getValue(1);
3712
3713 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3714}
3715
3716// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3717// "local exec" model.
3718static SDOperand
3719LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3720 const MVT::ValueType PtrVT) {
3721 // Get the Thread Pointer
3722 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3723 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3724 // exec)
3725 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3726 GA->getValueType(0),
3727 GA->getOffset());
3728 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003729
3730 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3731 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3732
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003733 // The address of the thread local variable is the add of the thread
3734 // pointer with the offset of the variable.
3735 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3736}
3737
3738SDOperand
3739X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3740 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00003741 // TODO: implement the "initial exec"model for pic executables
3742 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3743 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003744 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3745 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3746 // otherwise use the "Local Exec"TLS Model
3747 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3748 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3749 else
3750 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3751}
3752
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753SDOperand
3754X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3755 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003756 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003757 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003758 // With PIC, the address is actually $g + Offset.
3759 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3760 !Subtarget->isPICStyleRIPRel()) {
3761 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3762 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3763 Result);
3764 }
3765
3766 return Result;
3767}
3768
3769SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3770 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3771 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3772 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3773 // With PIC, the address is actually $g + Offset.
3774 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3775 !Subtarget->isPICStyleRIPRel()) {
3776 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3777 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3778 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 }
3780
3781 return Result;
3782}
3783
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003784/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
3785/// take a 2 x i32 value to shift plus a shift amount.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003786SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003787 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3788 "Not an i64 shift!");
3789 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3790 SDOperand ShOpLo = Op.getOperand(0);
3791 SDOperand ShOpHi = Op.getOperand(1);
3792 SDOperand ShAmt = Op.getOperand(2);
3793 SDOperand Tmp1 = isSRA ?
3794 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3795 DAG.getConstant(0, MVT::i32);
Evan Chenge3413162006-01-09 18:33:28 +00003796
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003797 SDOperand Tmp2, Tmp3;
3798 if (Op.getOpcode() == ISD::SHL_PARTS) {
3799 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3800 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3801 } else {
3802 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
3803 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
3804 }
Evan Chenge3413162006-01-09 18:33:28 +00003805
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003806 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3807 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3808 DAG.getConstant(32, MVT::i8));
3809 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
3810 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00003811
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003812 SDOperand Hi, Lo;
3813 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
3814 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3815 SmallVector<SDOperand, 4> Ops;
3816 if (Op.getOpcode() == ISD::SHL_PARTS) {
3817 Ops.push_back(Tmp2);
3818 Ops.push_back(Tmp3);
3819 Ops.push_back(CC);
3820 Ops.push_back(Cond);
3821 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
Evan Chenge3413162006-01-09 18:33:28 +00003822
Evan Chenge3413162006-01-09 18:33:28 +00003823 Ops.clear();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003824 Ops.push_back(Tmp3);
3825 Ops.push_back(Tmp1);
3826 Ops.push_back(CC);
3827 Ops.push_back(Cond);
3828 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3829 } else {
3830 Ops.push_back(Tmp2);
3831 Ops.push_back(Tmp3);
3832 Ops.push_back(CC);
3833 Ops.push_back(Cond);
3834 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3835
3836 Ops.clear();
3837 Ops.push_back(Tmp3);
3838 Ops.push_back(Tmp1);
3839 Ops.push_back(CC);
3840 Ops.push_back(Cond);
3841 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3842 }
3843
3844 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
3845 Ops.clear();
3846 Ops.push_back(Lo);
3847 Ops.push_back(Hi);
3848 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003849}
Evan Chenga3195e82006-01-12 22:54:21 +00003850
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3852 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3853 Op.getOperand(0).getValueType() >= MVT::i16 &&
3854 "Unknown SINT_TO_FP to lower!");
3855
3856 SDOperand Result;
3857 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3858 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3859 MachineFunction &MF = DAG.getMachineFunction();
3860 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3861 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng786225a2006-10-05 23:01:46 +00003862 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003863 StackSlot, NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003865 // These are really Legal; caller falls through into that case.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003866 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f32 && X86ScalarSSEf32)
3867 return Result;
3868 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f64 && X86ScalarSSEf64)
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003869 return Result;
Dale Johannesen73328d12007-09-19 23:55:34 +00003870 if (SrcVT==MVT::i64 && Op.getValueType() != MVT::f80 &&
3871 Subtarget->is64Bit())
3872 return Result;
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003873
Evan Cheng0db9fe62006-04-25 20:13:52 +00003874 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00003875 SDVTList Tys;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003876 bool useSSE = (X86ScalarSSEf32 && Op.getValueType() == MVT::f32) ||
3877 (X86ScalarSSEf64 && Op.getValueType() == MVT::f64);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003878 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00003879 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3880 else
Dale Johannesen849f2142007-07-03 00:53:03 +00003881 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00003882 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883 Ops.push_back(Chain);
3884 Ops.push_back(StackSlot);
3885 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003886 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003887 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003889 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 Chain = Result.getValue(1);
3891 SDOperand InFlag = Result.getValue(2);
3892
3893 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3894 // shouldn't be necessary except that RFP cannot be live across
3895 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003896 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003898 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00003899 Tys = DAG.getVTList(MVT::Other);
3900 SmallVector<SDOperand, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00003901 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003903 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003904 Ops.push_back(DAG.getValueType(Op.getValueType()));
3905 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003906 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng466685d2006-10-09 20:57:25 +00003907 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003908 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003909
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 return Result;
3911}
3912
Chris Lattner27a6c732007-11-24 07:07:01 +00003913std::pair<SDOperand,SDOperand> X86TargetLowering::
3914FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3916 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00003917
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003918 // These are really Legal.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003919 if (Op.getValueType() == MVT::i32 &&
3920 X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32)
Chris Lattner27a6c732007-11-24 07:07:01 +00003921 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003922 if (Op.getValueType() == MVT::i32 &&
3923 X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)
Chris Lattner27a6c732007-11-24 07:07:01 +00003924 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen73328d12007-09-19 23:55:34 +00003925 if (Subtarget->is64Bit() &&
3926 Op.getValueType() == MVT::i64 &&
3927 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattner27a6c732007-11-24 07:07:01 +00003928 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003929
Evan Cheng87c89352007-10-15 20:11:21 +00003930 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3931 // stack slot.
3932 MachineFunction &MF = DAG.getMachineFunction();
3933 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3934 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3935 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003936 unsigned Opc;
3937 switch (Op.getValueType()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003938 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3939 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3940 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3941 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003942 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003943
Evan Cheng0db9fe62006-04-25 20:13:52 +00003944 SDOperand Chain = DAG.getEntryNode();
3945 SDOperand Value = Op.getOperand(0);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003946 if ((X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32) ||
3947 (X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Cheng8b2794a2006-10-13 21:14:26 +00003949 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00003950 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00003951 SDOperand Ops[] = {
3952 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3953 };
3954 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003955 Chain = Value.getValue(1);
3956 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3957 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3958 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003959
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960 // Build the FP_TO_INT*_IN_MEM
Chris Lattner5a88b832007-02-25 07:10:00 +00003961 SDOperand Ops[] = { Chain, Value, StackSlot };
3962 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00003963
Chris Lattner27a6c732007-11-24 07:07:01 +00003964 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965}
3966
Chris Lattner27a6c732007-11-24 07:07:01 +00003967SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003968 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
3969 SDOperand FIST = Vals.first, StackSlot = Vals.second;
3970 if (FIST.Val == 0) return SDOperand();
3971
3972 // Load the result.
3973 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
3974}
3975
3976SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
3977 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
3978 SDOperand FIST = Vals.first, StackSlot = Vals.second;
3979 if (FIST.Val == 0) return 0;
3980
3981 // Return an i64 load from the stack slot.
3982 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
3983
3984 // Use a MERGE_VALUES node to drop the chain result value.
3985 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
3986}
3987
Evan Cheng0db9fe62006-04-25 20:13:52 +00003988SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3989 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00003990 MVT::ValueType EltVT = VT;
3991 if (MVT::isVector(VT))
3992 EltVT = MVT::getVectorElementType(VT);
3993 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003994 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00003995 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00003996 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00003997 CV.push_back(C);
3998 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003999 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004000 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004001 CV.push_back(C);
4002 CV.push_back(C);
4003 CV.push_back(C);
4004 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004005 }
Dan Gohmand3006222007-07-27 17:16:43 +00004006 Constant *C = ConstantVector::get(CV);
4007 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4008 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4009 false, 16);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004010 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4011}
4012
4013SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4014 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004015 MVT::ValueType EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004016 unsigned EltNum = 1;
4017 if (MVT::isVector(VT)) {
Dan Gohman20382522007-07-10 00:05:58 +00004018 EltVT = MVT::getVectorElementType(VT);
Evan Chengd4d01b72007-07-19 23:36:01 +00004019 EltNum = MVT::getVectorNumElements(VT);
4020 }
Dan Gohman20382522007-07-10 00:05:58 +00004021 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004022 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004023 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004024 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004025 CV.push_back(C);
4026 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004027 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004028 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004029 CV.push_back(C);
4030 CV.push_back(C);
4031 CV.push_back(C);
4032 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 }
Dan Gohmand3006222007-07-27 17:16:43 +00004034 Constant *C = ConstantVector::get(CV);
4035 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4036 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4037 false, 16);
Evan Chengd4d01b72007-07-19 23:36:01 +00004038 if (MVT::isVector(VT)) {
Evan Chengd4d01b72007-07-19 23:36:01 +00004039 return DAG.getNode(ISD::BIT_CONVERT, VT,
4040 DAG.getNode(ISD::XOR, MVT::v2i64,
4041 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4042 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4043 } else {
Evan Chengd4d01b72007-07-19 23:36:01 +00004044 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4045 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004046}
4047
Evan Cheng68c47cb2007-01-05 07:55:56 +00004048SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng73d6cf12007-01-05 21:37:56 +00004049 SDOperand Op0 = Op.getOperand(0);
4050 SDOperand Op1 = Op.getOperand(1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004051 MVT::ValueType VT = Op.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004052 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng68c47cb2007-01-05 07:55:56 +00004053 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004054
4055 // If second operand is smaller, extend it first.
4056 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4057 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4058 SrcVT = VT;
Dale Johannesen43421b32007-09-06 18:13:44 +00004059 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004060 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004061 // And if it is bigger, shrink it first.
4062 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4063 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1);
4064 SrcVT = VT;
4065 SrcTy = MVT::getTypeForValueType(SrcVT);
4066 }
4067
4068 // At this point the operands and the result should have the same
4069 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004070
Evan Cheng68c47cb2007-01-05 07:55:56 +00004071 // First get the sign bit of second operand.
4072 std::vector<Constant*> CV;
4073 if (SrcVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004074 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4075 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004076 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004077 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4078 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4079 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4080 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004081 }
Dan Gohmand3006222007-07-27 17:16:43 +00004082 Constant *C = ConstantVector::get(CV);
4083 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4084 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
4085 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004086 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004087
4088 // Shift sign bit right or left if the two operands have different types.
4089 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4090 // Op0 is MVT::f32, Op1 is MVT::f64.
4091 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4092 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4093 DAG.getConstant(32, MVT::i32));
4094 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4095 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
4096 DAG.getConstant(0, getPointerTy()));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004097 }
4098
Evan Cheng73d6cf12007-01-05 21:37:56 +00004099 // Clear first operand sign bit.
4100 CV.clear();
4101 if (VT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004102 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4103 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004104 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004105 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4106 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4107 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4108 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004109 }
Dan Gohmand3006222007-07-27 17:16:43 +00004110 C = ConstantVector::get(CV);
4111 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4112 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4113 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004114 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4115
4116 // Or the value with the sign bit.
4117 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004118}
4119
Evan Chenge5f62042007-09-29 00:00:36 +00004120SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00004121 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng1a35edb2007-09-26 00:45:55 +00004122 SDOperand Cond;
Evan Cheng0488db92007-09-25 01:57:46 +00004123 SDOperand Op0 = Op.getOperand(0);
4124 SDOperand Op1 = Op.getOperand(1);
4125 SDOperand CC = Op.getOperand(2);
4126 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4127 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4128 unsigned X86CC;
4129
Evan Cheng0488db92007-09-25 01:57:46 +00004130 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng1a35edb2007-09-26 00:45:55 +00004131 Op0, Op1, DAG)) {
Evan Chenge5f62042007-09-29 00:00:36 +00004132 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4133 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004134 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng1a35edb2007-09-26 00:45:55 +00004135 }
Evan Cheng0488db92007-09-25 01:57:46 +00004136
4137 assert(isFP && "Illegal integer SetCC!");
4138
Evan Chenge5f62042007-09-29 00:00:36 +00004139 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng0488db92007-09-25 01:57:46 +00004140 switch (SetCCOpcode) {
4141 default: assert(false && "Illegal floating point SetCC!");
4142 case ISD::SETOEQ: { // !PF & ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004143 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004144 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004145 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004146 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4147 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4148 }
4149 case ISD::SETUNE: { // PF | !ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004150 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004151 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004152 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004153 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4154 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4155 }
4156 }
4157}
4158
4159
Evan Cheng0db9fe62006-04-25 20:13:52 +00004160SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004161 bool addTest = true;
Evan Cheng734503b2006-09-11 02:19:56 +00004162 SDOperand Cond = Op.getOperand(0);
4163 SDOperand CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00004164
Evan Cheng734503b2006-09-11 02:19:56 +00004165 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004166 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004167
Evan Cheng3f41d662007-10-08 22:16:29 +00004168 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4169 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00004170 if (Cond.getOpcode() == X86ISD::SETCC) {
4171 CC = Cond.getOperand(0);
4172
Evan Cheng734503b2006-09-11 02:19:56 +00004173 SDOperand Cmp = Cond.getOperand(1);
4174 unsigned Opc = Cmp.getOpcode();
Evan Cheng3f41d662007-10-08 22:16:29 +00004175 MVT::ValueType VT = Op.getValueType();
4176 bool IllegalFPCMov = false;
4177 if (VT == MVT::f32 && !X86ScalarSSEf32)
4178 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4179 else if (VT == MVT::f64 && !X86ScalarSSEf64)
4180 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Dale Johannesenc274f542007-10-16 18:09:08 +00004181 else if (VT == MVT::f80)
4182 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chenge5f62042007-09-29 00:00:36 +00004183 if ((Opc == X86ISD::CMP ||
4184 Opc == X86ISD::COMI ||
4185 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004186 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004187 addTest = false;
4188 }
4189 }
4190
4191 if (addTest) {
4192 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng3f41d662007-10-08 22:16:29 +00004193 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004194 }
4195
4196 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4197 MVT::Flag);
4198 SmallVector<SDOperand, 4> Ops;
4199 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4200 // condition is true.
4201 Ops.push_back(Op.getOperand(2));
4202 Ops.push_back(Op.getOperand(1));
4203 Ops.push_back(CC);
4204 Ops.push_back(Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004205 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00004206}
4207
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004209 bool addTest = true;
4210 SDOperand Chain = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004211 SDOperand Cond = Op.getOperand(1);
4212 SDOperand Dest = Op.getOperand(2);
4213 SDOperand CC;
Evan Cheng734503b2006-09-11 02:19:56 +00004214
Evan Cheng0db9fe62006-04-25 20:13:52 +00004215 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004216 Cond = LowerSETCC(Cond, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217
Evan Cheng3f41d662007-10-08 22:16:29 +00004218 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4219 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00004221 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004222
Evan Cheng734503b2006-09-11 02:19:56 +00004223 SDOperand Cmp = Cond.getOperand(1);
4224 unsigned Opc = Cmp.getOpcode();
Evan Chenge5f62042007-09-29 00:00:36 +00004225 if (Opc == X86ISD::CMP ||
4226 Opc == X86ISD::COMI ||
4227 Opc == X86ISD::UCOMI) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004228 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004229 addTest = false;
4230 }
4231 }
4232
4233 if (addTest) {
4234 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenge5f62042007-09-29 00:00:36 +00004235 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004236 }
Evan Chenge5f62042007-09-29 00:00:36 +00004237 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng0488db92007-09-25 01:57:46 +00004238 Chain, Op.getOperand(2), CC, Cond);
4239}
4240
Anton Korobeynikove060b532007-04-17 19:34:00 +00004241
4242// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4243// Calls to _alloca is needed to probe the stack when allocating more than 4k
4244// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4245// that the guard pages used by the OS virtual memory manager are allocated in
4246// correct sequence.
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004247SDOperand
4248X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4249 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00004250 assert(Subtarget->isTargetCygMing() &&
4251 "This should be used only on Cygwin/Mingw targets");
4252
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004253 // Get the inputs.
4254 SDOperand Chain = Op.getOperand(0);
4255 SDOperand Size = Op.getOperand(1);
4256 // FIXME: Ensure alignment here
4257
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004258 SDOperand Flag;
4259
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004260 MVT::ValueType IntPtr = getPointerTy();
4261 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004262
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004263 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4264 Flag = Chain.getValue(1);
4265
4266 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4267 SDOperand Ops[] = { Chain,
4268 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4269 DAG.getRegister(X86::EAX, IntPtr),
4270 Flag };
4271 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4272 Flag = Chain.getValue(1);
4273
4274 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004275
4276 std::vector<MVT::ValueType> Tys;
4277 Tys.push_back(SPTy);
4278 Tys.push_back(MVT::Other);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004279 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4280 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004281}
4282
Evan Cheng0db9fe62006-04-25 20:13:52 +00004283SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4284 SDOperand InFlag(0, 0);
4285 SDOperand Chain = Op.getOperand(0);
4286 unsigned Align =
4287 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4288 if (Align == 0) Align = 1;
4289
4290 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola6b83b5d2007-08-27 10:18:20 +00004291 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindola44c82652007-08-27 17:48:26 +00004292 // The libc version is likely to be faster for these cases. It can use the
4293 // address value and run time information about the CPU.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 if ((Align & 3) != 0 ||
Rafael Espindolafc05f402007-10-31 11:52:06 +00004295 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 MVT::ValueType IntPtr = getPointerTy();
Owen Andersona69571c2006-05-03 01:29:57 +00004297 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004298 TargetLowering::ArgListTy Args;
4299 TargetLowering::ArgListEntry Entry;
4300 Entry.Node = Op.getOperand(1);
4301 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004302 Args.push_back(Entry);
Reid Spenceraff93872007-01-03 17:24:59 +00004303 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencer47857812006-12-31 05:55:36 +00004304 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4305 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004306 Args.push_back(Entry);
4307 Entry.Node = Op.getOperand(3);
4308 Args.push_back(Entry);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencer47857812006-12-31 05:55:36 +00004310 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4312 return CallResult.second;
Evan Cheng48090aa2006-03-21 23:01:21 +00004313 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00004314
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 MVT::ValueType AVT;
4316 SDOperand Count;
4317 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4318 unsigned BytesLeft = 0;
4319 bool TwoRepStos = false;
4320 if (ValC) {
4321 unsigned ValReg;
Evan Cheng25ab6902006-09-08 06:48:29 +00004322 uint64_t Val = ValC->getValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004323
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 // If the value is a constant, then we can potentially use larger sets.
4325 switch (Align & 3) {
4326 case 2: // WORD aligned
4327 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 ValReg = X86::AX;
Evan Cheng25ab6902006-09-08 06:48:29 +00004329 Val = (Val << 8) | Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004330 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004331 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004333 ValReg = X86::EAX;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 Val = (Val << 8) | Val;
4335 Val = (Val << 16) | Val;
Evan Cheng25ab6902006-09-08 06:48:29 +00004336 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4337 AVT = MVT::i64;
4338 ValReg = X86::RAX;
4339 Val = (Val << 32) | Val;
4340 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 break;
4342 default: // Byte aligned
4343 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344 ValReg = X86::AL;
Evan Cheng25ab6902006-09-08 06:48:29 +00004345 Count = Op.getOperand(3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00004347 }
4348
Evan Cheng25ab6902006-09-08 06:48:29 +00004349 if (AVT > MVT::i8) {
4350 if (I) {
4351 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4352 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4353 BytesLeft = I->getValue() % UBytes;
4354 } else {
4355 assert(AVT >= MVT::i32 &&
4356 "Do not use rep;stos if not at least DWORD aligned");
4357 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4358 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4359 TwoRepStos = true;
4360 }
4361 }
4362
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4364 InFlag);
4365 InFlag = Chain.getValue(1);
4366 } else {
4367 AVT = MVT::i8;
4368 Count = Op.getOperand(3);
4369 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4370 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00004371 }
Evan Chengc78d3b42006-04-24 18:01:45 +00004372
Evan Cheng25ab6902006-09-08 06:48:29 +00004373 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4374 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004375 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004376 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4377 Op.getOperand(1), InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00004379
Chris Lattnerd96d0722007-02-25 06:40:16 +00004380 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004381 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382 Ops.push_back(Chain);
4383 Ops.push_back(DAG.getValueType(AVT));
4384 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004385 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00004386
Evan Cheng0db9fe62006-04-25 20:13:52 +00004387 if (TwoRepStos) {
4388 InFlag = Chain.getValue(1);
4389 Count = Op.getOperand(3);
4390 MVT::ValueType CVT = Count.getValueType();
4391 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00004392 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4393 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4394 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00004396 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004397 Ops.clear();
4398 Ops.push_back(Chain);
4399 Ops.push_back(DAG.getValueType(MVT::i8));
4400 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004401 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004402 } else if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004403 // Issue stores for the last 1 - 7 bytes.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004404 SDOperand Value;
4405 unsigned Val = ValC->getValue() & 255;
4406 unsigned Offset = I->getValue() - BytesLeft;
4407 SDOperand DstAddr = Op.getOperand(1);
4408 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng25ab6902006-09-08 06:48:29 +00004409 if (BytesLeft >= 4) {
4410 Val = (Val << 8) | Val;
4411 Val = (Val << 16) | Val;
4412 Value = DAG.getConstant(Val, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +00004413 Chain = DAG.getStore(Chain, Value,
4414 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4415 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004416 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004417 BytesLeft -= 4;
4418 Offset += 4;
4419 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 if (BytesLeft >= 2) {
4421 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Cheng786225a2006-10-05 23:01:46 +00004422 Chain = DAG.getStore(Chain, Value,
4423 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4424 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004425 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004426 BytesLeft -= 2;
4427 Offset += 2;
Evan Cheng386031a2006-03-24 07:29:27 +00004428 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004429 if (BytesLeft == 1) {
4430 Value = DAG.getConstant(Val, MVT::i8);
Evan Cheng786225a2006-10-05 23:01:46 +00004431 Chain = DAG.getStore(Chain, Value,
4432 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4433 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004434 NULL, 0);
Evan Chengba05f722006-04-21 23:03:30 +00004435 }
Evan Cheng386031a2006-03-24 07:29:27 +00004436 }
Evan Cheng11e15b32006-04-03 20:53:28 +00004437
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438 return Chain;
4439}
Evan Cheng11e15b32006-04-03 20:53:28 +00004440
Rafael Espindola068317b2007-09-28 12:53:01 +00004441SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4442 SDOperand Dest,
4443 SDOperand Source,
4444 unsigned Size,
4445 unsigned Align,
4446 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004447 MVT::ValueType AVT;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004448 unsigned BytesLeft = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 switch (Align & 3) {
4450 case 2: // WORD aligned
4451 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004453 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004455 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4456 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004457 break;
4458 default: // Byte aligned
4459 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004460 break;
4461 }
4462
Rafael Espindola068317b2007-09-28 12:53:01 +00004463 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4464 SDOperand Count = DAG.getConstant(Size / UBytes, getPointerTy());
4465 BytesLeft = Size % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00004466
Evan Cheng0db9fe62006-04-25 20:13:52 +00004467 SDOperand InFlag(0, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004468 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4469 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004470 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004471 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004472 Dest, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004473 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004474 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004475 Source, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 InFlag = Chain.getValue(1);
4477
Chris Lattnerd96d0722007-02-25 06:40:16 +00004478 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004479 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004480 Ops.push_back(Chain);
4481 Ops.push_back(DAG.getValueType(AVT));
4482 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004483 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004484
Rafael Espindola068317b2007-09-28 12:53:01 +00004485 if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004486 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola068317b2007-09-28 12:53:01 +00004487 unsigned Offset = Size - BytesLeft;
4488 SDOperand DstAddr = Dest;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004489 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola068317b2007-09-28 12:53:01 +00004490 SDOperand SrcAddr = Source;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004491 MVT::ValueType SrcVT = SrcAddr.getValueType();
4492 SDOperand Value;
Evan Cheng25ab6902006-09-08 06:48:29 +00004493 if (BytesLeft >= 4) {
4494 Value = DAG.getLoad(MVT::i32, Chain,
4495 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4496 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004497 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004498 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004499 Chain = DAG.getStore(Chain, Value,
4500 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4501 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004502 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004503 BytesLeft -= 4;
4504 Offset += 4;
4505 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004506 if (BytesLeft >= 2) {
4507 Value = DAG.getLoad(MVT::i16, Chain,
4508 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4509 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004510 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004512 Chain = DAG.getStore(Chain, Value,
4513 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4514 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004515 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004516 BytesLeft -= 2;
4517 Offset += 2;
Evan Chengb067a1e2006-03-31 19:22:53 +00004518 }
4519
Evan Cheng0db9fe62006-04-25 20:13:52 +00004520 if (BytesLeft == 1) {
4521 Value = DAG.getLoad(MVT::i8, Chain,
4522 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4523 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004524 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004525 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004526 Chain = DAG.getStore(Chain, Value,
4527 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4528 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004529 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 }
Evan Chengb067a1e2006-03-31 19:22:53 +00004531 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004532
4533 return Chain;
4534}
4535
Chris Lattner27a6c732007-11-24 07:07:01 +00004536/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
4537SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Chris Lattnerd96d0722007-02-25 06:40:16 +00004538 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner27a6c732007-11-24 07:07:01 +00004539 SDOperand TheChain = N->getOperand(0);
4540 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004541 if (Subtarget->is64Bit()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004542 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4543 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
4544 MVT::i64, rax.getValue(2));
4545 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004546 DAG.getConstant(32, MVT::i8));
Chris Lattner5a88b832007-02-25 07:10:00 +00004547 SDOperand Ops[] = {
Chris Lattner27a6c732007-11-24 07:07:01 +00004548 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Chris Lattner5a88b832007-02-25 07:10:00 +00004549 };
Chris Lattnerd96d0722007-02-25 06:40:16 +00004550
4551 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner27a6c732007-11-24 07:07:01 +00004552 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004553 }
Chris Lattner5a88b832007-02-25 07:10:00 +00004554
Chris Lattner27a6c732007-11-24 07:07:01 +00004555 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4556 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
4557 MVT::i32, eax.getValue(2));
4558 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
4559 SDOperand Ops[] = { eax, edx };
4560 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
4561
4562 // Use a MERGE_VALUES to return the value and chain.
4563 Ops[1] = edx.getValue(1);
4564 Tys = DAG.getVTList(MVT::i64, MVT::Other);
4565 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004566}
4567
4568SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00004569 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4570
Evan Cheng25ab6902006-09-08 06:48:29 +00004571 if (!Subtarget->is64Bit()) {
4572 // vastart just stores the address of the VarArgsFrameIndex slot into the
4573 // memory location argument.
4574 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004575 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4576 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004577 }
4578
4579 // __va_list_tag:
4580 // gp_offset (0 - 6 * 8)
4581 // fp_offset (48 - 48 + 8 * 16)
4582 // overflow_arg_area (point to parameters coming in memory).
4583 // reg_save_area
Chris Lattner5a88b832007-02-25 07:10:00 +00004584 SmallVector<SDOperand, 8> MemOps;
Evan Cheng25ab6902006-09-08 06:48:29 +00004585 SDOperand FIN = Op.getOperand(1);
4586 // Store gp_offset
Evan Cheng786225a2006-10-05 23:01:46 +00004587 SDOperand Store = DAG.getStore(Op.getOperand(0),
4588 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004589 FIN, SV->getValue(), SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004590 MemOps.push_back(Store);
4591
4592 // Store fp_offset
4593 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4594 DAG.getConstant(4, getPointerTy()));
Evan Cheng786225a2006-10-05 23:01:46 +00004595 Store = DAG.getStore(Op.getOperand(0),
4596 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004597 FIN, SV->getValue(), SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004598 MemOps.push_back(Store);
4599
4600 // Store ptr to overflow_arg_area
4601 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4602 DAG.getConstant(4, getPointerTy()));
4603 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004604 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4605 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004606 MemOps.push_back(Store);
4607
4608 // Store ptr to reg_save_area.
4609 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4610 DAG.getConstant(8, getPointerTy()));
4611 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004612 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4613 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004614 MemOps.push_back(Store);
4615 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004616}
4617
Evan Chengae642192007-03-02 23:16:35 +00004618SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4619 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4620 SDOperand Chain = Op.getOperand(0);
4621 SDOperand DstPtr = Op.getOperand(1);
4622 SDOperand SrcPtr = Op.getOperand(2);
4623 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4624 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4625
4626 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4627 SrcSV->getValue(), SrcSV->getOffset());
4628 Chain = SrcPtr.getValue(1);
4629 for (unsigned i = 0; i < 3; ++i) {
4630 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4631 SrcSV->getValue(), SrcSV->getOffset());
4632 Chain = Val.getValue(1);
4633 Chain = DAG.getStore(Chain, Val, DstPtr,
4634 DstSV->getValue(), DstSV->getOffset());
4635 if (i == 2)
4636 break;
4637 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4638 DAG.getConstant(8, getPointerTy()));
4639 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4640 DAG.getConstant(8, getPointerTy()));
4641 }
4642 return Chain;
4643}
4644
Evan Cheng0db9fe62006-04-25 20:13:52 +00004645SDOperand
4646X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4647 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4648 switch (IntNo) {
4649 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng6be2c582006-04-05 23:38:46 +00004650 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004651 case Intrinsic::x86_sse_comieq_ss:
4652 case Intrinsic::x86_sse_comilt_ss:
4653 case Intrinsic::x86_sse_comile_ss:
4654 case Intrinsic::x86_sse_comigt_ss:
4655 case Intrinsic::x86_sse_comige_ss:
4656 case Intrinsic::x86_sse_comineq_ss:
4657 case Intrinsic::x86_sse_ucomieq_ss:
4658 case Intrinsic::x86_sse_ucomilt_ss:
4659 case Intrinsic::x86_sse_ucomile_ss:
4660 case Intrinsic::x86_sse_ucomigt_ss:
4661 case Intrinsic::x86_sse_ucomige_ss:
4662 case Intrinsic::x86_sse_ucomineq_ss:
4663 case Intrinsic::x86_sse2_comieq_sd:
4664 case Intrinsic::x86_sse2_comilt_sd:
4665 case Intrinsic::x86_sse2_comile_sd:
4666 case Intrinsic::x86_sse2_comigt_sd:
4667 case Intrinsic::x86_sse2_comige_sd:
4668 case Intrinsic::x86_sse2_comineq_sd:
4669 case Intrinsic::x86_sse2_ucomieq_sd:
4670 case Intrinsic::x86_sse2_ucomilt_sd:
4671 case Intrinsic::x86_sse2_ucomile_sd:
4672 case Intrinsic::x86_sse2_ucomigt_sd:
4673 case Intrinsic::x86_sse2_ucomige_sd:
4674 case Intrinsic::x86_sse2_ucomineq_sd: {
4675 unsigned Opc = 0;
4676 ISD::CondCode CC = ISD::SETCC_INVALID;
4677 switch (IntNo) {
4678 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004679 case Intrinsic::x86_sse_comieq_ss:
4680 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004681 Opc = X86ISD::COMI;
4682 CC = ISD::SETEQ;
4683 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004684 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004685 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004686 Opc = X86ISD::COMI;
4687 CC = ISD::SETLT;
4688 break;
4689 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004690 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691 Opc = X86ISD::COMI;
4692 CC = ISD::SETLE;
4693 break;
4694 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004695 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004696 Opc = X86ISD::COMI;
4697 CC = ISD::SETGT;
4698 break;
4699 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004700 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004701 Opc = X86ISD::COMI;
4702 CC = ISD::SETGE;
4703 break;
4704 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004705 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706 Opc = X86ISD::COMI;
4707 CC = ISD::SETNE;
4708 break;
4709 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004710 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004711 Opc = X86ISD::UCOMI;
4712 CC = ISD::SETEQ;
4713 break;
4714 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004715 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 Opc = X86ISD::UCOMI;
4717 CC = ISD::SETLT;
4718 break;
4719 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004720 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 Opc = X86ISD::UCOMI;
4722 CC = ISD::SETLE;
4723 break;
4724 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004725 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 Opc = X86ISD::UCOMI;
4727 CC = ISD::SETGT;
4728 break;
4729 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004730 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731 Opc = X86ISD::UCOMI;
4732 CC = ISD::SETGE;
4733 break;
4734 case Intrinsic::x86_sse_ucomineq_ss:
4735 case Intrinsic::x86_sse2_ucomineq_sd:
4736 Opc = X86ISD::UCOMI;
4737 CC = ISD::SETNE;
4738 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004739 }
Evan Cheng734503b2006-09-11 02:19:56 +00004740
Evan Cheng0db9fe62006-04-25 20:13:52 +00004741 unsigned X86CC;
Chris Lattnerf9570512006-09-13 03:22:10 +00004742 SDOperand LHS = Op.getOperand(1);
4743 SDOperand RHS = Op.getOperand(2);
4744 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004745
Evan Chenge5f62042007-09-29 00:00:36 +00004746 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4747 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4748 DAG.getConstant(X86CC, MVT::i8), Cond);
4749 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00004750 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00004751 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004752}
Evan Cheng72261582005-12-20 06:22:03 +00004753
Nate Begemanbcc5f362007-01-29 22:58:52 +00004754SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4755 // Depths > 0 not supported yet!
4756 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4757 return SDOperand();
4758
4759 // Just load the return address
4760 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4761 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4762}
4763
4764SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4765 // Depths > 0 not supported yet!
4766 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4767 return SDOperand();
4768
4769 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4770 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4771 DAG.getConstant(4, getPointerTy()));
4772}
4773
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004774SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4775 SelectionDAG &DAG) {
4776 // Is not yet supported on x86-64
4777 if (Subtarget->is64Bit())
4778 return SDOperand();
4779
4780 return DAG.getConstant(8, getPointerTy());
4781}
4782
4783SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4784{
4785 assert(!Subtarget->is64Bit() &&
4786 "Lowering of eh_return builtin is not supported yet on x86-64");
4787
4788 MachineFunction &MF = DAG.getMachineFunction();
4789 SDOperand Chain = Op.getOperand(0);
4790 SDOperand Offset = Op.getOperand(1);
4791 SDOperand Handler = Op.getOperand(2);
4792
4793 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4794 getPointerTy());
4795
4796 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4797 DAG.getConstant(-4UL, getPointerTy()));
4798 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4799 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4800 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner84bc5422007-12-31 04:13:23 +00004801 MF.getRegInfo().addLiveOut(X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004802
4803 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4804 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4805}
4806
Duncan Sandsb116fac2007-07-27 20:02:49 +00004807SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4808 SelectionDAG &DAG) {
4809 SDOperand Root = Op.getOperand(0);
4810 SDOperand Trmp = Op.getOperand(1); // trampoline
4811 SDOperand FPtr = Op.getOperand(2); // nested function
4812 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4813
4814 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4815
4816 if (Subtarget->is64Bit()) {
4817 return SDOperand(); // not yet supported
4818 } else {
4819 Function *Func = (Function *)
4820 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4821 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00004822 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004823
4824 switch (CC) {
4825 default:
4826 assert(0 && "Unsupported calling convention");
4827 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00004828 case CallingConv::X86_StdCall: {
4829 // Pass 'nest' parameter in ECX.
4830 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00004831 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004832
4833 // Check that ECX wasn't needed by an 'inreg' parameter.
4834 const FunctionType *FTy = Func->getFunctionType();
Duncan Sandsdc024672007-11-27 13:23:08 +00004835 const ParamAttrsList *Attrs = Func->getParamAttrs();
Duncan Sandsb116fac2007-07-27 20:02:49 +00004836
4837 if (Attrs && !Func->isVarArg()) {
4838 unsigned InRegCount = 0;
4839 unsigned Idx = 1;
4840
4841 for (FunctionType::param_iterator I = FTy->param_begin(),
4842 E = FTy->param_end(); I != E; ++I, ++Idx)
4843 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4844 // FIXME: should only count parameters that are lowered to integers.
4845 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4846
4847 if (InRegCount > 2) {
4848 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4849 abort();
4850 }
4851 }
4852 break;
4853 }
4854 case CallingConv::X86_FastCall:
4855 // Pass 'nest' parameter in EAX.
4856 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00004857 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004858 break;
4859 }
4860
Duncan Sandsee465742007-08-29 19:01:20 +00004861 const X86InstrInfo *TII =
4862 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
4863
Duncan Sandsb116fac2007-07-27 20:02:49 +00004864 SDOperand OutChains[4];
4865 SDOperand Addr, Disp;
4866
4867 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4868 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4869
Duncan Sandsee465742007-08-29 19:01:20 +00004870 unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Chris Lattner48b01332007-12-16 20:26:54 +00004871 unsigned char N86Reg = ((X86RegisterInfo*)RegInfo)->getX86RegNum(NestReg);
Duncan Sandsee465742007-08-29 19:01:20 +00004872 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Duncan Sandsb116fac2007-07-27 20:02:49 +00004873 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4874
4875 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4876 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4877 TrmpSV->getOffset() + 1, false, 1);
4878
Duncan Sandsee465742007-08-29 19:01:20 +00004879 unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsb116fac2007-07-27 20:02:49 +00004880 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4881 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4882 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4883
4884 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4885 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4886 TrmpSV->getOffset() + 6, false, 1);
4887
Duncan Sandsf7331b32007-09-11 14:10:23 +00004888 SDOperand Ops[] =
4889 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
4890 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00004891 }
4892}
4893
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00004894SDOperand X86TargetLowering::LowerFLT_ROUNDS(SDOperand Op, SelectionDAG &DAG) {
4895 /*
4896 The rounding mode is in bits 11:10 of FPSR, and has the following
4897 settings:
4898 00 Round to nearest
4899 01 Round to -inf
4900 10 Round to +inf
4901 11 Round to 0
4902
4903 FLT_ROUNDS, on the other hand, expects the following:
4904 -1 Undefined
4905 0 Round to 0
4906 1 Round to nearest
4907 2 Round to +inf
4908 3 Round to -inf
4909
4910 To perform the conversion, we do:
4911 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
4912 */
4913
4914 MachineFunction &MF = DAG.getMachineFunction();
4915 const TargetMachine &TM = MF.getTarget();
4916 const TargetFrameInfo &TFI = *TM.getFrameInfo();
4917 unsigned StackAlignment = TFI.getStackAlignment();
4918 MVT::ValueType VT = Op.getValueType();
4919
4920 // Save FP Control Word to stack slot
4921 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
4922 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4923
4924 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
4925 DAG.getEntryNode(), StackSlot);
4926
4927 // Load FP Control Word from stack slot
4928 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
4929
4930 // Transform as necessary
4931 SDOperand CWD1 =
4932 DAG.getNode(ISD::SRL, MVT::i16,
4933 DAG.getNode(ISD::AND, MVT::i16,
4934 CWD, DAG.getConstant(0x800, MVT::i16)),
4935 DAG.getConstant(11, MVT::i8));
4936 SDOperand CWD2 =
4937 DAG.getNode(ISD::SRL, MVT::i16,
4938 DAG.getNode(ISD::AND, MVT::i16,
4939 CWD, DAG.getConstant(0x400, MVT::i16)),
4940 DAG.getConstant(9, MVT::i8));
4941
4942 SDOperand RetVal =
4943 DAG.getNode(ISD::AND, MVT::i16,
4944 DAG.getNode(ISD::ADD, MVT::i16,
4945 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
4946 DAG.getConstant(1, MVT::i16)),
4947 DAG.getConstant(3, MVT::i16));
4948
4949
4950 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
4951 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
4952}
4953
Evan Cheng18efe262007-12-14 02:13:44 +00004954SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
4955 MVT::ValueType VT = Op.getValueType();
4956 MVT::ValueType OpVT = VT;
4957 unsigned NumBits = MVT::getSizeInBits(VT);
4958
4959 Op = Op.getOperand(0);
4960 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00004961 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00004962 OpVT = MVT::i32;
4963 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
4964 }
Evan Cheng18efe262007-12-14 02:13:44 +00004965
Evan Cheng152804e2007-12-14 08:30:15 +00004966 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
4967 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
4968 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
4969
4970 // If src is zero (i.e. bsr sets ZF), returns NumBits.
4971 SmallVector<SDOperand, 4> Ops;
4972 Ops.push_back(Op);
4973 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
4974 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
4975 Ops.push_back(Op.getValue(1));
4976 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
4977
4978 // Finally xor with NumBits-1.
4979 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
4980
Evan Cheng18efe262007-12-14 02:13:44 +00004981 if (VT == MVT::i8)
4982 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
4983 return Op;
4984}
4985
4986SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
4987 MVT::ValueType VT = Op.getValueType();
4988 MVT::ValueType OpVT = VT;
Evan Cheng152804e2007-12-14 08:30:15 +00004989 unsigned NumBits = MVT::getSizeInBits(VT);
Evan Cheng18efe262007-12-14 02:13:44 +00004990
4991 Op = Op.getOperand(0);
4992 if (VT == MVT::i8) {
4993 OpVT = MVT::i32;
4994 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
4995 }
Evan Cheng152804e2007-12-14 08:30:15 +00004996
4997 // Issue a bsf (scan bits forward) which also sets EFLAGS.
4998 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
4999 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5000
5001 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5002 SmallVector<SDOperand, 4> Ops;
5003 Ops.push_back(Op);
5004 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5005 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5006 Ops.push_back(Op.getValue(1));
5007 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5008
Evan Cheng18efe262007-12-14 02:13:44 +00005009 if (VT == MVT::i8)
5010 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5011 return Op;
5012}
5013
Evan Cheng0db9fe62006-04-25 20:13:52 +00005014/// LowerOperation - Provide custom lowering hooks for some operations.
5015///
5016SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5017 switch (Op.getOpcode()) {
5018 default: assert(0 && "Should not custom lower this!");
5019 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5020 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5021 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5022 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5023 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5024 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5025 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005026 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005027 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5028 case ISD::SHL_PARTS:
5029 case ISD::SRA_PARTS:
5030 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5031 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5032 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5033 case ISD::FABS: return LowerFABS(Op, DAG);
5034 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005035 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00005036 case ISD::SETCC: return LowerSETCC(Op, DAG);
5037 case ISD::SELECT: return LowerSELECT(Op, DAG);
5038 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00005040 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00005042 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5044 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00005046 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00005048 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5049 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005050 case ISD::FRAME_TO_ARGS_OFFSET:
5051 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005052 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005053 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005054 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005055 case ISD::FLT_ROUNDS: return LowerFLT_ROUNDS(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00005056 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5057 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005058
5059 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5060 case ISD::READCYCLECOUNTER:
5061 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 }
Chris Lattner27a6c732007-11-24 07:07:01 +00005063}
5064
5065/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5066SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5067 switch (N->getOpcode()) {
5068 default: assert(0 && "Should not custom lower this!");
5069 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5070 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
5071 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072}
5073
Evan Cheng72261582005-12-20 06:22:03 +00005074const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5075 switch (Opcode) {
5076 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00005077 case X86ISD::BSF: return "X86ISD::BSF";
5078 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00005079 case X86ISD::SHLD: return "X86ISD::SHLD";
5080 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00005081 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005082 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00005083 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005084 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00005085 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00005086 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00005087 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5088 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5089 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00005090 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00005091 case X86ISD::FST: return "X86ISD::FST";
5092 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chengb077b842005-12-21 02:39:21 +00005093 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng72261582005-12-20 06:22:03 +00005094 case X86ISD::CALL: return "X86ISD::CALL";
5095 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5096 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5097 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00005098 case X86ISD::COMI: return "X86ISD::COMI";
5099 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00005100 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00005101 case X86ISD::CMOV: return "X86ISD::CMOV";
5102 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00005103 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00005104 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5105 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00005106 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00005107 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chengbc4832b2006-03-24 23:15:12 +00005108 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengb067a1e2006-03-31 19:22:53 +00005109 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng653159f2006-03-31 21:55:24 +00005110 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng8ca29322006-11-10 21:43:37 +00005111 case X86ISD::FMAX: return "X86ISD::FMAX";
5112 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00005113 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5114 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005115 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5116 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005117 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005118 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005119 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng72261582005-12-20 06:22:03 +00005120 }
5121}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005122
Chris Lattnerc9addb72007-03-30 23:15:24 +00005123// isLegalAddressingMode - Return true if the addressing mode represented
5124// by AM is legal for this target, for a load/store of the specified type.
5125bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5126 const Type *Ty) const {
5127 // X86 supports extremely general addressing modes.
5128
5129 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5130 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5131 return false;
5132
5133 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00005134 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00005135 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5136 return false;
Evan Cheng52787842007-08-01 23:46:47 +00005137
5138 // X86-64 only supports addr of globals in small code model.
5139 if (Subtarget->is64Bit()) {
5140 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5141 return false;
5142 // If lower 4G is not available, then we must use rip-relative addressing.
5143 if (AM.BaseOffs || AM.Scale > 1)
5144 return false;
5145 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00005146 }
5147
5148 switch (AM.Scale) {
5149 case 0:
5150 case 1:
5151 case 2:
5152 case 4:
5153 case 8:
5154 // These scales always work.
5155 break;
5156 case 3:
5157 case 5:
5158 case 9:
5159 // These scales are formed with basereg+scalereg. Only accept if there is
5160 // no basereg yet.
5161 if (AM.HasBaseReg)
5162 return false;
5163 break;
5164 default: // Other stuff never works.
5165 return false;
5166 }
5167
5168 return true;
5169}
5170
5171
Evan Cheng2bd122c2007-10-26 01:56:11 +00005172bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5173 if (!Ty1->isInteger() || !Ty2->isInteger())
5174 return false;
Evan Chenge127a732007-10-29 07:57:50 +00005175 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5176 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5177 if (NumBits1 <= NumBits2)
5178 return false;
5179 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00005180}
5181
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005182bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5183 MVT::ValueType VT2) const {
5184 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5185 return false;
5186 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5187 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5188 if (NumBits1 <= NumBits2)
5189 return false;
5190 return Subtarget->is64Bit() || NumBits1 < 64;
5191}
Evan Cheng2bd122c2007-10-26 01:56:11 +00005192
Evan Cheng60c07e12006-07-05 22:17:51 +00005193/// isShuffleMaskLegal - Targets can use this to indicate that they only
5194/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5195/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5196/// are assumed to be legal.
5197bool
5198X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5199 // Only do shuffles on 128-bit vector types for now.
5200 if (MVT::getSizeInBits(VT) == 64) return false;
5201 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng49892af2007-06-19 00:02:56 +00005202 isIdentityMask(Mask.Val) ||
5203 isIdentityMask(Mask.Val, true) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005204 isSplatMask(Mask.Val) ||
5205 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5206 X86::isUNPCKLMask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005207 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005208 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005209 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng60c07e12006-07-05 22:17:51 +00005210}
5211
5212bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5213 MVT::ValueType EVT,
5214 SelectionDAG &DAG) const {
5215 unsigned NumElts = BVOps.size();
5216 // Only do shuffles on 128-bit vector types for now.
5217 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5218 if (NumElts == 2) return true;
5219 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00005220 return (isMOVLMask(&BVOps[0], 4) ||
5221 isCommutedMOVL(&BVOps[0], 4, true) ||
5222 isSHUFPMask(&BVOps[0], 4) ||
5223 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00005224 }
5225 return false;
5226}
5227
5228//===----------------------------------------------------------------------===//
5229// X86 Scheduler Hooks
5230//===----------------------------------------------------------------------===//
5231
5232MachineBasicBlock *
5233X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5234 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005235 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00005236 switch (MI->getOpcode()) {
5237 default: assert(false && "Unexpected instr type to insert");
5238 case X86::CMOV_FR32:
5239 case X86::CMOV_FR64:
5240 case X86::CMOV_V4F32:
5241 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00005242 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005243 // To "insert" a SELECT_CC instruction, we actually have to insert the
5244 // diamond control-flow pattern. The incoming instruction knows the
5245 // destination vreg to set, the condition code register to branch on, the
5246 // true/false values to select between, and a branch opcode to use.
5247 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5248 ilist<MachineBasicBlock>::iterator It = BB;
5249 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005250
Evan Cheng60c07e12006-07-05 22:17:51 +00005251 // thisMBB:
5252 // ...
5253 // TrueVal = ...
5254 // cmpTY ccX, r1, r2
5255 // bCC copy1MBB
5256 // fallthrough --> copy0MBB
5257 MachineBasicBlock *thisMBB = BB;
5258 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5259 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005260 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00005261 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00005262 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng60c07e12006-07-05 22:17:51 +00005263 MachineFunction *F = BB->getParent();
5264 F->getBasicBlockList().insert(It, copy0MBB);
5265 F->getBasicBlockList().insert(It, sinkMBB);
5266 // Update machine-CFG edges by first adding all successors of the current
5267 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005268 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng60c07e12006-07-05 22:17:51 +00005269 e = BB->succ_end(); i != e; ++i)
5270 sinkMBB->addSuccessor(*i);
5271 // Next, remove all successors of the current block, and add the true
5272 // and fallthrough blocks as its successors.
5273 while(!BB->succ_empty())
5274 BB->removeSuccessor(BB->succ_begin());
5275 BB->addSuccessor(copy0MBB);
5276 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005277
Evan Cheng60c07e12006-07-05 22:17:51 +00005278 // copy0MBB:
5279 // %FalseValue = ...
5280 // # fallthrough to sinkMBB
5281 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005282
Evan Cheng60c07e12006-07-05 22:17:51 +00005283 // Update machine-CFG edges
5284 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005285
Evan Cheng60c07e12006-07-05 22:17:51 +00005286 // sinkMBB:
5287 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5288 // ...
5289 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00005290 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00005291 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5292 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5293
5294 delete MI; // The pseudo instruction is gone now.
5295 return BB;
5296 }
5297
Dale Johannesen849f2142007-07-03 00:53:03 +00005298 case X86::FP32_TO_INT16_IN_MEM:
5299 case X86::FP32_TO_INT32_IN_MEM:
5300 case X86::FP32_TO_INT64_IN_MEM:
5301 case X86::FP64_TO_INT16_IN_MEM:
5302 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00005303 case X86::FP64_TO_INT64_IN_MEM:
5304 case X86::FP80_TO_INT16_IN_MEM:
5305 case X86::FP80_TO_INT32_IN_MEM:
5306 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005307 // Change the floating point control register to use "round towards zero"
5308 // mode when truncating to an integer value.
5309 MachineFunction *F = BB->getParent();
5310 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005311 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005312
5313 // Load the old value of the high byte of the control word...
5314 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00005315 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005316 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005317
5318 // Set the high part to be round to zero...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005319 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5320 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00005321
5322 // Reload the modified control word now...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005323 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005324
5325 // Restore the memory image of control word to original value
Evan Chengc0f64ff2006-11-27 23:37:22 +00005326 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5327 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00005328
5329 // Get the X86 opcode to use.
5330 unsigned Opc;
5331 switch (MI->getOpcode()) {
5332 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00005333 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5334 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5335 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5336 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5337 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5338 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00005339 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5340 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5341 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00005342 }
5343
5344 X86AddressMode AM;
5345 MachineOperand &Op = MI->getOperand(0);
5346 if (Op.isRegister()) {
5347 AM.BaseType = X86AddressMode::RegBase;
5348 AM.Base.Reg = Op.getReg();
5349 } else {
5350 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00005351 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00005352 }
5353 Op = MI->getOperand(1);
5354 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005355 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005356 Op = MI->getOperand(2);
5357 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005358 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005359 Op = MI->getOperand(3);
5360 if (Op.isGlobalAddress()) {
5361 AM.GV = Op.getGlobal();
5362 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00005363 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005364 }
Evan Chengc0f64ff2006-11-27 23:37:22 +00005365 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5366 .addReg(MI->getOperand(4).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00005367
5368 // Reload the original control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +00005369 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005370
5371 delete MI; // The pseudo instruction is gone now.
5372 return BB;
5373 }
5374 }
5375}
5376
5377//===----------------------------------------------------------------------===//
5378// X86 Optimization Hooks
5379//===----------------------------------------------------------------------===//
5380
Nate Begeman368e18d2006-02-16 21:11:51 +00005381void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5382 uint64_t Mask,
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005383 uint64_t &KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00005384 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005385 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00005386 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005387 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00005388 assert((Opc >= ISD::BUILTIN_OP_END ||
5389 Opc == ISD::INTRINSIC_WO_CHAIN ||
5390 Opc == ISD::INTRINSIC_W_CHAIN ||
5391 Opc == ISD::INTRINSIC_VOID) &&
5392 "Should use MaskedValueIsZero if you don't know whether Op"
5393 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005394
Evan Cheng865f0602006-04-05 06:11:20 +00005395 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005396 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00005397 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005398 case X86ISD::SETCC:
Nate Begeman368e18d2006-02-16 21:11:51 +00005399 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5400 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005401 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005402}
Chris Lattner259e97c2006-01-31 19:43:35 +00005403
Evan Cheng206ee9d2006-07-07 08:33:52 +00005404/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5405/// element of the result of the vector shuffle.
5406static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5407 MVT::ValueType VT = N->getValueType(0);
5408 SDOperand PermMask = N->getOperand(2);
5409 unsigned NumElems = PermMask.getNumOperands();
5410 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5411 i %= NumElems;
5412 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5413 return (i == 0)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005414 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005415 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5416 SDOperand Idx = PermMask.getOperand(i);
5417 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman51eaa862007-06-14 22:58:02 +00005418 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005419 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5420 }
5421 return SDOperand();
5422}
5423
5424/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5425/// node is a GlobalAddress + an offset.
5426static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Cheng0085a282006-11-30 21:55:46 +00005427 unsigned Opc = N->getOpcode();
Evan Cheng19f2ffc2006-12-05 04:01:03 +00005428 if (Opc == X86ISD::Wrapper) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005429 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5430 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5431 return true;
5432 }
Evan Cheng0085a282006-11-30 21:55:46 +00005433 } else if (Opc == ISD::ADD) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005434 SDOperand N1 = N->getOperand(0);
5435 SDOperand N2 = N->getOperand(1);
5436 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5437 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5438 if (V) {
5439 Offset += V->getSignExtended();
5440 return true;
5441 }
5442 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5443 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5444 if (V) {
5445 Offset += V->getSignExtended();
5446 return true;
5447 }
5448 }
5449 }
5450 return false;
5451}
5452
5453/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5454/// + Dist * Size.
5455static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5456 MachineFrameInfo *MFI) {
5457 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5458 return false;
5459
5460 SDOperand Loc = N->getOperand(1);
5461 SDOperand BaseLoc = Base->getOperand(1);
5462 if (Loc.getOpcode() == ISD::FrameIndex) {
5463 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5464 return false;
Dan Gohman275769a2007-07-23 20:24:29 +00005465 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5466 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng206ee9d2006-07-07 08:33:52 +00005467 int FS = MFI->getObjectSize(FI);
5468 int BFS = MFI->getObjectSize(BFI);
5469 if (FS != BFS || FS != Size) return false;
5470 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5471 } else {
5472 GlobalValue *GV1 = NULL;
5473 GlobalValue *GV2 = NULL;
5474 int64_t Offset1 = 0;
5475 int64_t Offset2 = 0;
5476 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5477 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5478 if (isGA1 && isGA2 && GV1 == GV2)
5479 return Offset1 == (Offset2 + Dist*Size);
5480 }
5481
5482 return false;
5483}
5484
Evan Cheng1e60c092006-07-10 21:37:44 +00005485static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5486 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005487 GlobalValue *GV;
5488 int64_t Offset;
5489 if (isGAPlusOffset(Base, GV, Offset))
5490 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5491 else {
5492 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohman275769a2007-07-23 20:24:29 +00005493 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng1e60c092006-07-10 21:37:44 +00005494 if (BFI < 0)
5495 // Fixed objects do not specify alignment, however the offsets are known.
5496 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5497 (MFI->getObjectOffset(BFI) % 16) == 0);
5498 else
5499 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng206ee9d2006-07-07 08:33:52 +00005500 }
5501 return false;
5502}
5503
5504
5505/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5506/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5507/// if the load addresses are consecutive, non-overlapping, and in the right
5508/// order.
Evan Cheng1e60c092006-07-10 21:37:44 +00005509static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5510 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005511 MachineFunction &MF = DAG.getMachineFunction();
5512 MachineFrameInfo *MFI = MF.getFrameInfo();
5513 MVT::ValueType VT = N->getValueType(0);
Dan Gohman51eaa862007-06-14 22:58:02 +00005514 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005515 SDOperand PermMask = N->getOperand(2);
5516 int NumElems = (int)PermMask.getNumOperands();
5517 SDNode *Base = NULL;
5518 for (int i = 0; i < NumElems; ++i) {
5519 SDOperand Idx = PermMask.getOperand(i);
5520 if (Idx.getOpcode() == ISD::UNDEF) {
5521 if (!Base) return SDOperand();
5522 } else {
5523 SDOperand Arg =
5524 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Cheng466685d2006-10-09 20:57:25 +00005525 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng206ee9d2006-07-07 08:33:52 +00005526 return SDOperand();
5527 if (!Base)
5528 Base = Arg.Val;
5529 else if (!isConsecutiveLoad(Arg.Val, Base,
5530 i, MVT::getSizeInBits(EVT)/8,MFI))
5531 return SDOperand();
5532 }
5533 }
5534
Evan Cheng1e60c092006-07-10 21:37:44 +00005535 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohmand3006222007-07-27 17:16:43 +00005536 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Cheng466685d2006-10-09 20:57:25 +00005537 if (isAlign16) {
Evan Cheng466685d2006-10-09 20:57:25 +00005538 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohmand3006222007-07-27 17:16:43 +00005539 LD->getSrcValueOffset(), LD->isVolatile());
Evan Cheng466685d2006-10-09 20:57:25 +00005540 } else {
Dan Gohmand3006222007-07-27 17:16:43 +00005541 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5542 LD->getSrcValueOffset(), LD->isVolatile(),
5543 LD->getAlignment());
Evan Cheng311ace02006-08-11 07:35:45 +00005544 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00005545}
5546
Chris Lattner83e6c992006-10-04 06:57:07 +00005547/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5548static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5549 const X86Subtarget *Subtarget) {
5550 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005551
Chris Lattner83e6c992006-10-04 06:57:07 +00005552 // If we have SSE[12] support, try to form min/max nodes.
5553 if (Subtarget->hasSSE2() &&
5554 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5555 if (Cond.getOpcode() == ISD::SETCC) {
5556 // Get the LHS/RHS of the select.
5557 SDOperand LHS = N->getOperand(1);
5558 SDOperand RHS = N->getOperand(2);
5559 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005560
Evan Cheng8ca29322006-11-10 21:43:37 +00005561 unsigned Opcode = 0;
Chris Lattner83e6c992006-10-04 06:57:07 +00005562 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005563 switch (CC) {
5564 default: break;
5565 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5566 case ISD::SETULE:
5567 case ISD::SETLE:
5568 if (!UnsafeFPMath) break;
5569 // FALL THROUGH.
5570 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5571 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005572 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005573 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005574
Chris Lattner1907a7b2006-10-05 04:11:26 +00005575 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5576 case ISD::SETUGT:
5577 case ISD::SETGT:
5578 if (!UnsafeFPMath) break;
5579 // FALL THROUGH.
5580 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5581 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005582 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005583 break;
5584 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005585 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005586 switch (CC) {
5587 default: break;
5588 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5589 case ISD::SETUGT:
5590 case ISD::SETGT:
5591 if (!UnsafeFPMath) break;
5592 // FALL THROUGH.
5593 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5594 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005595 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005596 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005597
Chris Lattner1907a7b2006-10-05 04:11:26 +00005598 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5599 case ISD::SETULE:
5600 case ISD::SETLE:
5601 if (!UnsafeFPMath) break;
5602 // FALL THROUGH.
5603 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5604 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005605 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005606 break;
5607 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005608 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005609
Evan Cheng8ca29322006-11-10 21:43:37 +00005610 if (Opcode)
5611 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00005612 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005613
Chris Lattner83e6c992006-10-04 06:57:07 +00005614 }
5615
5616 return SDOperand();
5617}
5618
5619
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005620SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng206ee9d2006-07-07 08:33:52 +00005621 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005622 SelectionDAG &DAG = DCI.DAG;
5623 switch (N->getOpcode()) {
5624 default: break;
5625 case ISD::VECTOR_SHUFFLE:
Evan Cheng1e60c092006-07-10 21:37:44 +00005626 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner83e6c992006-10-04 06:57:07 +00005627 case ISD::SELECT:
5628 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005629 }
5630
5631 return SDOperand();
5632}
5633
Evan Cheng60c07e12006-07-05 22:17:51 +00005634//===----------------------------------------------------------------------===//
5635// X86 Inline Assembly Support
5636//===----------------------------------------------------------------------===//
5637
Chris Lattnerf4dff842006-07-11 02:54:03 +00005638/// getConstraintType - Given a constraint letter, return the type of
5639/// constraint it is for this target.
5640X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005641X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5642 if (Constraint.size() == 1) {
5643 switch (Constraint[0]) {
5644 case 'A':
5645 case 'r':
5646 case 'R':
5647 case 'l':
5648 case 'q':
5649 case 'Q':
5650 case 'x':
5651 case 'Y':
5652 return C_RegisterClass;
5653 default:
5654 break;
5655 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00005656 }
Chris Lattner4234f572007-03-25 02:14:49 +00005657 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00005658}
5659
Chris Lattner48884cd2007-08-25 00:47:38 +00005660/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5661/// vector. If it is invalid, don't add anything to Ops.
5662void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5663 char Constraint,
5664 std::vector<SDOperand>&Ops,
5665 SelectionDAG &DAG) {
5666 SDOperand Result(0, 0);
5667
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005668 switch (Constraint) {
5669 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00005670 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00005671 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005672 if (C->getValue() <= 31) {
5673 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5674 break;
5675 }
Devang Patel84f7fd22007-03-17 00:13:28 +00005676 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005677 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00005678 case 'N':
5679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005680 if (C->getValue() <= 255) {
5681 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5682 break;
5683 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00005684 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005685 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00005686 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005687 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00005688 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5689 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5690 break;
5691 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005692
Chris Lattnerdc43a882007-05-03 16:52:29 +00005693 // If we are in non-pic codegen mode, we allow the address of a global (with
5694 // an optional displacement) to be used with 'i'.
5695 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5696 int64_t Offset = 0;
5697
5698 // Match either (GA) or (GA+C)
5699 if (GA) {
5700 Offset = GA->getOffset();
5701 } else if (Op.getOpcode() == ISD::ADD) {
5702 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5703 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5704 if (C && GA) {
5705 Offset = GA->getOffset()+C->getValue();
5706 } else {
5707 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5708 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5709 if (C && GA)
5710 Offset = GA->getOffset()+C->getValue();
5711 else
5712 C = 0, GA = 0;
5713 }
5714 }
5715
5716 if (GA) {
5717 // If addressing this global requires a load (e.g. in PIC mode), we can't
5718 // match.
5719 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5720 false))
Chris Lattner48884cd2007-08-25 00:47:38 +00005721 return;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005722
Chris Lattnerdc43a882007-05-03 16:52:29 +00005723 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5724 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00005725 Result = Op;
5726 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005727 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005728
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005729 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00005730 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005731 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00005732 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005733
5734 if (Result.Val) {
5735 Ops.push_back(Result);
5736 return;
5737 }
5738 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005739}
5740
Chris Lattner259e97c2006-01-31 19:43:35 +00005741std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00005742getRegClassForInlineAsmConstraint(const std::string &Constraint,
5743 MVT::ValueType VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00005744 if (Constraint.size() == 1) {
5745 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00005746 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00005747 default: break; // Unknown constraint letter
5748 case 'A': // EAX/EDX
5749 if (VT == MVT::i32 || VT == MVT::i64)
5750 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5751 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00005752 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5753 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00005754 if (VT == MVT::i32)
5755 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5756 else if (VT == MVT::i16)
5757 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5758 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00005759 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00005760 else if (VT == MVT::i64)
5761 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
5762 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00005763 }
5764 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005765
Chris Lattner1efa40f2006-02-22 00:56:39 +00005766 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00005767}
Chris Lattnerf76d1802006-07-31 23:26:50 +00005768
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005769std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00005770X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5771 MVT::ValueType VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00005772 // First, see if this is a constraint that directly corresponds to an LLVM
5773 // register class.
5774 if (Constraint.size() == 1) {
5775 // GCC Constraint Letters
5776 switch (Constraint[0]) {
5777 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00005778 case 'r': // GENERAL_REGS
5779 case 'R': // LEGACY_REGS
5780 case 'l': // INDEX_REGS
5781 if (VT == MVT::i64 && Subtarget->is64Bit())
5782 return std::make_pair(0U, X86::GR64RegisterClass);
5783 if (VT == MVT::i32)
5784 return std::make_pair(0U, X86::GR32RegisterClass);
5785 else if (VT == MVT::i16)
5786 return std::make_pair(0U, X86::GR16RegisterClass);
5787 else if (VT == MVT::i8)
5788 return std::make_pair(0U, X86::GR8RegisterClass);
5789 break;
Chris Lattner6c284d72007-04-12 04:14:49 +00005790 case 'y': // MMX_REGS if MMX allowed.
5791 if (!Subtarget->hasMMX()) break;
5792 return std::make_pair(0U, X86::VR64RegisterClass);
5793 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00005794 case 'Y': // SSE_REGS if SSE2 allowed
5795 if (!Subtarget->hasSSE2()) break;
5796 // FALL THROUGH.
5797 case 'x': // SSE_REGS if SSE1 allowed
5798 if (!Subtarget->hasSSE1()) break;
5799
5800 switch (VT) {
5801 default: break;
5802 // Scalar SSE types.
5803 case MVT::f32:
5804 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00005805 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00005806 case MVT::f64:
5807 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00005808 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00005809 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00005810 case MVT::v16i8:
5811 case MVT::v8i16:
5812 case MVT::v4i32:
5813 case MVT::v2i64:
5814 case MVT::v4f32:
5815 case MVT::v2f64:
5816 return std::make_pair(0U, X86::VR128RegisterClass);
5817 }
Chris Lattnerad043e82007-04-09 05:11:28 +00005818 break;
5819 }
5820 }
5821
Chris Lattnerf76d1802006-07-31 23:26:50 +00005822 // Use the default implementation in TargetLowering to convert the register
5823 // constraint into a member of a register class.
5824 std::pair<unsigned, const TargetRegisterClass*> Res;
5825 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00005826
5827 // Not found as a standard register?
5828 if (Res.second == 0) {
5829 // GCC calls "st(0)" just plain "st".
5830 if (StringsEqualNoCase("{st}", Constraint)) {
5831 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00005832 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00005833 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005834
Chris Lattner1a60aa72006-10-31 19:42:44 +00005835 return Res;
5836 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005837
Chris Lattnerf76d1802006-07-31 23:26:50 +00005838 // Otherwise, check to see if this is a register class of the wrong value
5839 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5840 // turn into {ax},{dx}.
5841 if (Res.second->hasType(VT))
5842 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005843
Chris Lattnerf76d1802006-07-31 23:26:50 +00005844 // All of the single-register GCC register classes map their values onto
5845 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5846 // really want an 8-bit or 32-bit register, map to the appropriate register
5847 // class and return the appropriate register.
5848 if (Res.second != X86::GR16RegisterClass)
5849 return Res;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005850
Chris Lattnerf76d1802006-07-31 23:26:50 +00005851 if (VT == MVT::i8) {
5852 unsigned DestReg = 0;
5853 switch (Res.first) {
5854 default: break;
5855 case X86::AX: DestReg = X86::AL; break;
5856 case X86::DX: DestReg = X86::DL; break;
5857 case X86::CX: DestReg = X86::CL; break;
5858 case X86::BX: DestReg = X86::BL; break;
5859 }
5860 if (DestReg) {
5861 Res.first = DestReg;
5862 Res.second = Res.second = X86::GR8RegisterClass;
5863 }
5864 } else if (VT == MVT::i32) {
5865 unsigned DestReg = 0;
5866 switch (Res.first) {
5867 default: break;
5868 case X86::AX: DestReg = X86::EAX; break;
5869 case X86::DX: DestReg = X86::EDX; break;
5870 case X86::CX: DestReg = X86::ECX; break;
5871 case X86::BX: DestReg = X86::EBX; break;
5872 case X86::SI: DestReg = X86::ESI; break;
5873 case X86::DI: DestReg = X86::EDI; break;
5874 case X86::BP: DestReg = X86::EBP; break;
5875 case X86::SP: DestReg = X86::ESP; break;
5876 }
5877 if (DestReg) {
5878 Res.first = DestReg;
5879 Res.second = Res.second = X86::GR32RegisterClass;
5880 }
Evan Cheng25ab6902006-09-08 06:48:29 +00005881 } else if (VT == MVT::i64) {
5882 unsigned DestReg = 0;
5883 switch (Res.first) {
5884 default: break;
5885 case X86::AX: DestReg = X86::RAX; break;
5886 case X86::DX: DestReg = X86::RDX; break;
5887 case X86::CX: DestReg = X86::RCX; break;
5888 case X86::BX: DestReg = X86::RBX; break;
5889 case X86::SI: DestReg = X86::RSI; break;
5890 case X86::DI: DestReg = X86::RDI; break;
5891 case X86::BP: DestReg = X86::RBP; break;
5892 case X86::SP: DestReg = X86::RSP; break;
5893 }
5894 if (DestReg) {
5895 Res.first = DestReg;
5896 Res.second = Res.second = X86::GR64RegisterClass;
5897 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00005898 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005899
Chris Lattnerf76d1802006-07-31 23:26:50 +00005900 return Res;
5901}