blob: 619ae22ce3e9279892279abdca56cb612a107098 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000032def X86pextrw : SDNode<"X86ISD::PEXTRW",
33 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000034def X86pinsrw : SDNode<"X86ISD::PINSRW",
35 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000036
Evan Cheng2246f842006-03-18 01:23:20 +000037//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000038// SSE pattern fragments
39//===----------------------------------------------------------------------===//
40
41def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
42def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
43
Evan Cheng2246f842006-03-18 01:23:20 +000044def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
45def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000046def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
47def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
48def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
49def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000050
Evan Cheng1b32f222006-03-30 07:33:32 +000051def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
52def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000053def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
54def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000055def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
56def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
57
Evan Cheng386031a2006-03-24 07:29:27 +000058def fp32imm0 : PatLeaf<(f32 fpimm), [{
59 return N->isExactlyValue(+0.0);
60}]>;
61
Evan Chengff65e382006-04-04 21:49:39 +000062def PSxLDQ_imm : SDNodeXForm<imm, [{
63 // Transformation function: imm >> 3
64 return getI32Imm(N->getValue() >> 3);
65}]>;
66
Evan Cheng63d33002006-03-22 08:01:21 +000067// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
68// SHUFP* etc. imm.
69def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
70 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000071}]>;
72
Evan Cheng506d3df2006-03-29 23:07:14 +000073// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
74// PSHUFHW imm.
75def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
76 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
77}]>;
78
79// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
80// PSHUFLW imm.
81def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
82 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
83}]>;
84
Evan Cheng691c9232006-03-29 19:02:40 +000085def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000086 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000087}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000088
Evan Chengd9539472006-04-14 21:59:03 +000089def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
90 return X86::isSplatMask(N);
91}]>;
92
Evan Cheng2c0dbd02006-03-24 02:58:06 +000093def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
94 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000095}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000096
Evan Cheng5ced1d82006-04-06 23:23:56 +000097def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
98 return X86::isMOVHPMask(N);
99}]>;
100
101def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
102 return X86::isMOVLPMask(N);
103}]>;
104
Evan Cheng017dcc62006-04-21 01:05:10 +0000105def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
106 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000107}]>;
108
Evan Chengd9539472006-04-14 21:59:03 +0000109def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
110 return X86::isMOVSHDUPMask(N);
111}]>;
112
113def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
114 return X86::isMOVSLDUPMask(N);
115}]>;
116
Evan Cheng0038e592006-03-28 00:39:58 +0000117def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
118 return X86::isUNPCKLMask(N);
119}]>;
120
Evan Cheng4fcb9222006-03-28 02:43:26 +0000121def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
122 return X86::isUNPCKHMask(N);
123}]>;
124
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000125def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
126 return X86::isUNPCKL_v_undef_Mask(N);
127}]>;
128
Evan Cheng0188ecb2006-03-22 18:59:22 +0000129def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000130 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000131}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000132
Evan Cheng506d3df2006-03-29 23:07:14 +0000133def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
134 return X86::isPSHUFHWMask(N);
135}], SHUFFLE_get_pshufhw_imm>;
136
137def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
138 return X86::isPSHUFLWMask(N);
139}], SHUFFLE_get_pshuflw_imm>;
140
Evan Cheng3d60df42006-04-10 22:35:16 +0000141def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
142 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000143}], SHUFFLE_get_shuf_imm>;
144
Evan Cheng14aed5e2006-03-24 01:18:28 +0000145def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
146 return X86::isSHUFPMask(N);
147}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000148
Evan Cheng3d60df42006-04-10 22:35:16 +0000149def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
150 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000151}], SHUFFLE_get_shuf_imm>;
152
Evan Cheng06a8aa12006-03-17 19:55:52 +0000153//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000154// SSE scalar FP Instructions
155//===----------------------------------------------------------------------===//
156
Evan Cheng470a6ad2006-02-22 02:26:30 +0000157// Instruction templates
158// SSI - SSE1 instructions with XS prefix.
159// SDI - SSE2 instructions with XD prefix.
160// PSI - SSE1 instructions with TB prefix.
161// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000162// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
163// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000164// S3I - SSE3 instructions with TB and OpSize prefixes.
165// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000166// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000167class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
168 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
169class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
171class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
173class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000175class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000176 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
179
Evan Cheng4b1734f2006-03-31 21:29:33 +0000180class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000181 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
184class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000185 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
186
187//===----------------------------------------------------------------------===//
188// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000189class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
190 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
191 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
192class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
193 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
194 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
195class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
196 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
197 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
198class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
199 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
200 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
201
202class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000203 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000204 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
205class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000206 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000207 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
208class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000209 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000210 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
211class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000214
215class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
216 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
217 [(set VR128:$dst, (IntId VR128:$src))]>;
218class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
219 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
220 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
221class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
222 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
223 [(set VR128:$dst, (IntId VR128:$src))]>;
224class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
225 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
226 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
227
228class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
229 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
230 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
231class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
232 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
233 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
234class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
235 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
236 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
237class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
238 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
240
Evan Cheng4b1734f2006-03-31 21:29:33 +0000241class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
242 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000243 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000244class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
245 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000246 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
247 (loadv4f32 addr:$src2))))]>;
248class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
249 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
250 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
251class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
252 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000253 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
254 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000255
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000256// Some 'special' instructions
257def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
258 "#IMPLICIT_DEF $dst",
259 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
260def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
261 "#IMPLICIT_DEF $dst",
262 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
263
264// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
265// scheduler into a branch sequence.
266let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
267 def CMOV_FR32 : I<0, Pseudo,
268 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
269 "#CMOV_FR32 PSEUDO!",
270 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
271 def CMOV_FR64 : I<0, Pseudo,
272 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
273 "#CMOV_FR64 PSEUDO!",
274 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000275 def CMOV_V4F32 : I<0, Pseudo,
276 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
277 "#CMOV_V4F32 PSEUDO!",
278 [(set VR128:$dst,
279 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
280 def CMOV_V2F64 : I<0, Pseudo,
281 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
282 "#CMOV_V2F64 PSEUDO!",
283 [(set VR128:$dst,
284 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
285 def CMOV_V2I64 : I<0, Pseudo,
286 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
287 "#CMOV_V2I64 PSEUDO!",
288 [(set VR128:$dst,
289 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000290}
291
292// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000293def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
294 "movss {$src, $dst|$dst, $src}", []>;
295def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
296 "movss {$src, $dst|$dst, $src}",
297 [(set FR32:$dst, (loadf32 addr:$src))]>;
298def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
299 "movsd {$src, $dst|$dst, $src}", []>;
300def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
301 "movsd {$src, $dst|$dst, $src}",
302 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000303
Evan Cheng470a6ad2006-02-22 02:26:30 +0000304def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000305 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000306 [(store FR32:$src, addr:$dst)]>;
307def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000308 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000309 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000310
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311// Arithmetic instructions
312let isTwoAddress = 1 in {
313let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000314def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000315 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000316 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
317def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000319 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
320def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
323def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000326}
327
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000330 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
331def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
334def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
337def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340
Evan Cheng470a6ad2006-02-22 02:26:30 +0000341def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000343 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
344def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000346 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
347def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
350def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000353
Evan Cheng470a6ad2006-02-22 02:26:30 +0000354def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000355 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000356 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
357def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
360def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
363def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366}
367
Evan Cheng8703be42006-04-04 19:12:30 +0000368def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
369 "sqrtss {$src, $dst|$dst, $src}",
370 [(set FR32:$dst, (fsqrt FR32:$src))]>;
371def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000372 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000373 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000374def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000377def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
380
Evan Cheng8703be42006-04-04 19:12:30 +0000381def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000383def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000384 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000385def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
386 "rcpss {$src, $dst|$dst, $src}", []>;
387def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
388 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000389
Evan Cheng8703be42006-04-04 19:12:30 +0000390let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000391let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000392def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
393 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000394def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
395 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000396def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
397 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000398def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
399 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000400}
401def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
402 "maxss {$src2, $dst|$dst, $src2}", []>;
403def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
404 "maxsd {$src2, $dst|$dst, $src2}", []>;
405def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
406 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000407def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
408 "minsd {$src2, $dst|$dst, $src2}", []>;
409}
Evan Chengc46349d2006-03-28 23:51:43 +0000410
411// Aliases to match intrinsics which expect XMM operand(s).
412let isTwoAddress = 1 in {
413let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000414def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
415 int_x86_sse_add_ss>;
416def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
417 int_x86_sse2_add_sd>;
418def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
419 int_x86_sse_mul_ss>;
420def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
421 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000422}
423
Evan Cheng6e967402006-04-04 00:10:53 +0000424def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
425 int_x86_sse_add_ss>;
426def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
427 int_x86_sse2_add_sd>;
428def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
429 int_x86_sse_mul_ss>;
430def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
431 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000432
Evan Cheng6e967402006-04-04 00:10:53 +0000433def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
434 int_x86_sse_div_ss>;
435def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
436 int_x86_sse_div_ss>;
437def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
438 int_x86_sse2_div_sd>;
439def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
440 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000441
Evan Cheng6e967402006-04-04 00:10:53 +0000442def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
443 int_x86_sse_sub_ss>;
444def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
445 int_x86_sse_sub_ss>;
446def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
447 int_x86_sse2_sub_sd>;
448def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
449 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000450}
451
Evan Cheng8703be42006-04-04 19:12:30 +0000452def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
453 int_x86_sse_sqrt_ss>;
454def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
455 int_x86_sse_sqrt_ss>;
456def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
457 int_x86_sse2_sqrt_sd>;
458def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
459 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000460
Evan Cheng8703be42006-04-04 19:12:30 +0000461def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
462 int_x86_sse_rsqrt_ss>;
463def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
464 int_x86_sse_rsqrt_ss>;
465def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
466 int_x86_sse_rcp_ss>;
467def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
468 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000469
470let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000471let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000472def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000473 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000474def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000475 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000476def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000477 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000478def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000479 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000480}
481def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
482 int_x86_sse_max_ss>;
483def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
484 int_x86_sse2_max_sd>;
485def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
486 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000487def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000488 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000489}
490
491// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000492def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000493 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000494 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
495def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000496 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000497 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
498def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000499 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000500 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
501def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000502 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000503 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000504def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000505 "cvtsd2ss {$src, $dst|$dst, $src}",
506 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000507def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000508 "cvtsd2ss {$src, $dst|$dst, $src}",
509 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000510def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000511 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000512 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000513def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000514 "cvtsi2ss {$src, $dst|$dst, $src}",
515 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000516def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000517 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000518 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000519def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000520 "cvtsi2sd {$src, $dst|$dst, $src}",
521 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000522
Evan Chengc46349d2006-03-28 23:51:43 +0000523// SSE2 instructions with XS prefix
524def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000525 "cvtss2sd {$src, $dst|$dst, $src}",
526 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000527 Requires<[HasSSE2]>;
528def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000529 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000530 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000531 Requires<[HasSSE2]>;
532
Evan Chengd2a6d542006-04-12 23:42:44 +0000533// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000534def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
535 "cvtss2si {$src, $dst|$dst, $src}",
536 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
537def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
538 "cvtss2si {$src, $dst|$dst, $src}",
539 [(set GR32:$dst, (int_x86_sse_cvtss2si
540 (loadv4f32 addr:$src)))]>;
541def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
542 "cvtsd2si {$src, $dst|$dst, $src}",
543 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
544def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
545 "cvtsd2si {$src, $dst|$dst, $src}",
546 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
547 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000548
549// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000550def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000551 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000552 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
553def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000554 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000555 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000556 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000557def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000558 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000559 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
560def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000561 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000562 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000563 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000564
Evan Chengd2a6d542006-04-12 23:42:44 +0000565let isTwoAddress = 1 in {
566def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000567 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000568 "cvtsi2ss {$src2, $dst|$dst, $src2}",
569 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000570 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000571def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
572 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
573 "cvtsi2ss {$src2, $dst|$dst, $src2}",
574 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
575 (loadi32 addr:$src2)))]>;
576}
Evan Chengd03db7a2006-04-12 05:20:24 +0000577
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000578// Comparison instructions
579let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000580def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000581 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000582 "cmp${cc}ss {$src, $dst|$dst, $src}",
583 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000584def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000585 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000586 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
587def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000588 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000589 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
590def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000591 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000592 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593}
594
Evan Cheng470a6ad2006-02-22 02:26:30 +0000595def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000596 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000597 [(X86cmp FR32:$src1, FR32:$src2)]>;
598def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000600 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
601def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000602 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000603 [(X86cmp FR64:$src1, FR64:$src2)]>;
604def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000605 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000606 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000607
Evan Cheng0876aa52006-03-30 06:21:22 +0000608// Aliases to match intrinsics which expect XMM operand(s).
609let isTwoAddress = 1 in {
610def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
611 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
612 "cmp${cc}ss {$src, $dst|$dst, $src}",
613 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
614 VR128:$src, imm:$cc))]>;
615def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
616 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
617 "cmp${cc}ss {$src, $dst|$dst, $src}",
618 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
619 (load addr:$src), imm:$cc))]>;
620def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
621 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
622 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
623def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
624 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
625 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
626}
627
Evan Cheng6be2c582006-04-05 23:38:46 +0000628def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
629 "ucomiss {$src2, $src1|$src1, $src2}",
630 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
631def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
632 "ucomiss {$src2, $src1|$src1, $src2}",
633 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
634def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
635 "ucomisd {$src2, $src1|$src1, $src2}",
636 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
637def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
638 "ucomisd {$src2, $src1|$src1, $src2}",
639 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
640
641def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
642 "comiss {$src2, $src1|$src1, $src2}",
643 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
644def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
645 "comiss {$src2, $src1|$src1, $src2}",
646 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
647def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
648 "comisd {$src2, $src1|$src1, $src2}",
649 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
650def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
651 "comisd {$src2, $src1|$src1, $src2}",
652 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000653
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000654// Aliases of packed instructions for scalar use. These all have names that
655// start with 'Fs'.
656
657// Alias instructions that map fld0 to pxor for sse.
658// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
659def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
660 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
661 Requires<[HasSSE1]>, TB, OpSize;
662def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
663 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
664 Requires<[HasSSE2]>, TB, OpSize;
665
666// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
667// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000668def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
669 "movaps {$src, $dst|$dst, $src}", []>;
670def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
671 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000672
673// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
674// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000675def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000676 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
678def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000679 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000680 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000681
682// Alias bitwise logical operations using SSE logical ops on packed FP values.
683let isTwoAddress = 1 in {
684let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000685def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000686 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
688def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000689 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
691def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
692 "orps {$src2, $dst|$dst, $src2}", []>;
693def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
694 "orpd {$src2, $dst|$dst, $src2}", []>;
695def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000696 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
698def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000699 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000701}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000703 "andps {$src2, $dst|$dst, $src2}",
704 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705 (X86loadpf32 addr:$src2)))]>;
706def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000707 "andpd {$src2, $dst|$dst, $src2}",
708 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000709 (X86loadpf64 addr:$src2)))]>;
710def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
711 "orps {$src2, $dst|$dst, $src2}", []>;
712def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
713 "orpd {$src2, $dst|$dst, $src2}", []>;
714def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000715 "xorps {$src2, $dst|$dst, $src2}",
716 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000717 (X86loadpf32 addr:$src2)))]>;
718def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000719 "xorpd {$src2, $dst|$dst, $src2}",
720 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000722
Evan Cheng470a6ad2006-02-22 02:26:30 +0000723def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
724 "andnps {$src2, $dst|$dst, $src2}", []>;
725def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
726 "andnps {$src2, $dst|$dst, $src2}", []>;
727def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
728 "andnpd {$src2, $dst|$dst, $src2}", []>;
729def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
730 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000731}
732
733//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000734// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000735//===----------------------------------------------------------------------===//
736
Evan Chengc12e6c42006-03-19 09:38:54 +0000737// Some 'special' instructions
738def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
739 "#IMPLICIT_DEF $dst",
740 [(set VR128:$dst, (v4f32 (undef)))]>,
741 Requires<[HasSSE1]>;
742
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000743// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000744def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000745 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000746def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000747 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000748 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
749def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000750 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000751def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000752 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000753 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000754
Evan Cheng2246f842006-03-18 01:23:20 +0000755def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000756 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000757 [(store (v4f32 VR128:$src), addr:$dst)]>;
758def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000760 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000761
Evan Cheng2246f842006-03-18 01:23:20 +0000762def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000763 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000764def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000765 "movups {$src, $dst|$dst, $src}",
766 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000767def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000768 "movups {$src, $dst|$dst, $src}",
769 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000770def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000771 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000772def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000773 "movupd {$src, $dst|$dst, $src}",
774 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000775def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000776 "movupd {$src, $dst|$dst, $src}",
777 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778
Evan Cheng4fcb9222006-03-28 02:43:26 +0000779let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000780let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000781def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000782 "movlps {$src2, $dst|$dst, $src2}",
783 [(set VR128:$dst,
784 (v4f32 (vector_shuffle VR128:$src1,
785 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000786 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000787def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000788 "movlpd {$src2, $dst|$dst, $src2}",
789 [(set VR128:$dst,
790 (v2f64 (vector_shuffle VR128:$src1,
791 (scalar_to_vector (loadf64 addr:$src2)),
792 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000793def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000794 "movhps {$src2, $dst|$dst, $src2}",
795 [(set VR128:$dst,
796 (v4f32 (vector_shuffle VR128:$src1,
797 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000798 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000799def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
800 "movhpd {$src2, $dst|$dst, $src2}",
801 [(set VR128:$dst,
802 (v2f64 (vector_shuffle VR128:$src1,
803 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000804 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000805} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000806}
807
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000808def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000809 "movlps {$src, $dst|$dst, $src}",
810 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000811 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000812def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000813 "movlpd {$src, $dst|$dst, $src}",
814 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000815 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000816
Evan Cheng664ade72006-04-07 21:20:58 +0000817// v2f64 extract element 1 is always custom lowered to unpack high to low
818// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000819def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000820 "movhps {$src, $dst|$dst, $src}",
821 [(store (f64 (vector_extract
822 (v2f64 (vector_shuffle
823 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000824 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000825 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000826def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000827 "movhpd {$src, $dst|$dst, $src}",
828 [(store (f64 (vector_extract
829 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000830 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000831 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Evan Cheng14aed5e2006-03-24 01:18:28 +0000833let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000834let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000835def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000836 "movlhps {$src2, $dst|$dst, $src2}",
837 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000838 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000839 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000840
Evan Cheng14aed5e2006-03-24 01:18:28 +0000841def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000842 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000843 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000844 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000845 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000846} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000847}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000848
Evan Chengd9539472006-04-14 21:59:03 +0000849def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
850 "movshdup {$src, $dst|$dst, $src}",
851 [(set VR128:$dst, (v4f32 (vector_shuffle
852 VR128:$src, (undef),
853 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000854def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000855 "movshdup {$src, $dst|$dst, $src}",
856 [(set VR128:$dst, (v4f32 (vector_shuffle
857 (loadv4f32 addr:$src), (undef),
858 MOVSHDUP_shuffle_mask)))]>;
859
860def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
861 "movsldup {$src, $dst|$dst, $src}",
862 [(set VR128:$dst, (v4f32 (vector_shuffle
863 VR128:$src, (undef),
864 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000865def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000866 "movsldup {$src, $dst|$dst, $src}",
867 [(set VR128:$dst, (v4f32 (vector_shuffle
868 (loadv4f32 addr:$src), (undef),
869 MOVSLDUP_shuffle_mask)))]>;
870
871def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
872 "movddup {$src, $dst|$dst, $src}",
873 [(set VR128:$dst, (v2f64 (vector_shuffle
874 VR128:$src, (undef),
875 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000876def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000877 "movddup {$src, $dst|$dst, $src}",
878 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000879 (scalar_to_vector (loadf64 addr:$src)),
880 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000881 SSE_splat_v2_mask)))]>;
882
Evan Cheng470a6ad2006-02-22 02:26:30 +0000883// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000884def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
885 "cvtdq2ps {$src, $dst|$dst, $src}",
886 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
887 TB, Requires<[HasSSE2]>;
888def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
889 "cvtdq2ps {$src, $dst|$dst, $src}",
890 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
891 (bc_v4i32 (loadv2i64 addr:$src))))]>,
892 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000893
894// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000895def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
896 "cvtdq2pd {$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
898 XS, Requires<[HasSSE2]>;
899def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
900 "cvtdq2pd {$src, $dst|$dst, $src}",
901 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
902 (bc_v4i32 (loadv2i64 addr:$src))))]>,
903 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000904
Evan Cheng190717d2006-05-31 19:00:07 +0000905def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
906 "cvtps2dq {$src, $dst|$dst, $src}",
907 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
908def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
909 "cvtps2dq {$src, $dst|$dst, $src}",
910 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
911 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000912// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000913def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
914 "cvttps2dq {$src, $dst|$dst, $src}",
915 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
916 XS, Requires<[HasSSE2]>;
917def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
918 "cvttps2dq {$src, $dst|$dst, $src}",
919 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
920 (loadv4f32 addr:$src)))]>,
921 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000922
Evan Cheng470a6ad2006-02-22 02:26:30 +0000923// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000924def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
925 "cvtpd2dq {$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
927 XD, Requires<[HasSSE2]>;
928def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
929 "cvtpd2dq {$src, $dst|$dst, $src}",
930 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
931 (loadv2f64 addr:$src)))]>,
932 XD, Requires<[HasSSE2]>;
933def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
934 "cvttpd2dq {$src, $dst|$dst, $src}",
935 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
936def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
937 "cvttpd2dq {$src, $dst|$dst, $src}",
938 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
939 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000940
941// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000942def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
943 "cvtps2pd {$src, $dst|$dst, $src}",
944 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
945 TB, Requires<[HasSSE2]>;
946def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
947 "cvtps2pd {$src, $dst|$dst, $src}",
948 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
949 (loadv4f32 addr:$src)))]>,
950 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000951
Evan Cheng190717d2006-05-31 19:00:07 +0000952def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
953 "cvtpd2ps {$src, $dst|$dst, $src}",
954 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
955def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
956 "cvtpd2ps {$src, $dst|$dst, $src}",
957 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
958 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000959
Evan Chengd2a6d542006-04-12 23:42:44 +0000960// Match intrinsics which expect XMM operand(s).
961// Aliases for intrinsics
962let isTwoAddress = 1 in {
963def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000964 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000965 "cvtsi2sd {$src2, $dst|$dst, $src2}",
966 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000967 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000968def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
969 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
970 "cvtsi2sd {$src2, $dst|$dst, $src2}",
971 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
972 (loadi32 addr:$src2)))]>;
973def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
974 (ops VR128:$dst, VR128:$src1, VR128:$src2),
975 "cvtsd2ss {$src2, $dst|$dst, $src2}",
976 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
977 VR128:$src2))]>;
978def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
979 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
980 "cvtsd2ss {$src2, $dst|$dst, $src2}",
981 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
982 (loadv2f64 addr:$src2)))]>;
983def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
984 (ops VR128:$dst, VR128:$src1, VR128:$src2),
985 "cvtss2sd {$src2, $dst|$dst, $src2}",
986 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
987 VR128:$src2))]>, XS,
988 Requires<[HasSSE2]>;
989def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
990 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
991 "cvtss2sd {$src2, $dst|$dst, $src2}",
992 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
993 (loadv4f32 addr:$src2)))]>, XS,
994 Requires<[HasSSE2]>;
995}
996
Evan Cheng470a6ad2006-02-22 02:26:30 +0000997// Arithmetic
998let isTwoAddress = 1 in {
999let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001000def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001001 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001002 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1003def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001004 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001005 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1006def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001007 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001008 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1009def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001010 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001011 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001012}
1013
Evan Cheng2246f842006-03-18 01:23:20 +00001014def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001015 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001016 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1017 (load addr:$src2))))]>;
1018def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001019 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001020 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1021 (load addr:$src2))))]>;
1022def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001023 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001024 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1025 (load addr:$src2))))]>;
1026def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001027 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001028 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1029 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001030
Evan Cheng2246f842006-03-18 01:23:20 +00001031def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1032 "divps {$src2, $dst|$dst, $src2}",
1033 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1034def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1035 "divps {$src2, $dst|$dst, $src2}",
1036 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1037 (load addr:$src2))))]>;
1038def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001039 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001040 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1041def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001042 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001043 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1044 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001045
Evan Cheng2246f842006-03-18 01:23:20 +00001046def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1047 "subps {$src2, $dst|$dst, $src2}",
1048 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1049def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1050 "subps {$src2, $dst|$dst, $src2}",
1051 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1052 (load addr:$src2))))]>;
1053def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1054 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001055 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001056def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1057 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001058 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1059 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001060
1061def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1062 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1063 "addsubps {$src2, $dst|$dst, $src2}",
1064 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1065 VR128:$src2))]>;
1066def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1067 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1068 "addsubps {$src2, $dst|$dst, $src2}",
1069 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1070 (loadv4f32 addr:$src2)))]>;
1071def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1072 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1073 "addsubpd {$src2, $dst|$dst, $src2}",
1074 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1075 VR128:$src2))]>;
1076def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1077 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1078 "addsubpd {$src2, $dst|$dst, $src2}",
1079 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1080 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001081}
1082
Evan Cheng8703be42006-04-04 19:12:30 +00001083def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1084 int_x86_sse_sqrt_ps>;
1085def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1086 int_x86_sse_sqrt_ps>;
1087def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1088 int_x86_sse2_sqrt_pd>;
1089def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1090 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001091
Evan Cheng8703be42006-04-04 19:12:30 +00001092def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1093 int_x86_sse_rsqrt_ps>;
1094def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1095 int_x86_sse_rsqrt_ps>;
1096def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1097 int_x86_sse_rcp_ps>;
1098def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1099 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001100
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001101let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001102let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001103def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1104 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001105def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1106 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001107def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1108 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001109def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1110 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001111}
1112def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1113 int_x86_sse_max_ps>;
1114def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1115 int_x86_sse2_max_pd>;
1116def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1117 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001118def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1119 int_x86_sse2_min_pd>;
1120}
Evan Chengffcb95b2006-02-21 19:13:53 +00001121
1122// Logical
1123let isTwoAddress = 1 in {
1124let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001125def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1126 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001127 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001128def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001129 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001130 [(set VR128:$dst,
1131 (and (bc_v2i64 (v2f64 VR128:$src1)),
1132 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001133def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1134 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001135 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001136def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1137 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001138 [(set VR128:$dst,
1139 (or (bc_v2i64 (v2f64 VR128:$src1)),
1140 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001141def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1142 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001143 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001144def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1145 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001146 [(set VR128:$dst,
1147 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1148 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001149}
Evan Cheng2246f842006-03-18 01:23:20 +00001150def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1151 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001152 [(set VR128:$dst, (and VR128:$src1,
1153 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001154def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1155 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001156 [(set VR128:$dst,
1157 (and (bc_v2i64 (v2f64 VR128:$src1)),
1158 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001159def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1160 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001161 [(set VR128:$dst, (or VR128:$src1,
1162 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001163def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1164 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001165 [(set VR128:$dst,
1166 (or (bc_v2i64 (v2f64 VR128:$src1)),
1167 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001168def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1169 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001170 [(set VR128:$dst, (xor VR128:$src1,
1171 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001172def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1173 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001174 [(set VR128:$dst,
1175 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1176 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001177def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1178 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001179 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1180 (bc_v2i64 (v4i32 immAllOnesV))),
1181 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001182def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001183 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001184 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1185 (bc_v2i64 (v4i32 immAllOnesV))),
1186 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001187def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1188 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001189 [(set VR128:$dst,
1190 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1191 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1192def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001193 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001194 [(set VR128:$dst,
1195 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1196 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001197}
Evan Chengbf156d12006-02-21 19:26:52 +00001198
Evan Cheng470a6ad2006-02-22 02:26:30 +00001199let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001200def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001201 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1202 "cmp${cc}ps {$src, $dst|$dst, $src}",
1203 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1204 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001205def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001206 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1207 "cmp${cc}ps {$src, $dst|$dst, $src}",
1208 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1209 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001210def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001211 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001212 "cmp${cc}pd {$src, $dst|$dst, $src}",
1213 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1214 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001215def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001216 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001217 "cmp${cc}pd {$src, $dst|$dst, $src}",
1218 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1219 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001220}
1221
1222// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001223let isTwoAddress = 1 in {
Evan Chengefeaed82006-05-30 23:34:30 +00001224let isCommutable = 1, isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001225def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001226 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001227 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001228 [(set VR128:$dst, (v4f32 (vector_shuffle
1229 VR128:$src1, VR128:$src2,
1230 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001231def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001232 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1233 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001234 [(set VR128:$dst, (v4f32 (vector_shuffle
1235 VR128:$src1, (load addr:$src2),
1236 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengefeaed82006-05-30 23:34:30 +00001237let isCommutable = 1 in
Evan Chengb7a5c522006-04-18 21:55:35 +00001238def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001239 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001240 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001241 [(set VR128:$dst, (v2f64 (vector_shuffle
1242 VR128:$src1, VR128:$src2,
1243 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001244def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001245 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001246 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001247 [(set VR128:$dst, (v2f64 (vector_shuffle
1248 VR128:$src1, (load addr:$src2),
1249 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001250
Evan Chengfd111b52006-04-19 21:15:24 +00001251let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001252def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001253 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001254 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001255 [(set VR128:$dst, (v4f32 (vector_shuffle
1256 VR128:$src1, VR128:$src2,
1257 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001258def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001259 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001260 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001261 [(set VR128:$dst, (v4f32 (vector_shuffle
1262 VR128:$src1, (load addr:$src2),
1263 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001264def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001265 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001266 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001267 [(set VR128:$dst, (v2f64 (vector_shuffle
1268 VR128:$src1, VR128:$src2,
1269 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001270def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001271 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001272 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001273 [(set VR128:$dst, (v2f64 (vector_shuffle
1274 VR128:$src1, (load addr:$src2),
1275 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001276
Evan Cheng470a6ad2006-02-22 02:26:30 +00001277def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001278 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001279 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001280 [(set VR128:$dst, (v4f32 (vector_shuffle
1281 VR128:$src1, VR128:$src2,
1282 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001283def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001284 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001285 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001286 [(set VR128:$dst, (v4f32 (vector_shuffle
1287 VR128:$src1, (load addr:$src2),
1288 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001289def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001290 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001291 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001292 [(set VR128:$dst, (v2f64 (vector_shuffle
1293 VR128:$src1, VR128:$src2,
1294 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001295def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001296 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001297 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001298 [(set VR128:$dst, (v2f64 (vector_shuffle
1299 VR128:$src1, (load addr:$src2),
1300 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001301} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001302}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001303
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304// Horizontal ops
1305let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001306def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001307 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001308def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001309 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001310def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001311 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001312def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001313 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001314def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001315 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001316def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001317 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001318def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001319 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001320def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001321 int_x86_sse3_hsub_pd>;
1322}
1323
Evan Chengbf156d12006-02-21 19:26:52 +00001324//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001325// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001326//===----------------------------------------------------------------------===//
1327
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001328// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001329def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1330 "movdqa {$src, $dst|$dst, $src}", []>;
1331def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1332 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001333 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001334def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1335 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001336 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001337def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1338 "movdqu {$src, $dst|$dst, $src}",
1339 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1340 XS, Requires<[HasSSE2]>;
1341def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1342 "movdqu {$src, $dst|$dst, $src}",
1343 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1344 XS, Requires<[HasSSE2]>;
1345def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1346 "lddqu {$src, $dst|$dst, $src}",
1347 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001348
Evan Chenga971f6f2006-03-23 01:57:24 +00001349// 128-bit Integer Arithmetic
1350let isTwoAddress = 1 in {
1351let isCommutable = 1 in {
1352def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1353 "paddb {$src2, $dst|$dst, $src2}",
1354 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1355def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1356 "paddw {$src2, $dst|$dst, $src2}",
1357 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1358def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1359 "paddd {$src2, $dst|$dst, $src2}",
1360 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001361
1362def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1363 "paddq {$src2, $dst|$dst, $src2}",
1364 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001365}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001366def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001367 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001368 [(set VR128:$dst, (add VR128:$src1,
1369 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001370def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001371 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001372 [(set VR128:$dst, (add VR128:$src1,
1373 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001374def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001375 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001376 [(set VR128:$dst, (add VR128:$src1,
1377 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001378def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001379 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001380 [(set VR128:$dst, (add VR128:$src1,
1381 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001382
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001383let isCommutable = 1 in {
1384def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1385 "paddsb {$src2, $dst|$dst, $src2}",
1386 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1387 VR128:$src2))]>;
1388def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1389 "paddsw {$src2, $dst|$dst, $src2}",
1390 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1391 VR128:$src2))]>;
1392def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1393 "paddusb {$src2, $dst|$dst, $src2}",
1394 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1395 VR128:$src2))]>;
1396def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1397 "paddusw {$src2, $dst|$dst, $src2}",
1398 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1399 VR128:$src2))]>;
1400}
1401def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1402 "paddsb {$src2, $dst|$dst, $src2}",
1403 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1404 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1405def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1406 "paddsw {$src2, $dst|$dst, $src2}",
1407 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1408 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1409def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1410 "paddusb {$src2, $dst|$dst, $src2}",
1411 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1412 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1413def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1414 "paddusw {$src2, $dst|$dst, $src2}",
1415 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1416 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1417
1418
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001419def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1420 "psubb {$src2, $dst|$dst, $src2}",
1421 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1422def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1423 "psubw {$src2, $dst|$dst, $src2}",
1424 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1425def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1426 "psubd {$src2, $dst|$dst, $src2}",
1427 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001428def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1429 "psubq {$src2, $dst|$dst, $src2}",
1430 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001431
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001432def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001433 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001434 [(set VR128:$dst, (sub VR128:$src1,
1435 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001436def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001437 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001438 [(set VR128:$dst, (sub VR128:$src1,
1439 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001440def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001441 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001442 [(set VR128:$dst, (sub VR128:$src1,
1443 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001444def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001445 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001446 [(set VR128:$dst, (sub VR128:$src1,
1447 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001448
1449def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1450 "psubsb {$src2, $dst|$dst, $src2}",
1451 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1452 VR128:$src2))]>;
1453def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1454 "psubsw {$src2, $dst|$dst, $src2}",
1455 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1456 VR128:$src2))]>;
1457def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1458 "psubusb {$src2, $dst|$dst, $src2}",
1459 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1460 VR128:$src2))]>;
1461def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1462 "psubusw {$src2, $dst|$dst, $src2}",
1463 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1464 VR128:$src2))]>;
1465
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001466def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1467 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001468 "psubsb {$src2, $dst|$dst, $src2}",
1469 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1470 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1472 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001473 "psubsw {$src2, $dst|$dst, $src2}",
1474 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1475 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001476def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1477 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001478 "psubusb {$src2, $dst|$dst, $src2}",
1479 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1480 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001481def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1482 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001483 "psubusw {$src2, $dst|$dst, $src2}",
1484 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1485 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001486
1487let isCommutable = 1 in {
1488def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1489 "pmulhuw {$src2, $dst|$dst, $src2}",
1490 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1491 VR128:$src2))]>;
1492def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1493 "pmulhw {$src2, $dst|$dst, $src2}",
1494 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1495 VR128:$src2))]>;
1496def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1497 "pmullw {$src2, $dst|$dst, $src2}",
1498 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1499def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1500 "pmuludq {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1502 VR128:$src2))]>;
1503}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001504def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1505 "pmulhuw {$src2, $dst|$dst, $src2}",
1506 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1507 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1508def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1509 "pmulhw {$src2, $dst|$dst, $src2}",
1510 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1511 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1512def PMULLWrm : PDI<0xD5, MRMSrcMem,
1513 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1514 "pmullw {$src2, $dst|$dst, $src2}",
1515 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1516 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1517def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1518 "pmuludq {$src2, $dst|$dst, $src2}",
1519 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1520 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1521
Evan Cheng00586942006-04-13 06:11:45 +00001522let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001523def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1524 "pmaddwd {$src2, $dst|$dst, $src2}",
1525 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1526 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001527}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001528def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1529 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1530 "pmaddwd {$src2, $dst|$dst, $src2}",
1531 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1532 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1533
Evan Cheng00586942006-04-13 06:11:45 +00001534let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001535def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1536 "pavgb {$src2, $dst|$dst, $src2}",
1537 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1538 VR128:$src2))]>;
1539def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1540 "pavgw {$src2, $dst|$dst, $src2}",
1541 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1542 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001543}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001544def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1545 "pavgb {$src2, $dst|$dst, $src2}",
1546 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1547 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1548def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1549 "pavgw {$src2, $dst|$dst, $src2}",
1550 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1551 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001552
1553let isCommutable = 1 in {
1554def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1555 "pmaxub {$src2, $dst|$dst, $src2}",
1556 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1557 VR128:$src2))]>;
1558def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1559 "pmaxsw {$src2, $dst|$dst, $src2}",
1560 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1561 VR128:$src2))]>;
1562}
1563def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1564 "pmaxub {$src2, $dst|$dst, $src2}",
1565 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1566 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1567def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1568 "pmaxsw {$src2, $dst|$dst, $src2}",
1569 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1570 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1571
1572let isCommutable = 1 in {
1573def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1574 "pminub {$src2, $dst|$dst, $src2}",
1575 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1576 VR128:$src2))]>;
1577def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1578 "pminsw {$src2, $dst|$dst, $src2}",
1579 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1580 VR128:$src2))]>;
1581}
1582def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1583 "pminub {$src2, $dst|$dst, $src2}",
1584 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1585 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1586def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1587 "pminsw {$src2, $dst|$dst, $src2}",
1588 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1589 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1590
1591
1592let isCommutable = 1 in {
1593def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1594 "psadbw {$src2, $dst|$dst, $src2}",
1595 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1596 VR128:$src2))]>;
1597}
1598def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1599 "psadbw {$src2, $dst|$dst, $src2}",
1600 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1601 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001602}
Evan Chengc60bd972006-03-25 09:37:23 +00001603
Evan Chengff65e382006-04-04 21:49:39 +00001604let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001605def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1606 "psllw {$src2, $dst|$dst, $src2}",
1607 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1608 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001609def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001610 "psllw {$src2, $dst|$dst, $src2}",
1611 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1612 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1613def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1614 "psllw {$src2, $dst|$dst, $src2}",
1615 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1616 (scalar_to_vector (i32 imm:$src2))))]>;
1617def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1618 "pslld {$src2, $dst|$dst, $src2}",
1619 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1620 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001621def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001622 "pslld {$src2, $dst|$dst, $src2}",
1623 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1624 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1625def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1626 "pslld {$src2, $dst|$dst, $src2}",
1627 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1628 (scalar_to_vector (i32 imm:$src2))))]>;
1629def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1630 "psllq {$src2, $dst|$dst, $src2}",
1631 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1632 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001633def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001634 "psllq {$src2, $dst|$dst, $src2}",
1635 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1636 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1637def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1638 "psllq {$src2, $dst|$dst, $src2}",
1639 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1640 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001641def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1642 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001643
1644def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1645 "psrlw {$src2, $dst|$dst, $src2}",
1646 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1647 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001648def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001649 "psrlw {$src2, $dst|$dst, $src2}",
1650 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1651 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1652def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1653 "psrlw {$src2, $dst|$dst, $src2}",
1654 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1655 (scalar_to_vector (i32 imm:$src2))))]>;
1656def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1657 "psrld {$src2, $dst|$dst, $src2}",
1658 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1659 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001660def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001661 "psrld {$src2, $dst|$dst, $src2}",
1662 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1663 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1664def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1665 "psrld {$src2, $dst|$dst, $src2}",
1666 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1667 (scalar_to_vector (i32 imm:$src2))))]>;
1668def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1669 "psrlq {$src2, $dst|$dst, $src2}",
1670 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1671 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001672def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001673 "psrlq {$src2, $dst|$dst, $src2}",
1674 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1675 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1676def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1677 "psrlq {$src2, $dst|$dst, $src2}",
1678 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1679 (scalar_to_vector (i32 imm:$src2))))]>;
1680def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001681 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001682
1683def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1684 "psraw {$src2, $dst|$dst, $src2}",
1685 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1686 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001687def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001688 "psraw {$src2, $dst|$dst, $src2}",
1689 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1690 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1691def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1692 "psraw {$src2, $dst|$dst, $src2}",
1693 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1694 (scalar_to_vector (i32 imm:$src2))))]>;
1695def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1696 "psrad {$src2, $dst|$dst, $src2}",
1697 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1698 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001699def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001700 "psrad {$src2, $dst|$dst, $src2}",
1701 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1702 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1703def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1704 "psrad {$src2, $dst|$dst, $src2}",
1705 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1706 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001707}
1708
Evan Cheng506d3df2006-03-29 23:07:14 +00001709// Logical
1710let isTwoAddress = 1 in {
1711let isCommutable = 1 in {
1712def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1713 "pand {$src2, $dst|$dst, $src2}",
1714 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001715def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1716 "por {$src2, $dst|$dst, $src2}",
1717 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1718def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1719 "pxor {$src2, $dst|$dst, $src2}",
1720 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1721}
Evan Cheng506d3df2006-03-29 23:07:14 +00001722
1723def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1724 "pand {$src2, $dst|$dst, $src2}",
1725 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1726 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001727def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001728 "por {$src2, $dst|$dst, $src2}",
1729 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1730 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001731def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1732 "pxor {$src2, $dst|$dst, $src2}",
1733 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1734 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001735
1736def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1737 "pandn {$src2, $dst|$dst, $src2}",
1738 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1739 VR128:$src2)))]>;
1740
1741def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1742 "pandn {$src2, $dst|$dst, $src2}",
1743 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1744 (load addr:$src2))))]>;
1745}
1746
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001747// SSE2 Integer comparison
1748let isTwoAddress = 1 in {
1749def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1750 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1751 "pcmpeqb {$src2, $dst|$dst, $src2}",
1752 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1753 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001754def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001755 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1756 "pcmpeqb {$src2, $dst|$dst, $src2}",
1757 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1758 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1759def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1760 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1761 "pcmpeqw {$src2, $dst|$dst, $src2}",
1762 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1763 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001764def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001765 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1766 "pcmpeqw {$src2, $dst|$dst, $src2}",
1767 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1768 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1769def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1770 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1771 "pcmpeqd {$src2, $dst|$dst, $src2}",
1772 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1773 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001774def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001775 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1776 "pcmpeqd {$src2, $dst|$dst, $src2}",
1777 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1778 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1779
1780def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1781 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1782 "pcmpgtb {$src2, $dst|$dst, $src2}",
1783 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1784 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001785def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001786 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1787 "pcmpgtb {$src2, $dst|$dst, $src2}",
1788 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1789 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1790def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1791 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1792 "pcmpgtw {$src2, $dst|$dst, $src2}",
1793 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1794 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001795def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001796 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1797 "pcmpgtw {$src2, $dst|$dst, $src2}",
1798 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1799 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1800def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1801 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1802 "pcmpgtd {$src2, $dst|$dst, $src2}",
1803 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1804 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001805def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001806 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1807 "pcmpgtd {$src2, $dst|$dst, $src2}",
1808 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1809 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1810}
1811
Evan Cheng506d3df2006-03-29 23:07:14 +00001812// Pack instructions
1813let isTwoAddress = 1 in {
1814def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1815 VR128:$src2),
1816 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001817 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1818 VR128:$src1,
1819 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001820def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1821 i128mem:$src2),
1822 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001823 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1824 VR128:$src1,
1825 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001826def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1827 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001828 "packssdw {$src2, $dst|$dst, $src2}",
1829 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1830 VR128:$src1,
1831 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001832def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001833 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001834 "packssdw {$src2, $dst|$dst, $src2}",
1835 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1836 VR128:$src1,
1837 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001838def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1839 VR128:$src2),
1840 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001841 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1842 VR128:$src1,
1843 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001844def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001845 i128mem:$src2),
1846 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001847 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1848 VR128:$src1,
1849 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001850}
1851
1852// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001853def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001854 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1855 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1856 [(set VR128:$dst, (v4i32 (vector_shuffle
1857 VR128:$src1, (undef),
1858 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001859def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001860 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1861 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1862 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001863 (bc_v4i32 (loadv2i64 addr:$src1)),
1864 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001865 PSHUFD_shuffle_mask:$src2)))]>;
1866
1867// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001868def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001869 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1870 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1871 [(set VR128:$dst, (v8i16 (vector_shuffle
1872 VR128:$src1, (undef),
1873 PSHUFHW_shuffle_mask:$src2)))]>,
1874 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001875def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001876 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1877 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1878 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001879 (bc_v8i16 (loadv2i64 addr:$src1)),
1880 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001881 PSHUFHW_shuffle_mask:$src2)))]>,
1882 XS, Requires<[HasSSE2]>;
1883
1884// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001885def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001886 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001887 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001888 [(set VR128:$dst, (v8i16 (vector_shuffle
1889 VR128:$src1, (undef),
1890 PSHUFLW_shuffle_mask:$src2)))]>,
1891 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001892def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001893 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001894 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001895 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001896 (bc_v8i16 (loadv2i64 addr:$src1)),
1897 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001898 PSHUFLW_shuffle_mask:$src2)))]>,
1899 XD, Requires<[HasSSE2]>;
1900
1901let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001902def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1903 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1904 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001905 [(set VR128:$dst,
1906 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1907 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001908def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1909 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1910 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001911 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001912 (v16i8 (vector_shuffle VR128:$src1,
1913 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001914 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001915def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1916 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1917 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001918 [(set VR128:$dst,
1919 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1920 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001921def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1922 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1923 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001924 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001925 (v8i16 (vector_shuffle VR128:$src1,
1926 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001927 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001928def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1929 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1930 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001931 [(set VR128:$dst,
1932 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1933 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001934def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1935 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1936 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001937 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001938 (v4i32 (vector_shuffle VR128:$src1,
1939 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001940 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001941def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1942 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001943 "punpcklqdq {$src2, $dst|$dst, $src2}",
1944 [(set VR128:$dst,
1945 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1946 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001947def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1948 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001949 "punpcklqdq {$src2, $dst|$dst, $src2}",
1950 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001951 (v2i64 (vector_shuffle VR128:$src1,
1952 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001953 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001954
1955def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1956 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001957 "punpckhbw {$src2, $dst|$dst, $src2}",
1958 [(set VR128:$dst,
1959 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1960 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001961def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1962 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001963 "punpckhbw {$src2, $dst|$dst, $src2}",
1964 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001965 (v16i8 (vector_shuffle VR128:$src1,
1966 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001967 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001968def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1969 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001970 "punpckhwd {$src2, $dst|$dst, $src2}",
1971 [(set VR128:$dst,
1972 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1973 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001974def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1975 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001976 "punpckhwd {$src2, $dst|$dst, $src2}",
1977 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001978 (v8i16 (vector_shuffle VR128:$src1,
1979 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001980 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001981def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1982 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001983 "punpckhdq {$src2, $dst|$dst, $src2}",
1984 [(set VR128:$dst,
1985 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1986 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001987def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1988 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001989 "punpckhdq {$src2, $dst|$dst, $src2}",
1990 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001991 (v4i32 (vector_shuffle VR128:$src1,
1992 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001993 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001994def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1995 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001996 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001997 [(set VR128:$dst,
1998 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1999 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00002000def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2001 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002002 "punpckhqdq {$src2, $dst|$dst, $src2}",
2003 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00002004 (v2i64 (vector_shuffle VR128:$src1,
2005 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002006 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002007}
Evan Cheng82521dd2006-03-21 07:09:35 +00002008
Evan Chengb067a1e2006-03-31 19:22:53 +00002009// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002010def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002011 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002012 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002013 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002014 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002015let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002016def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002017 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002018 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002019 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00002020 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002021def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002022 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2023 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2024 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002025 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002026 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00002027 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002028}
2029
Evan Cheng82521dd2006-03-21 07:09:35 +00002030//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002031// Miscellaneous Instructions
2032//===----------------------------------------------------------------------===//
2033
Evan Chengc5fb2b12006-03-30 00:33:26 +00002034// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002035def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002037 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2038def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002039 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002040 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002041
Evan Cheng069287d2006-05-16 07:21:53 +00002042def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002043 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002044 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002045
Evan Chengfcf5e212006-04-11 06:57:30 +00002046// Conditional store
2047def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2048 "maskmovdqu {$mask, $src|$src, $mask}",
2049 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2050 Imp<[EDI],[]>;
2051
Evan Chengecac9cb2006-03-25 06:03:26 +00002052// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002053def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002054 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002055def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002056 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002057def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002058 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002059def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002060 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002061
2062// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002063def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2064 "movntps {$src, $dst|$dst, $src}",
2065 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2066def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2067 "movntpd {$src, $dst|$dst, $src}",
2068 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2069def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2070 "movntdq {$src, $dst|$dst, $src}",
2071 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002072def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002073 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002074 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002075 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002076
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002077// Flush cache
2078def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2079 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2080 TB, Requires<[HasSSE2]>;
2081
2082// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002083def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002084 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002085def LFENCE : I<0xAE, MRM5m, (ops),
2086 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2087def MFENCE : I<0xAE, MRM6m, (ops),
2088 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002089
Evan Cheng372db542006-04-08 00:47:44 +00002090// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002091def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002092 "ldmxcsr $src",
2093 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2094def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2095 "stmxcsr $dst",
2096 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002097
Evan Chengd9539472006-04-14 21:59:03 +00002098// Thread synchronization
2099def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2100 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2101 TB, Requires<[HasSSE3]>;
2102def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2103 [(int_x86_sse3_mwait ECX, EAX)]>,
2104 TB, Requires<[HasSSE3]>;
2105
Evan Chengc653d482006-03-24 22:28:37 +00002106//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002107// Alias Instructions
2108//===----------------------------------------------------------------------===//
2109
Evan Chengffea91e2006-03-26 09:53:12 +00002110// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002111// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00002112def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
2113 "pxor $dst, $dst",
2114 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
2115def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2116 "xorps $dst, $dst",
2117 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2118def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
2119 "xorpd $dst, $dst",
2120 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002121
Evan Chenga0b3afb2006-03-27 07:00:16 +00002122def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2123 "pcmpeqd $dst, $dst",
2124 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2125
Evan Cheng11e15b32006-04-03 20:53:28 +00002126// FR32 / FR64 to 128-bit vector conversion.
2127def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2128 "movss {$src, $dst|$dst, $src}",
2129 [(set VR128:$dst,
2130 (v4f32 (scalar_to_vector FR32:$src)))]>;
2131def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2132 "movss {$src, $dst|$dst, $src}",
2133 [(set VR128:$dst,
2134 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2135def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2136 "movsd {$src, $dst|$dst, $src}",
2137 [(set VR128:$dst,
2138 (v2f64 (scalar_to_vector FR64:$src)))]>;
2139def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2140 "movsd {$src, $dst|$dst, $src}",
2141 [(set VR128:$dst,
2142 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2143
Evan Cheng069287d2006-05-16 07:21:53 +00002144def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002145 "movd {$src, $dst|$dst, $src}",
2146 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002147 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002148def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2149 "movd {$src, $dst|$dst, $src}",
2150 [(set VR128:$dst,
2151 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2152// SSE2 instructions with XS prefix
2153def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2154 "movq {$src, $dst|$dst, $src}",
2155 [(set VR128:$dst,
2156 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2157 Requires<[HasSSE2]>;
2158def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2159 "movq {$src, $dst|$dst, $src}",
2160 [(set VR128:$dst,
2161 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2162 Requires<[HasSSE2]>;
2163// FIXME: may not be able to eliminate this movss with coalescing the src and
2164// dest register classes are different. We really want to write this pattern
2165// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002166// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002167// (f32 FR32:$src)>;
2168def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2169 "movss {$src, $dst|$dst, $src}",
2170 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002171 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002172def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002173 "movss {$src, $dst|$dst, $src}",
2174 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002175 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002176def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2177 "movsd {$src, $dst|$dst, $src}",
2178 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002179 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002180def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2181 "movsd {$src, $dst|$dst, $src}",
2182 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002183 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002184def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002185 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002186 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002187 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002188def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2189 "movd {$src, $dst|$dst, $src}",
2190 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002191 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002192
2193// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002194// Three operand (but two address) aliases.
2195let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002196def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002197 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002198def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002199 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002200
Evan Chengfd111b52006-04-19 21:15:24 +00002201let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002202def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2203 "movss {$src2, $dst|$dst, $src2}",
2204 [(set VR128:$dst,
2205 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002206 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002207def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2208 "movsd {$src2, $dst|$dst, $src2}",
2209 [(set VR128:$dst,
2210 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002211 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002212}
Evan Chengfd111b52006-04-19 21:15:24 +00002213}
Evan Cheng82521dd2006-03-21 07:09:35 +00002214
Evan Cheng397edef2006-04-11 22:28:25 +00002215// Store / copy lower 64-bits of a XMM register.
2216def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2217 "movq {$src, $dst|$dst, $src}",
2218 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2219
Evan Cheng11e15b32006-04-03 20:53:28 +00002220// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002221// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002222let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002223def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002224 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002225 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2226 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2227 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002228def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002229 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002230 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2231 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2232 MOVL_shuffle_mask)))]>;
2233// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002234def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002235 "movd {$src, $dst|$dst, $src}",
2236 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002237 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002238 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002239def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2240 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002241 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2242 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2243 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002244// Moving from XMM to XMM but still clear upper 64 bits.
2245def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2246 "movq {$src, $dst|$dst, $src}",
2247 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2248 XS, Requires<[HasSSE2]>;
2249def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2250 "movq {$src, $dst|$dst, $src}",
2251 [(set VR128:$dst, (int_x86_sse2_movl_dq
2252 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2253 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002254}
Evan Cheng48090aa2006-03-21 23:01:21 +00002255
2256//===----------------------------------------------------------------------===//
2257// Non-Instruction Patterns
2258//===----------------------------------------------------------------------===//
2259
2260// 128-bit vector undef's.
2261def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2262def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2263def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2264def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2265def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2266
Evan Chengffea91e2006-03-26 09:53:12 +00002267// 128-bit vector all zero's.
2268def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
2269def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
2270def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
2271
Evan Chenga0b3afb2006-03-27 07:00:16 +00002272// 128-bit vector all one's.
2273def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
2274def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
2275def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
2276def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
2277def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
2278
Evan Cheng48090aa2006-03-21 23:01:21 +00002279// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002280def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002281 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002282def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002283 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002284def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002285 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002286
Evan Cheng069287d2006-05-16 07:21:53 +00002287// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002288// 16-bits matter.
Evan Cheng069287d2006-05-16 07:21:53 +00002289def : Pat<(v8i16 (X86s2vec GR32:$src)), (v8i16 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002290 Requires<[HasSSE2]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002291def : Pat<(v16i8 (X86s2vec GR32:$src)), (v16i8 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002292 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002293
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002294// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002295def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2296 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002297def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2298 Requires<[HasSSE2]>;
2299def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2300 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002301def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2302 Requires<[HasSSE2]>;
2303def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2304 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002305def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2306 Requires<[HasSSE2]>;
2307def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2308 Requires<[HasSSE2]>;
2309def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2310 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002311def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2312 Requires<[HasSSE2]>;
2313def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2314 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002315def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002317def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002318 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002319def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002320 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002321def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2322 Requires<[HasSSE2]>;
2323def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2324 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002325def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002326 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002327def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002328 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002329def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002330 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002331def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2332 Requires<[HasSSE2]>;
2333def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2334 Requires<[HasSSE2]>;
2335def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002336 Requires<[HasSSE2]>;
2337def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2338 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002339def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2340 Requires<[HasSSE2]>;
2341def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2342 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002343def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2344 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002345def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2346 Requires<[HasSSE2]>;
2347def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2348 Requires<[HasSSE2]>;
2349def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2350 Requires<[HasSSE2]>;
2351def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2352 Requires<[HasSSE2]>;
2353def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2354 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002355
Evan Cheng017dcc62006-04-21 01:05:10 +00002356// Move scalar to XMM zero-extended
2357// movd to XMM register zero-extends
2358let AddedComplexity = 20 in {
2359def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002360 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2361 (v8i16 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002362def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002363 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2364 (v16i8 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002365// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2366def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2367 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002368 (v2f64 (MOVLSD2PDrr (V_SET0_PD), FR64:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002369def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2370 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002371 (v4f32 (MOVLSS2PSrr (V_SET0_PS), FR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002372}
Evan Chengbc4832b2006-03-24 23:15:12 +00002373
Evan Chengb9df0ca2006-03-22 02:53:00 +00002374// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002375let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002376def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng691c9232006-03-29 19:02:40 +00002377 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002378def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00002379 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002380}
Evan Cheng475aecf2006-03-29 03:04:49 +00002381
Evan Cheng691c9232006-03-29 19:02:40 +00002382// Splat v4f32
2383def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002384 (v4f32 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
Evan Cheng691c9232006-03-29 19:02:40 +00002385 Requires<[HasSSE1]>;
2386
Evan Chengb7a5c522006-04-18 21:55:35 +00002387// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002388// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002389def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002390 SHUFP_unary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002391 (v4f32 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng56e73012006-04-10 21:42:19 +00002392 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002393// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002394def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002395 SHUFP_unary_shuffle_mask:$sm),
2396 (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002397 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002398// Special binary v4i32 shuffle cases with SHUFPS.
2399def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2400 PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002401 (v4i32 (SHUFPSrri VR128:$src1, VR128:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002402 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002403def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2404 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002405 (v4i32 (SHUFPSrmi VR128:$src1, addr:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002406 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002407
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002408// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002409let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002410def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2411 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002412 (v4f32 (UNPCKLPSrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002413def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2414 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002415 (v16i8 (PUNPCKLBWrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002416def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2417 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002418 (v8i16 (PUNPCKLWDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002419def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2420 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002421 (v4i32 (PUNPCKLDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002422}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002423
Evan Chengfd111b52006-04-19 21:15:24 +00002424let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002425// vector_shuffle v1, <undef> <1, 1, 3, 3>
2426def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2427 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002428 (v4i32 (MOVSHDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002429def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2430 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002431 (v4i32 (MOVSHDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002432
2433// vector_shuffle v1, <undef> <0, 0, 2, 2>
2434def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2435 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002436 (v4i32 (MOVSLDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002437def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2438 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002439 (v4i32 (MOVSLDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002440}
Evan Chengd9539472006-04-14 21:59:03 +00002441
Evan Chengfd111b52006-04-19 21:15:24 +00002442let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002443// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2444def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2445 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002446 (v4i32 (MOVLHPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002447
2448// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2449def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2450 MOVHLPS_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002451 (v4i32 (MOVHLPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002452
Evan Cheng9d09b892006-05-31 00:51:37 +00002453// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2454def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2455 UNPCKH_shuffle_mask)),
2456 (v4f32 (MOVHLPSrr VR128:$src1, VR128:$src1))>;
2457def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2458 UNPCKH_shuffle_mask)),
2459 (v4i32 (MOVHLPSrr VR128:$src1, VR128:$src1))>;
2460
Evan Cheng2dadaea2006-04-19 20:37:34 +00002461// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2462// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002463def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2464 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002465 (v4f32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002466def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2467 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002468 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002469def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2470 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002471 (v4f32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002472def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2473 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002474 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002475
Evan Chengf66a0942006-04-19 18:20:17 +00002476def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2477 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002478 (v4i32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002479def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2480 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002481 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002482def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2483 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002484 (v4i32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002485def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2486 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002487 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002488
2489// Setting the lowest element in the vector.
2490def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2491 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002492 (v4i32 (MOVLPSrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002493def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002494 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002495 (v2i64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002496
Evan Cheng9e062ed2006-05-03 20:32:03 +00002497// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2498def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2499 MOVLP_shuffle_mask)),
2500 (v4f32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2501def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2502 MOVLP_shuffle_mask)),
2503 (v4i32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2504
Evan Chenga7fc6422006-04-24 23:34:56 +00002505// Set lowest element and zero upper elements.
2506def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2507 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2508 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002509 (v2i64 (MOVZQI2PQIrm addr:$src))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002510}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002511
Evan Chenga7fc6422006-04-24 23:34:56 +00002512// FIXME: Temporary workaround since 2-wide shuffle is broken.
2513def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002514 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002515def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002516 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002517def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002518 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002519def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002520 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2521 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002522def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002523 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2524 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002525def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002526 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002527def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002528 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002529def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002530 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002531def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002532 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002533def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002534 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002535def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002536 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002537def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002538 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002539def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2540 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2541
Evan Chengff65e382006-04-04 21:49:39 +00002542// 128-bit logical shifts
2543def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002544 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2545 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002546def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002547 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2548 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002549
Evan Cheng2c3ae372006-04-12 21:21:57 +00002550// Some special case pandn patterns.
2551def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2552 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002553 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002554def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2555 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002556 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002557def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2558 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002559 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002560
Evan Cheng2c3ae372006-04-12 21:21:57 +00002561def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2562 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002563 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002564def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2565 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002566 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002567def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2568 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002569 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;