Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 1 | //===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Dan Gohman | bd0f144 | 2008-09-24 23:44:12 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines a MachineFunction pass which runs after register |
| 11 | // allocation that turns subreg insert/extract instructions into register |
| 12 | // copies, as needed. This ensures correct codegen even if the coalescer |
| 13 | // isn't able to remove all subreg instructions. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 16 | |
| 17 | #define DEBUG_TYPE "lowersubregs" |
| 18 | #include "llvm/CodeGen/Passes.h" |
| 19 | #include "llvm/Function.h" |
| 20 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 21 | #include "llvm/CodeGen/MachineInstr.h" |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetRegisterInfo.h" |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetInstrInfo.h" |
| 26 | #include "llvm/Target/TargetMachine.h" |
| 27 | #include "llvm/Support/Debug.h" |
| 28 | #include "llvm/Support/Compiler.h" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 29 | #include "llvm/Support/raw_ostream.h" |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
| 33 | struct VISIBILITY_HIDDEN LowerSubregsInstructionPass |
| 34 | : public MachineFunctionPass { |
| 35 | static char ID; // Pass identification, replacement for typeid |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 36 | LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {} |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 37 | |
| 38 | const char *getPassName() const { |
| 39 | return "Subregister lowering instruction pass"; |
| 40 | } |
| 41 | |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 42 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 43 | AU.setPreservesCFG(); |
Evan Cheng | 8b56a90 | 2008-09-22 22:21:38 +0000 | [diff] [blame] | 44 | AU.addPreservedID(MachineLoopInfoID); |
| 45 | AU.addPreservedID(MachineDominatorsID); |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 46 | MachineFunctionPass::getAnalysisUsage(AU); |
| 47 | } |
| 48 | |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 49 | /// runOnMachineFunction - pass entry point |
| 50 | bool runOnMachineFunction(MachineFunction&); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 51 | |
| 52 | bool LowerExtract(MachineInstr *MI); |
| 53 | bool LowerInsert(MachineInstr *MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 54 | bool LowerSubregToReg(MachineInstr *MI); |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 55 | |
| 56 | void TransferDeadFlag(MachineInstr *MI, unsigned DstReg, |
| 57 | const TargetRegisterInfo &TRI); |
| 58 | void TransferKillFlag(MachineInstr *MI, unsigned SrcReg, |
Evan Cheng | b018a1e | 2009-08-05 02:25:11 +0000 | [diff] [blame^] | 59 | const TargetRegisterInfo &TRI, |
| 60 | bool AddIfNotFound = false); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 61 | }; |
| 62 | |
| 63 | char LowerSubregsInstructionPass::ID = 0; |
| 64 | } |
| 65 | |
| 66 | FunctionPass *llvm::createLowerSubregsPass() { |
| 67 | return new LowerSubregsInstructionPass(); |
| 68 | } |
| 69 | |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 70 | /// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead, |
| 71 | /// and the lowered replacement instructions immediately precede it. |
| 72 | /// Mark the replacement instructions with the dead flag. |
| 73 | void |
| 74 | LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI, |
| 75 | unsigned DstReg, |
| 76 | const TargetRegisterInfo &TRI) { |
| 77 | for (MachineBasicBlock::iterator MII = |
| 78 | prior(MachineBasicBlock::iterator(MI)); ; --MII) { |
| 79 | if (MII->addRegisterDead(DstReg, &TRI)) |
| 80 | break; |
| 81 | assert(MII != MI->getParent()->begin() && |
| 82 | "copyRegToReg output doesn't reference destination register!"); |
| 83 | } |
| 84 | } |
| 85 | |
| 86 | /// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed, |
| 87 | /// and the lowered replacement instructions immediately precede it. |
| 88 | /// Mark the replacement instructions with the kill flag. |
| 89 | void |
| 90 | LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI, |
| 91 | unsigned SrcReg, |
Evan Cheng | b018a1e | 2009-08-05 02:25:11 +0000 | [diff] [blame^] | 92 | const TargetRegisterInfo &TRI, |
| 93 | bool AddIfNotFound) { |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 94 | for (MachineBasicBlock::iterator MII = |
| 95 | prior(MachineBasicBlock::iterator(MI)); ; --MII) { |
Evan Cheng | b018a1e | 2009-08-05 02:25:11 +0000 | [diff] [blame^] | 96 | if (MII->addRegisterKilled(SrcReg, &TRI, AddIfNotFound)) |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 97 | break; |
| 98 | assert(MII != MI->getParent()->begin() && |
| 99 | "copyRegToReg output doesn't reference source register!"); |
| 100 | } |
| 101 | } |
| 102 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 103 | bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) { |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 104 | MachineBasicBlock *MBB = MI->getParent(); |
| 105 | MachineFunction &MF = *MBB->getParent(); |
| 106 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
| 107 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Jakob Stoklund Olesen | ded2e3b | 2009-08-04 20:01:11 +0000 | [diff] [blame] | 108 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 109 | assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() && |
| 110 | MI->getOperand(1).isReg() && MI->getOperand(1).isUse() && |
| 111 | MI->getOperand(2).isImm() && "Malformed extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 112 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 113 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 114 | unsigned SuperReg = MI->getOperand(1).getReg(); |
| 115 | unsigned SubIdx = MI->getOperand(2).getImm(); |
| 116 | unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 117 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 118 | assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) && |
| 119 | "Extract supperg source must be a physical register"); |
| 120 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
Dan Gohman | f04865f | 2008-12-18 22:07:25 +0000 | [diff] [blame] | 121 | "Extract destination must be in a physical register"); |
Jakob Stoklund Olesen | ded2e3b | 2009-08-04 20:01:11 +0000 | [diff] [blame] | 122 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 123 | DOUT << "subreg: CONVERTING: " << *MI; |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 124 | |
Dan Gohman | 98c2069 | 2008-12-18 22:11:34 +0000 | [diff] [blame] | 125 | if (SrcReg == DstReg) { |
Jakob Stoklund Olesen | ded2e3b | 2009-08-04 20:01:11 +0000 | [diff] [blame] | 126 | // No need to insert an identity copy instruction. |
| 127 | if (MI->getOperand(1).isKill()) { |
| 128 | // We must make sure the super-register gets killed.Replace the |
| 129 | // instruction with IMPLICIT_DEF. |
| 130 | MI->setDesc(TII.get(TargetInstrInfo::IMPLICIT_DEF)); |
| 131 | MI->RemoveOperand(2); // SubIdx |
| 132 | DOUT << "subreg: replace by: " << *MI; |
| 133 | return true; |
| 134 | } |
Dan Gohman | 98c2069 | 2008-12-18 22:11:34 +0000 | [diff] [blame] | 135 | DOUT << "subreg: eliminated!"; |
| 136 | } else { |
| 137 | // Insert copy |
Anton Korobeynikov | d519756 | 2009-07-16 13:55:26 +0000 | [diff] [blame] | 138 | const TargetRegisterClass *TRCS = TRI.getPhysicalRegisterRegClass(DstReg); |
| 139 | const TargetRegisterClass *TRCD = TRI.getPhysicalRegisterRegClass(SrcReg); |
| 140 | bool Emitted = TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS); |
| 141 | (void)Emitted; |
| 142 | assert(Emitted && "Subreg and Dst must be of compatible register class"); |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 143 | // Transfer the kill/dead flags, if needed. |
| 144 | if (MI->getOperand(0).isDead()) |
| 145 | TransferDeadFlag(MI, DstReg, TRI); |
| 146 | if (MI->getOperand(1).isKill()) |
Evan Cheng | b018a1e | 2009-08-05 02:25:11 +0000 | [diff] [blame^] | 147 | TransferKillFlag(MI, SuperReg, TRI, true); |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 148 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 149 | #ifndef NDEBUG |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 150 | MachineBasicBlock::iterator dMI = MI; |
| 151 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 152 | #endif |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 153 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 154 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 155 | DOUT << "\n"; |
| 156 | MBB->erase(MI); |
| 157 | return true; |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 158 | } |
| 159 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 160 | bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) { |
| 161 | MachineBasicBlock *MBB = MI->getParent(); |
| 162 | MachineFunction &MF = *MBB->getParent(); |
| 163 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
| 164 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 165 | assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) && |
| 166 | MI->getOperand(1).isImm() && |
| 167 | (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) && |
| 168 | MI->getOperand(3).isImm() && "Invalid subreg_to_reg"); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 169 | |
| 170 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 171 | unsigned InsReg = MI->getOperand(2).getReg(); |
Evan Cheng | 7d6d4b3 | 2009-03-23 07:19:58 +0000 | [diff] [blame] | 172 | unsigned InsSIdx = MI->getOperand(2).getSubReg(); |
| 173 | unsigned SubIdx = MI->getOperand(3).getImm(); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 174 | |
| 175 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
| 176 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
Evan Cheng | 7d6d4b3 | 2009-03-23 07:19:58 +0000 | [diff] [blame] | 177 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 178 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
| 179 | "Insert destination must be in a physical register"); |
| 180 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
| 181 | "Inserted value must be in a physical register"); |
| 182 | |
| 183 | DOUT << "subreg: CONVERTING: " << *MI; |
| 184 | |
Evan Cheng | 7d6d4b3 | 2009-03-23 07:19:58 +0000 | [diff] [blame] | 185 | if (DstSubReg == InsReg && InsSIdx == 0) { |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 186 | // No need to insert an identify copy instruction. |
Evan Cheng | 7d6d4b3 | 2009-03-23 07:19:58 +0000 | [diff] [blame] | 187 | // Watch out for case like this: |
| 188 | // %RAX<def> = ... |
| 189 | // %RAX<def> = SUBREG_TO_REG 0, %EAX:3<kill>, 3 |
| 190 | // The first def is defining RAX, not EAX so the top bits were not |
| 191 | // zero extended. |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 192 | DOUT << "subreg: eliminated!"; |
| 193 | } else { |
| 194 | // Insert sub-register copy |
| 195 | const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 196 | const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg); |
| 197 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 198 | // Transfer the kill/dead flags, if needed. |
| 199 | if (MI->getOperand(0).isDead()) |
| 200 | TransferDeadFlag(MI, DstSubReg, TRI); |
| 201 | if (MI->getOperand(2).isKill()) |
| 202 | TransferKillFlag(MI, InsReg, TRI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 203 | |
| 204 | #ifndef NDEBUG |
Dan Gohman | 08293f6 | 2008-08-20 13:50:12 +0000 | [diff] [blame] | 205 | MachineBasicBlock::iterator dMI = MI; |
| 206 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 207 | #endif |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 208 | } |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 209 | |
| 210 | DOUT << "\n"; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 211 | MBB->erase(MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 212 | return true; |
| 213 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 214 | |
| 215 | bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) { |
| 216 | MachineBasicBlock *MBB = MI->getParent(); |
| 217 | MachineFunction &MF = *MBB->getParent(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 218 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 219 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 220 | assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) && |
| 221 | (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) && |
| 222 | (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) && |
| 223 | MI->getOperand(3).isImm() && "Invalid insert_subreg"); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 224 | |
| 225 | unsigned DstReg = MI->getOperand(0).getReg(); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 226 | #ifndef NDEBUG |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 227 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 228 | #endif |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 229 | unsigned InsReg = MI->getOperand(2).getReg(); |
| 230 | unsigned SubIdx = MI->getOperand(3).getImm(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 231 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 232 | assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?"); |
| 233 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 234 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 235 | assert(DstSubReg && "invalid subregister index for register"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 236 | assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 237 | "Insert superreg source must be in a physical register"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 238 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 239 | "Inserted value must be in a physical register"); |
| 240 | |
| 241 | DOUT << "subreg: CONVERTING: " << *MI; |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 242 | |
Evan Cheng | c3de802 | 2008-06-16 22:52:53 +0000 | [diff] [blame] | 243 | if (DstSubReg == InsReg) { |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 244 | // No need to insert an identity copy instruction. If the SrcReg was |
| 245 | // <undef>, we need to make sure it is alive by inserting an IMPLICIT_DEF |
| 246 | if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) { |
Evan Cheng | a72dfb5 | 2009-08-05 01:57:22 +0000 | [diff] [blame] | 247 | MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(), |
| 248 | TII.get(TargetInstrInfo::IMPLICIT_DEF), DstReg); |
| 249 | if (MI->getOperand(2).isUndef()) |
| 250 | MIB.addReg(InsReg, RegState::Implicit | RegState::Undef); |
| 251 | else |
| 252 | MIB.addReg(InsReg, RegState::ImplicitKill); |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 253 | } else { |
| 254 | DOUT << "subreg: eliminated!\n"; |
| 255 | MBB->erase(MI); |
| 256 | return true; |
| 257 | } |
Evan Cheng | c3de802 | 2008-06-16 22:52:53 +0000 | [diff] [blame] | 258 | } else { |
| 259 | // Insert sub-register copy |
| 260 | const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 261 | const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg); |
Evan Cheng | 518ad1a | 2009-08-05 01:29:24 +0000 | [diff] [blame] | 262 | if (MI->getOperand(2).isUndef()) |
| 263 | // If the source register being inserted is undef, then this becomes an |
| 264 | // implicit_def. |
| 265 | BuildMI(*MBB, MI, MI->getDebugLoc(), |
| 266 | TII.get(TargetInstrInfo::IMPLICIT_DEF), DstSubReg); |
| 267 | else |
| 268 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 269 | MachineBasicBlock::iterator CopyMI = MI; |
| 270 | --CopyMI; |
| 271 | |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 272 | // Transfer the kill/dead flags, if needed. |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 273 | if (MI->getOperand(0).isDead()) { |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 274 | TransferDeadFlag(MI, DstSubReg, TRI); |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 275 | // Also add a SrcReg<imp-kill> of the super register. |
| 276 | CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true)); |
| 277 | } else if (MI->getOperand(1).isUndef()) { |
| 278 | // If SrcReg was marked <undef> we must make sure it is alive after this |
| 279 | // replacement. Add a SrcReg<imp-def> operand. |
| 280 | CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true)); |
| 281 | } |
| 282 | |
| 283 | // Make sure the inserted register gets killed |
Evan Cheng | 518ad1a | 2009-08-05 01:29:24 +0000 | [diff] [blame] | 284 | if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef()) |
Dan Gohman | a5b2fee | 2008-12-18 22:14:08 +0000 | [diff] [blame] | 285 | TransferKillFlag(MI, InsReg, TRI); |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 286 | } |
Dan Gohman | 98c2069 | 2008-12-18 22:11:34 +0000 | [diff] [blame] | 287 | |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 288 | #ifndef NDEBUG |
Jakob Stoklund Olesen | 980daea | 2009-08-03 20:08:18 +0000 | [diff] [blame] | 289 | MachineBasicBlock::iterator dMI = MI; |
| 290 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 291 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 292 | |
| 293 | DOUT << "\n"; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 294 | MBB->erase(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 295 | return true; |
| 296 | } |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 297 | |
| 298 | /// runOnMachineFunction - Reduce subregister inserts and extracts to register |
| 299 | /// copies. |
| 300 | /// |
| 301 | bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) { |
| 302 | DOUT << "Machine Function\n"; |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 303 | |
| 304 | bool MadeChange = false; |
| 305 | |
| 306 | DOUT << "********** LOWERING SUBREG INSTRS **********\n"; |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 307 | DEBUG(errs() << "********** Function: " |
| 308 | << MF.getFunction()->getName() << '\n'); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 309 | |
| 310 | for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end(); |
| 311 | mbbi != mbbe; ++mbbi) { |
| 312 | for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 313 | mi != me;) { |
| 314 | MachineInstr *MI = mi++; |
| 315 | |
| 316 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
| 317 | MadeChange |= LowerExtract(MI); |
| 318 | } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) { |
| 319 | MadeChange |= LowerInsert(MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 320 | } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) { |
| 321 | MadeChange |= LowerSubregToReg(MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 322 | } |
| 323 | } |
| 324 | } |
| 325 | |
| 326 | return MadeChange; |
| 327 | } |