blob: 9d775ac1666921e116ade800ef1d328082a7f977 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM VP instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM VFP Instruction templates.
16//
17
18// ARM Float Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000019class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000020 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000021 // TODO: Mark the instructions with the appropriate subtarget info.
22}
23
Evan Cheng64d80e32007-07-19 01:14:50 +000024class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000025 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
26 VFPFrm, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000027 // TODO: Mark the instructions with the appropriate subtarget info.
28}
29
30// ARM Double Instruction
Evan Cheng64d80e32007-07-19 01:14:50 +000031class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000032 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000033 // TODO: Mark the instructions with the appropriate subtarget info.
34}
35
Evan Cheng64d80e32007-07-19 01:14:50 +000036class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000037 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
38 VFPFrm, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000039 // TODO: Mark the instructions with the appropriate subtarget info.
40}
41
Evan Cheng44bec522007-05-15 01:29:07 +000042// Special cases.
Evan Cheng64d80e32007-07-19 01:14:50 +000043class AXSI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000044 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
45 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000046 // TODO: Mark the instructions with the appropriate subtarget info.
47}
48
Evan Cheng64d80e32007-07-19 01:14:50 +000049class AXSI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000050 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
51 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000052 // TODO: Mark the instructions with the appropriate subtarget info.
53}
54
Evan Cheng64d80e32007-07-19 01:14:50 +000055class AXDI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000056 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
57 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000058 // TODO: Mark the instructions with the appropriate subtarget info.
59}
60
Evan Cheng64d80e32007-07-19 01:14:50 +000061class AXDI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +000062 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
63 VFPFrm, asm, "", pattern> {
Evan Cheng44bec522007-05-15 01:29:07 +000064 // TODO: Mark the instructions with the appropriate subtarget info.
65}
66
67
Evan Chenga8e29892007-01-19 07:51:42 +000068def SDT_FTOI :
69SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
70def SDT_ITOF :
71SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
72def SDT_CMPFP0 :
73SDTypeProfile<0, 1, [SDTCisFP<0>]>;
74def SDT_FMDRR :
75SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
76 SDTCisSameAs<1, 2>]>;
77
78def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
79def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
80def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
81def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000082def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
84def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
85def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
86
87//===----------------------------------------------------------------------===//
88// Load / store Instructions.
89//
90
Chris Lattner834f1ce2008-01-06 23:38:27 +000091let isSimpleLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000092def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000093 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000094 [(set DPR:$dst, (load addrmode5:$addr))]>;
95
Evan Cheng64d80e32007-07-19 01:14:50 +000096def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000097 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000098 [(set SPR:$dst, (load addrmode5:$addr))]>;
Chris Lattner834f1ce2008-01-06 23:38:27 +000099} // isSimpleLoad
Evan Chenga8e29892007-01-19 07:51:42 +0000100
Evan Cheng64d80e32007-07-19 01:14:50 +0000101def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000102 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000103 [(store DPR:$src, addrmode5:$addr)]>;
104
Evan Cheng64d80e32007-07-19 01:14:50 +0000105def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000106 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000107 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109//===----------------------------------------------------------------------===//
110// Load / store multiple Instructions.
111//
112
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000113let mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000114def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
115 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000116 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000117 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Evan Cheng64d80e32007-07-19 01:14:50 +0000119def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
120 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000121 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000122 []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000123}
Evan Chenga8e29892007-01-19 07:51:42 +0000124
Chris Lattner2e48a702008-01-06 08:36:04 +0000125let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000126def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
127 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000128 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000129 []>;
130
Evan Cheng64d80e32007-07-19 01:14:50 +0000131def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
132 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000133 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000134 []>;
Chris Lattner2e48a702008-01-06 08:36:04 +0000135} // mayStore
Evan Chenga8e29892007-01-19 07:51:42 +0000136
137// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
138
139//===----------------------------------------------------------------------===//
140// FP Binary Operations.
141//
142
Evan Cheng64d80e32007-07-19 01:14:50 +0000143def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000144 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000145 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
146
Evan Cheng64d80e32007-07-19 01:14:50 +0000147def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000148 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000149 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
150
Evan Cheng64d80e32007-07-19 01:14:50 +0000151def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000152 "fcmped", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000153 [(arm_cmpfp DPR:$a, DPR:$b)]>;
154
Evan Cheng64d80e32007-07-19 01:14:50 +0000155def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000156 "fcmpes", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000157 [(arm_cmpfp SPR:$a, SPR:$b)]>;
158
Evan Cheng64d80e32007-07-19 01:14:50 +0000159def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000160 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000161 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
162
Evan Cheng64d80e32007-07-19 01:14:50 +0000163def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000164 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000165 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
166
Evan Cheng64d80e32007-07-19 01:14:50 +0000167def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000168 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000169 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
170
Evan Cheng64d80e32007-07-19 01:14:50 +0000171def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000172 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000173 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000174
Evan Cheng64d80e32007-07-19 01:14:50 +0000175def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000176 "fnmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000177 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
178
Evan Cheng64d80e32007-07-19 01:14:50 +0000179def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000180 "fnmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000181 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
182
Chris Lattner72939122007-05-03 00:32:00 +0000183// Match reassociated forms only if not sign dependent rounding.
184def : Pat<(fmul (fneg DPR:$a), DPR:$b),
185 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
186def : Pat<(fmul (fneg SPR:$a), SPR:$b),
187 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
188
189
Evan Cheng64d80e32007-07-19 01:14:50 +0000190def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000191 "fsubd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000192 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
193
Evan Cheng64d80e32007-07-19 01:14:50 +0000194def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000195 "fsubs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000196 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
197
198//===----------------------------------------------------------------------===//
199// FP Unary Operations.
200//
201
Evan Cheng64d80e32007-07-19 01:14:50 +0000202def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000203 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000204 [(set DPR:$dst, (fabs DPR:$a))]>;
205
Evan Cheng64d80e32007-07-19 01:14:50 +0000206def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000207 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000208 [(set SPR:$dst, (fabs SPR:$a))]>;
209
Evan Cheng64d80e32007-07-19 01:14:50 +0000210def FCMPEZD : ADI<(outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000211 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000212 [(arm_cmpfp0 DPR:$a)]>;
213
Evan Cheng64d80e32007-07-19 01:14:50 +0000214def FCMPEZS : ASI<(outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000215 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000216 [(arm_cmpfp0 SPR:$a)]>;
217
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000219 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000220 [(set DPR:$dst, (fextend SPR:$a))]>;
221
Evan Cheng64d80e32007-07-19 01:14:50 +0000222def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000223 "fcvtsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000224 [(set SPR:$dst, (fround DPR:$a))]>;
225
Evan Cheng64d80e32007-07-19 01:14:50 +0000226def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000227 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000228
Evan Cheng64d80e32007-07-19 01:14:50 +0000229def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000230 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Evan Cheng64d80e32007-07-19 01:14:50 +0000232def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000233 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(set DPR:$dst, (fneg DPR:$a))]>;
235
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000237 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000238 [(set SPR:$dst, (fneg SPR:$a))]>;
239
Evan Cheng64d80e32007-07-19 01:14:50 +0000240def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000241 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000242 [(set DPR:$dst, (fsqrt DPR:$a))]>;
243
Evan Cheng64d80e32007-07-19 01:14:50 +0000244def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000245 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000246 [(set SPR:$dst, (fsqrt SPR:$a))]>;
247
248//===----------------------------------------------------------------------===//
249// FP <-> GPR Copies. Int <-> FP Conversions.
250//
251
Evan Cheng64d80e32007-07-19 01:14:50 +0000252def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000253 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000254 [(set GPR:$dst, (bitconvert SPR:$src))]>;
255
Evan Cheng64d80e32007-07-19 01:14:50 +0000256def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000257 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000258 [(set SPR:$dst, (bitconvert GPR:$src))]>;
259
260
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000262 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000263 [/* FIXME: Can't write pattern for multiple result instr*/]>;
264
265// FMDHR: GPR -> SPR
266// FMDLR: GPR -> SPR
267
Evan Cheng64d80e32007-07-19 01:14:50 +0000268def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000269 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000270 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
271
272// FMRDH: SPR -> GPR
273// FMRDL: SPR -> GPR
274// FMRRS: SPR -> GPR
275// FMRX : SPR system reg -> GPR
276
277// FMSRR: GPR -> SPR
278
Evan Cheng071a2792007-09-11 19:55:27 +0000279let Defs = [CPSR] in
280def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000281
282// FMXR: GPR -> VFP Sstem reg
283
284
285// Int to FP:
286
Evan Cheng64d80e32007-07-19 01:14:50 +0000287def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000288 "fsitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000289 [(set DPR:$dst, (arm_sitof SPR:$a))]>;
290
Evan Cheng64d80e32007-07-19 01:14:50 +0000291def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000292 "fsitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000293 [(set SPR:$dst, (arm_sitof SPR:$a))]>;
294
Evan Cheng64d80e32007-07-19 01:14:50 +0000295def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000296 "fuitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000297 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
298
Evan Cheng64d80e32007-07-19 01:14:50 +0000299def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000300 "fuitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000301 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
302
303// FP to Int:
304// Always set Z bit in the instruction, i.e. "round towards zero" variants.
305
Evan Cheng64d80e32007-07-19 01:14:50 +0000306def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000307 "ftosizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000308 [(set SPR:$dst, (arm_ftosi DPR:$a))]>;
309
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000311 "ftosizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000312 [(set SPR:$dst, (arm_ftosi SPR:$a))]>;
313
Evan Cheng64d80e32007-07-19 01:14:50 +0000314def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000315 "ftouizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000316 [(set SPR:$dst, (arm_ftoui DPR:$a))]>;
317
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000319 "ftouizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000320 [(set SPR:$dst, (arm_ftoui SPR:$a))]>;
321
322//===----------------------------------------------------------------------===//
323// FP FMA Operations.
324//
325
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000327 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
329 RegConstraint<"$dstin = $dst">;
330
Evan Cheng64d80e32007-07-19 01:14:50 +0000331def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000332 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000333 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
334 RegConstraint<"$dstin = $dst">;
335
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000337 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000338 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
339 RegConstraint<"$dstin = $dst">;
340
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000342 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000343 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
344 RegConstraint<"$dstin = $dst">;
345
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000347 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000348 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
349 RegConstraint<"$dstin = $dst">;
350
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000352 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000353 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
354 RegConstraint<"$dstin = $dst">;
355
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000357 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000358 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
359 RegConstraint<"$dstin = $dst">;
360
Evan Cheng64d80e32007-07-19 01:14:50 +0000361def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000362 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000363 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
364 RegConstraint<"$dstin = $dst">;
365
366//===----------------------------------------------------------------------===//
367// FP Conditional moves.
368//
369
Evan Cheng64d80e32007-07-19 01:14:50 +0000370def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000371 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000372 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
373 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000374
Evan Cheng64d80e32007-07-19 01:14:50 +0000375def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000376 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000377 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
378 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000381 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000382 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
383 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Cheng64d80e32007-07-19 01:14:50 +0000385def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000386 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000387 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
388 RegConstraint<"$false = $dst">;