blob: bc137017c061d0df62866e2ef00a8f63ac49a3dd [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
Chris Lattnerb71f9f82005-12-17 19:41:43 +000042def LO10 : SDNodeXForm<imm, [{
43 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
44}]>;
45
Chris Lattner57dd3bc2005-12-17 19:37:00 +000046def HI22 : SDNodeXForm<imm, [{
47 // Transformation function: shift the immediate value down into the low bits.
48 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
49}]>;
50
51def SETHIimm : PatLeaf<(imm), [{
52 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
53}], HI22>;
54
Chris Lattnerbc83fd92005-12-17 20:04:49 +000055// Addressing modes.
56def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
57def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
58
59// Address operands
60def MEMrr : Operand<i32> {
61 let PrintMethod = "printMemOperand";
62 let NumMIOperands = 2;
63 let MIOperandInfo = (ops IntRegs, IntRegs);
64}
65def MEMri : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let NumMIOperands = 2;
68 let MIOperandInfo = (ops IntRegs, i32imm);
69}
70
Chris Lattner7b0902d2005-12-17 08:26:38 +000071//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000072// Instructions
73//===----------------------------------------------------------------------===//
74
Chris Lattner275f6452004-02-28 19:37:18 +000075// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000076class PseudoInstV8<string asmstr, dag ops> : InstV8 {
77 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000078 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000079}
Chris Lattner3ff57512005-12-16 06:02:58 +000080def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000081def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
82 (ops i32imm:$amt)>;
83def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
84 (ops i32imm:$amt)>;
85//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
86def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
87 (ops IntRegs:$dst)>;
88def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000089
Brian Gaekea8056fa2004-03-06 05:32:13 +000090// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000091// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000092let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
93 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattner96b84be2005-12-16 06:25:42 +000094 def RET : F3_2<2, 0b111000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000095 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000096 "ret $b, $c, $dst", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000097 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000098 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +000099 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000100}
Brian Gaekec3e97012004-05-08 04:21:32 +0000101// CMP is a special case of SUBCC where destination is ignored, by setting it to
102// %g0 (hardwired zero).
103// FIXME: should keep track of the fact that it defs the integer condition codes
104let rd = 0 in
Chris Lattner96b84be2005-12-16 06:25:42 +0000105 def CMPri: F3_2<2, 0b010100,
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000106 (ops IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000107 "cmp $b, $c", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000108
109// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000110def LDSBrr : F3_1<3, 0b001001,
111 (ops IntRegs:$dst, MEMrr:$addr),
112 "ldsb [$addr], $dst",
113 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000114def LDSBri : F3_2<3, 0b001001,
115 (ops IntRegs:$dst, MEMri:$addr),
116 "ldsb [$addr], $dst",
117 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000118def LDSHrr : F3_1<3, 0b001010,
119 (ops IntRegs:$dst, MEMrr:$addr),
120 "ldsh [$addr], $dst",
121 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000122def LDSHri : F3_2<3, 0b001010,
123 (ops IntRegs:$dst, MEMri:$addr),
124 "ldsh [$addr], $dst",
125 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000126def LDUBrr : F3_1<3, 0b000001,
127 (ops IntRegs:$dst, MEMrr:$addr),
128 "ldub [$addr], $dst",
129 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000130def LDUBri : F3_2<3, 0b000001,
131 (ops IntRegs:$dst, MEMri:$addr),
132 "ldub [$addr], $dst",
133 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000134def LDUHrr : F3_1<3, 0b000010,
135 (ops IntRegs:$dst, MEMrr:$addr),
136 "lduh [$addr], $dst",
137 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000138def LDUHri : F3_2<3, 0b000010,
139 (ops IntRegs:$dst, MEMri:$addr),
140 "lduh [$addr], $dst",
141 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000142def LDrr : F3_1<3, 0b000000,
143 (ops IntRegs:$dst, MEMrr:$addr),
144 "ld [$addr], $dst",
145 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000146def LDri : F3_2<3, 0b000000,
147 (ops IntRegs:$dst, MEMri:$addr),
148 "ld [$addr], $dst",
149 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000150def LDDrr : F3_1<3, 0b000011,
151 (ops IntRegs:$dst, MEMrr:$addr),
152 "ldd [$addr], $dst", []>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000153def LDDri : F3_2<3, 0b000011,
154 (ops IntRegs:$dst, MEMri:$addr),
155 "ldd [$addr], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000156
Brian Gaeke562d5b02004-06-18 05:19:27 +0000157// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000158def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000159 (ops FPRegs:$dst, MEMrr:$addr),
160 "ld [$addr], $dst",
161 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000162def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000163 (ops FPRegs:$dst, MEMri:$addr),
164 "ld [$addr], $dst",
165 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000166def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000167 (ops DFPRegs:$dst, MEMrr:$addr),
168 "ldd [$addr], $dst",
169 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000170def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000171 (ops DFPRegs:$dst, MEMri:$addr),
172 "ldd [$addr], $dst",
173 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000174
Brian Gaeke8542e082004-04-02 20:53:37 +0000175// Section B.4 - Store Integer Instructions, p. 95
Chris Lattner84e2abf2005-12-17 20:18:24 +0000176def STBri : F3_2<3, 0b000101,
177 (ops MEMri:$addr, IntRegs:$src),
178 "stb $src, [$addr]", []>;
179def STHri : F3_2<3, 0b000110,
180 (ops MEMri:$addr, IntRegs:$src),
181 "sth $src, [$addr]", []>;
182def STri : F3_2<3, 0b000100,
183 (ops MEMri:$addr, IntRegs:$src),
184 "st $src, [$addr]", []>;
185def STDri : F3_2<3, 0b000111,
186 (ops MEMri:$addr, IntRegs:$src),
187 "std $src, [$addr]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000188
189// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000190def STFrr : F3_1<3, 0b100100,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000191 (ops MEMrr:$addr, IntRegs:$src),
192 "st $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000193def STFri : F3_2<3, 0b100100,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000194 (ops MEMri:$addr, IntRegs:$src),
195 "st $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000196def STDFrr : F3_1<3, 0b100111,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000197 (ops MEMrr:$addr, IntRegs:$src),
198 "std $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000199def STDFri : F3_2<3, 0b100111,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000200 (ops MEMri:$addr, IntRegs:$src),
201 "std $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000202def STFSRrr : F3_1<3, 0b100101,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000203 (ops MEMrr:$addr, IntRegs:$src),
204 "st $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000205def STFSRri : F3_2<3, 0b100101,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000206 (ops MEMri:$addr, IntRegs:$src),
207 "st $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000208def STDFQrr : F3_1<3, 0b100110,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000209 (ops MEMrr:$addr, IntRegs:$src),
210 "std $src, [$addr]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000211def STDFQri : F3_2<3, 0b100110,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000212 (ops MEMri:$addr, IntRegs:$src),
213 "std $src, [$addr]", []>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000214
Brian Gaeke775158d2004-03-04 04:37:45 +0000215// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000216def SETHIi: F2_1<0b100,
217 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000218 "sethi $src, $dst",
219 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000220
Brian Gaeke8542e082004-04-02 20:53:37 +0000221// Section B.10 - NOP Instruction, p. 105
222// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000223let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000224 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000225
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000226// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000227def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000228 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000229 "and $b, $c, $dst",
230 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000231def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000232 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000233 "and $b, $c, $dst",
234 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000235def ANDCCrr : F3_1<2, 0b010001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000236 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000237 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000238def ANDCCri : F3_2<2, 0b010001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000239 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000240 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000241def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000242 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000243 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000244def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000245 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000246 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000247def ANDNCCrr: F3_1<2, 0b010101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000248 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000249 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000250def ANDNCCri: F3_2<2, 0b010101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000251 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000252 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000253def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000254 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000255 "or $b, $c, $dst",
256 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000257def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000258 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000259 "or $b, $c, $dst",
260 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000261def ORCCrr : F3_1<2, 0b010010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000262 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000263 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000264def ORCCri : F3_2<2, 0b010010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000265 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000266 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000267def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000268 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000269 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000270def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000271 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000272 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def ORNCCrr : F3_1<2, 0b010110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000274 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000275 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000276def ORNCCri : F3_2<2, 0b010110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000277 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000278 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000279def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000280 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000281 "xor $b, $c, $dst",
282 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000283def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000284 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000285 "xor $b, $c, $dst",
286 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000287def XORCCrr : F3_1<2, 0b010011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000288 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000289 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000290def XORCCri : F3_2<2, 0b010011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000291 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000292 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000293def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000294 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000295 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000296def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000297 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000298 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def XNORCCrr: F3_1<2, 0b010111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000301 "xnorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def XNORCCri: F3_2<2, 0b010111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000303 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000304 "xnorcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000305
306// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000307def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000308 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000309 "sll $b, $c, $dst",
310 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000311def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000312 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000313 "sll $b, $c, $dst",
314 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000315def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000316 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000317 "srl $b, $c, $dst",
318 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000319def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000320 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000321 "srl $b, $c, $dst",
322 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000324 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000325 "sra $b, $c, $dst",
326 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000328 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000329 "sra $b, $c, $dst",
330 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000331
332// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000333def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000334 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000335 "add $b, $c, $dst",
336 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000337def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000338 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000339 "add $b, $c, $dst",
340 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000341def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000342 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000343 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000344def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000345 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000346 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000347def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000348 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000349 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000350def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000351 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000352 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000353def ADDXCCrr: F3_1<2, 0b011000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000354 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000355 "addxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def ADDXCCri: F3_2<2, 0b011000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000357 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000358 "addxcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000359
Brian Gaeke775158d2004-03-04 04:37:45 +0000360// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000361def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000362 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000363 "sub $b, $c, $dst",
364 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000366 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000367 "sub $b, $c, $dst",
368 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000369def SUBCCrr : F3_1<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000370 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000371 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000372def SUBCCri : F3_2<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000373 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000374 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000377 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000378def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000379 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000380 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000383 "subxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000384def SUBXCCri: F3_2<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000385 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000386 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000387
Brian Gaeke032f80f2004-03-16 22:37:13 +0000388// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000389def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000390 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000391 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000392def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000393 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000394 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000395def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000396 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000397 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000398def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000399 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000400 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def UMULCCrr: F3_1<2, 0b011010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000402 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000403 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def UMULCCri: F3_2<2, 0b011010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000405 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000406 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000407def SMULCCrr: F3_1<2, 0b011011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000408 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000409 "smulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000410def SMULCCri: F3_2<2, 0b011011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000411 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000412 "smulcc $b, $c, $dst", []>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000413
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000414// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000415def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000416 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000417 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000419 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000420 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000421def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000422 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000423 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000424def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000425 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000426 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000427def UDIVCCrr : F3_1<2, 0b011110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000428 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000429 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000430def UDIVCCri : F3_2<2, 0b011110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000431 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000432 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000433def SDIVCCrr : F3_1<2, 0b011111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000434 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000435 "sdivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000436def SDIVCCri : F3_2<2, 0b011111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000437 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000438 "sdivcc $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000439
Brian Gaekea8056fa2004-03-06 05:32:13 +0000440// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000441def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000442 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000443 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000444def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000445 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000446 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000447def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000448 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000449 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000450def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000451 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000452 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000453
Brian Gaekec3e97012004-05-08 04:21:32 +0000454// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000455
456// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000457class BranchV8<bits<4> cc, dag ops, string asmstr>
458 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000459 let isBranch = 1;
460 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000461 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000462}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000463
464let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000465 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
466def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
467def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
468def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
469def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
470def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
471def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
472def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
473def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
474def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
475def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
476def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000477
Brian Gaeke4185d032004-07-08 09:08:22 +0000478// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
479
480// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000481class FPBranchV8<bits<4> cc, dag ops, string asmstr>
482 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000483 let isBranch = 1;
484 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000485 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000486}
487
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000488def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
489def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
490def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
491def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
492def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
493def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
494def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
495def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
496def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
497def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
498def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
499def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
500def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
501def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
502def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
503def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000504
Brian Gaekeb354b712004-11-16 07:32:09 +0000505
506
Brian Gaeke8542e082004-04-02 20:53:37 +0000507// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000508// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000509let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000510 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000511 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
512 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000513 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000514 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000515 bits<30> disp;
516 let op = 1;
517 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000518 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000519 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000520
521 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
522 // be an implicit def):
523 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
524 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000525 def JMPLrr : F3_1<2, 0b111000,
526 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000527 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000528}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000529
Chris Lattner22ede702004-04-07 04:06:46 +0000530// Section B.29 - Write State Register Instructions
Chris Lattner96b84be2005-12-16 06:25:42 +0000531def WRrr : F3_1<2, 0b110000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000532 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000533 "wr $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000534def WRri : F3_2<2, 0b110000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000535 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000536 "wr $b, $c, $dst", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000537
Brian Gaekec53105c2004-06-27 22:53:56 +0000538// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000539def FITOS : F3_3<2, 0b110100, 0b011000100,
540 (ops FPRegs:$dst, FPRegs:$src),
541 "fitos $src, $dst">;
542def FITOD : F3_3<2, 0b110100, 0b011001000,
543 (ops DFPRegs:$dst, DFPRegs:$src),
544 "fitod $src, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000545
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000546// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000547def FSTOI : F3_3<2, 0b110100, 0b011010001,
548 (ops FPRegs:$dst, FPRegs:$src),
549 "fstoi $src, $dst">;
550def FDTOI : F3_3<2, 0b110100, 0b011010010,
551 (ops DFPRegs:$dst, DFPRegs:$src),
552 "fdtoi $src, $dst">;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000553
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000554// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000555def FSTOD : F3_3<2, 0b110100, 0b011001001,
556 (ops DFPRegs:$dst, FPRegs:$src),
557 "fstod $src, $dst">;
558def FDTOS : F3_3<2, 0b110100, 0b011000110,
559 (ops FPRegs:$dst, DFPRegs:$src),
560 "fdtos $src, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000561
Brian Gaekef89cc652004-06-18 06:28:10 +0000562// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000563def FMOVS : F3_3<2, 0b110100, 0b000000001,
564 (ops FPRegs:$dst, FPRegs:$src),
565 "fmovs $src, $dst">;
566def FNEGS : F3_3<2, 0b110100, 0b000000101,
567 (ops FPRegs:$dst, FPRegs:$src),
568 "fnegs $src, $dst">;
569def FABSS : F3_3<2, 0b110100, 0b000001001,
570 (ops FPRegs:$dst, FPRegs:$src),
571 "fabss $src, $dst">;
Brian Gaekef89cc652004-06-18 06:28:10 +0000572
Brian Gaekec53105c2004-06-27 22:53:56 +0000573// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000574def FADDS : F3_3<2, 0b110100, 0b001000001,
575 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
576 "fadds $src1, $src2, $dst">;
577def FADDD : F3_3<2, 0b110100, 0b001000010,
578 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
579 "faddd $src1, $src2, $dst">;
580def FSUBS : F3_3<2, 0b110100, 0b001000101,
581 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
582 "fsubs $src1, $src2, $dst">;
583def FSUBD : F3_3<2, 0b110100, 0b001000110,
584 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
585 "fsubd $src1, $src2, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000586
587// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000588def FMULS : F3_3<2, 0b110100, 0b001001001,
589 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
590 "fmuls $src1, $src2, $dst">;
591def FMULD : F3_3<2, 0b110100, 0b001001010,
592 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
593 "fmuld $src1, $src2, $dst">;
594def FSMULD : F3_3<2, 0b110100, 0b001101001,
595 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
596 "fsmuld $src1, $src2, $dst">;
597def FDIVS : F3_3<2, 0b110100, 0b001001101,
598 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
599 "fdivs $src1, $src2, $dst">;
600def FDIVD : F3_3<2, 0b110100, 0b001001110,
601 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
602 "fdivd $src1, $src2, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000603
Brian Gaeke4185d032004-07-08 09:08:22 +0000604// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000605// Note: the 2nd template arg is different for these guys.
606// Note 2: the result of a FCMP is not available until the 2nd cycle
607// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000608// is modelled with a forced noop after the instruction.
609def FCMPS : F3_3<2, 0b110101, 0b001010001,
610 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000611 "fcmps $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000612def FCMPD : F3_3<2, 0b110101, 0b001010010,
613 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000614 "fcmpd $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000615def FCMPES : F3_3<2, 0b110101, 0b001010101,
616 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000617 "fcmpes $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000618def FCMPED : F3_3<2, 0b110101, 0b001010110,
619 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000620 "fcmped $src1, $src2\n\tnop">;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000621
622//===----------------------------------------------------------------------===//
623// Non-Instruction Patterns
624//===----------------------------------------------------------------------===//
625
626// Small immediates.
627def : Pat<(i32 simm13:$val),
628 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000629// Arbitrary immediates.
630def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000631 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;