blob: dee37544ef5278df43422965180b140a86614101 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
Chris Lattnerb71f9f82005-12-17 19:41:43 +000042def LO10 : SDNodeXForm<imm, [{
43 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
44}]>;
45
Chris Lattner57dd3bc2005-12-17 19:37:00 +000046def HI22 : SDNodeXForm<imm, [{
47 // Transformation function: shift the immediate value down into the low bits.
48 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
49}]>;
50
51def SETHIimm : PatLeaf<(imm), [{
52 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
53}], HI22>;
54
Chris Lattner7b0902d2005-12-17 08:26:38 +000055//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000056// Instructions
57//===----------------------------------------------------------------------===//
58
Chris Lattner275f6452004-02-28 19:37:18 +000059// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000060class PseudoInstV8<string asmstr, dag ops> : InstV8 {
61 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000062 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000063}
Chris Lattner3ff57512005-12-16 06:02:58 +000064def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000065def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
66 (ops i32imm:$amt)>;
67def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
68 (ops i32imm:$amt)>;
69//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
70def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
71 (ops IntRegs:$dst)>;
72def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000073
Brian Gaekea8056fa2004-03-06 05:32:13 +000074// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000075// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000076let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
77 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattner96b84be2005-12-16 06:25:42 +000078 def RET : F3_2<2, 0b111000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000079 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000080 "ret $b, $c, $dst", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000081 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000082 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +000083 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +000084}
Brian Gaekec3e97012004-05-08 04:21:32 +000085// CMP is a special case of SUBCC where destination is ignored, by setting it to
86// %g0 (hardwired zero).
87// FIXME: should keep track of the fact that it defs the integer condition codes
88let rd = 0 in
Chris Lattner96b84be2005-12-16 06:25:42 +000089 def CMPri: F3_2<2, 0b010100,
Chris Lattner0d8fcd32005-12-17 06:54:41 +000090 (ops IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000091 "cmp $b, $c", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000092
93// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner96b84be2005-12-16 06:25:42 +000094def LDSB: F3_2<3, 0b001001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000095 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000096 "ldsb [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000097def LDSH: F3_2<3, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000098 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000099 "ldsh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000100def LDUB: F3_2<3, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000101 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000102 "ldub [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000103def LDUH: F3_2<3, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000104 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000105 "lduh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000106def LD : F3_2<3, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000107 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000108 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000109def LDD : F3_2<3, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000110 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000111 "ldd [$b+$c], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000112
Brian Gaeke562d5b02004-06-18 05:19:27 +0000113// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000114def LDFrr : F3_1<3, 0b100000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000115 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000116 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000117def LDFri : F3_2<3, 0b100000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000118 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000119 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000120def LDDFrr : F3_1<3, 0b100011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000121 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000122 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000123def LDDFri : F3_2<3, 0b100011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000124 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000125 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000126def LDFSRrr: F3_1<3, 0b100001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000127 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000128 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000129def LDFSRri: F3_2<3, 0b100001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000130 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000131 "ld [$b+$c], $dst", []>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000132
Brian Gaeke8542e082004-04-02 20:53:37 +0000133// Section B.4 - Store Integer Instructions, p. 95
Chris Lattner96b84be2005-12-16 06:25:42 +0000134def STB : F3_2<3, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000135 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000136 "stb $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000137def STH : F3_2<3, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000138 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000139 "sth $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000140def ST : F3_2<3, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000141 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000142 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000143def STD : F3_2<3, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000144 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000145 "std $src, [$base+$offset]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000146
147// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000148def STFrr : F3_1<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000149 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000150 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000151def STFri : F3_2<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000152 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000153 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000154def STDFrr : F3_1<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000155 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000156 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000157def STDFri : F3_2<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000158 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000159 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000160def STFSRrr : F3_1<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000161 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000162 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000163def STFSRri : F3_2<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000164 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000165 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000166def STDFQrr : F3_1<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000167 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000168 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000169def STDFQri : F3_2<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000170 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000171 "std $src, [$base+$offset]", []>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000172
Brian Gaeke775158d2004-03-04 04:37:45 +0000173// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000174def SETHIi: F2_1<0b100,
175 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000176 "sethi $src, $dst",
177 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000178
Brian Gaeke8542e082004-04-02 20:53:37 +0000179// Section B.10 - NOP Instruction, p. 105
180// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000181let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000182 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000183
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000184// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000185def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000186 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000187 "and $b, $c, $dst",
188 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000189def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000190 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000191 "and $b, $c, $dst",
192 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000193def ANDCCrr : F3_1<2, 0b010001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000194 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000195 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000196def ANDCCri : F3_2<2, 0b010001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000197 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000198 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000199def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000200 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000201 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000202def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000203 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000204 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000205def ANDNCCrr: F3_1<2, 0b010101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000206 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000207 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000208def ANDNCCri: F3_2<2, 0b010101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000209 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000210 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000211def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000212 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000213 "or $b, $c, $dst",
214 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000215def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000216 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000217 "or $b, $c, $dst",
218 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000219def ORCCrr : F3_1<2, 0b010010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000220 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000221 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000222def ORCCri : F3_2<2, 0b010010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000223 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000224 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000225def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000226 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000227 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000228def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000229 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000230 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000231def ORNCCrr : F3_1<2, 0b010110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000232 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000233 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000234def ORNCCri : F3_2<2, 0b010110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000235 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000236 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000237def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000238 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000239 "xor $b, $c, $dst",
240 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000241def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000242 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000243 "xor $b, $c, $dst",
244 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000245def XORCCrr : F3_1<2, 0b010011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000246 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000247 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000248def XORCCri : F3_2<2, 0b010011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000249 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000250 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000251def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000252 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000253 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000254def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000255 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000256 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000257def XNORCCrr: F3_1<2, 0b010111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000258 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000259 "xnorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000260def XNORCCri: F3_2<2, 0b010111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000261 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000262 "xnorcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000263
264// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000265def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000266 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000267 "sll $b, $c, $dst",
268 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000269def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000270 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000271 "sll $b, $c, $dst",
272 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000274 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000275 "srl $b, $c, $dst",
276 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000277def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000278 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000279 "srl $b, $c, $dst",
280 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000281def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000282 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000283 "sra $b, $c, $dst",
284 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000285def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000286 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000287 "sra $b, $c, $dst",
288 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000289
290// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000292 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000293 "add $b, $c, $dst",
294 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000295def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000296 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000297 "add $b, $c, $dst",
298 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000301 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000303 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000304 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000305def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000306 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000307 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000309 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000310 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000311def ADDXCCrr: F3_1<2, 0b011000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000312 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000313 "addxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000314def ADDXCCri: F3_2<2, 0b011000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000315 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000316 "addxcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000317
Brian Gaeke775158d2004-03-04 04:37:45 +0000318// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000319def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000320 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000321 "sub $b, $c, $dst",
322 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000324 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000325 "sub $b, $c, $dst",
326 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def SUBCCrr : F3_1<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000328 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000329 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000330def SUBCCri : F3_2<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000331 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000332 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000333def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000334 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000335 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000336def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000337 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000338 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000339def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000340 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000341 "subxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def SUBXCCri: F3_2<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000343 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000344 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000345
Brian Gaeke032f80f2004-03-16 22:37:13 +0000346// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000347def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000348 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000349 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000350def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000351 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000352 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000353def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000354 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000355 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000357 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000358 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000359def UMULCCrr: F3_1<2, 0b011010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000360 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000361 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000362def UMULCCri: F3_2<2, 0b011010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000363 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000364 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def SMULCCrr: F3_1<2, 0b011011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000366 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000367 "smulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def SMULCCri: F3_2<2, 0b011011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000369 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000370 "smulcc $b, $c, $dst", []>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000371
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000372// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000373def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000374 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000375 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000376def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000377 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000378 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000380 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000381 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000383 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000384 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def UDIVCCrr : F3_1<2, 0b011110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000386 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000387 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def UDIVCCri : F3_2<2, 0b011110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000389 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000390 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000391def SDIVCCrr : F3_1<2, 0b011111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000392 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000393 "sdivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000394def SDIVCCri : F3_2<2, 0b011111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000395 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000396 "sdivcc $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000397
Brian Gaekea8056fa2004-03-06 05:32:13 +0000398// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000400 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000401 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000402def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000403 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000404 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000405def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000406 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000407 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000409 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000410 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000411
Brian Gaekec3e97012004-05-08 04:21:32 +0000412// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000413
414// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000415class BranchV8<bits<4> cc, dag ops, string asmstr>
416 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000417 let isBranch = 1;
418 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000419 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000420}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000421
422let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000423 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
424def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
425def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
426def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
427def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
428def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
429def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
430def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
431def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
432def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
433def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
434def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000435
Brian Gaeke4185d032004-07-08 09:08:22 +0000436// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
437
438// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000439class FPBranchV8<bits<4> cc, dag ops, string asmstr>
440 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000441 let isBranch = 1;
442 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000443 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000444}
445
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000446def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
447def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
448def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
449def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
450def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
451def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
452def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
453def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
454def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
455def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
456def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
457def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
458def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
459def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
460def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
461def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000462
Brian Gaekeb354b712004-11-16 07:32:09 +0000463
464
Brian Gaeke8542e082004-04-02 20:53:37 +0000465// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000466// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000467let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000468 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000469 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
470 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000471 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000472 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000473 bits<30> disp;
474 let op = 1;
475 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000476 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000477 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000478
479 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
480 // be an implicit def):
481 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
482 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000483 def JMPLrr : F3_1<2, 0b111000,
484 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000485 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000486}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000487
Chris Lattner22ede702004-04-07 04:06:46 +0000488// Section B.29 - Write State Register Instructions
Chris Lattner96b84be2005-12-16 06:25:42 +0000489def WRrr : F3_1<2, 0b110000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000490 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000491 "wr $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000492def WRri : F3_2<2, 0b110000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000493 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000494 "wr $b, $c, $dst", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000495
Brian Gaekec53105c2004-06-27 22:53:56 +0000496// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000497def FITOS : F3_3<2, 0b110100, 0b011000100,
498 (ops FPRegs:$dst, FPRegs:$src),
499 "fitos $src, $dst">;
500def FITOD : F3_3<2, 0b110100, 0b011001000,
501 (ops DFPRegs:$dst, DFPRegs:$src),
502 "fitod $src, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000503
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000504// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000505def FSTOI : F3_3<2, 0b110100, 0b011010001,
506 (ops FPRegs:$dst, FPRegs:$src),
507 "fstoi $src, $dst">;
508def FDTOI : F3_3<2, 0b110100, 0b011010010,
509 (ops DFPRegs:$dst, DFPRegs:$src),
510 "fdtoi $src, $dst">;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000511
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000512// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000513def FSTOD : F3_3<2, 0b110100, 0b011001001,
514 (ops DFPRegs:$dst, FPRegs:$src),
515 "fstod $src, $dst">;
516def FDTOS : F3_3<2, 0b110100, 0b011000110,
517 (ops FPRegs:$dst, DFPRegs:$src),
518 "fdtos $src, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000519
Brian Gaekef89cc652004-06-18 06:28:10 +0000520// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000521def FMOVS : F3_3<2, 0b110100, 0b000000001,
522 (ops FPRegs:$dst, FPRegs:$src),
523 "fmovs $src, $dst">;
524def FNEGS : F3_3<2, 0b110100, 0b000000101,
525 (ops FPRegs:$dst, FPRegs:$src),
526 "fnegs $src, $dst">;
527def FABSS : F3_3<2, 0b110100, 0b000001001,
528 (ops FPRegs:$dst, FPRegs:$src),
529 "fabss $src, $dst">;
Brian Gaekef89cc652004-06-18 06:28:10 +0000530
Brian Gaekec53105c2004-06-27 22:53:56 +0000531// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000532def FADDS : F3_3<2, 0b110100, 0b001000001,
533 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
534 "fadds $src1, $src2, $dst">;
535def FADDD : F3_3<2, 0b110100, 0b001000010,
536 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
537 "faddd $src1, $src2, $dst">;
538def FSUBS : F3_3<2, 0b110100, 0b001000101,
539 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
540 "fsubs $src1, $src2, $dst">;
541def FSUBD : F3_3<2, 0b110100, 0b001000110,
542 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
543 "fsubd $src1, $src2, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000544
545// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000546def FMULS : F3_3<2, 0b110100, 0b001001001,
547 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
548 "fmuls $src1, $src2, $dst">;
549def FMULD : F3_3<2, 0b110100, 0b001001010,
550 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
551 "fmuld $src1, $src2, $dst">;
552def FSMULD : F3_3<2, 0b110100, 0b001101001,
553 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
554 "fsmuld $src1, $src2, $dst">;
555def FDIVS : F3_3<2, 0b110100, 0b001001101,
556 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
557 "fdivs $src1, $src2, $dst">;
558def FDIVD : F3_3<2, 0b110100, 0b001001110,
559 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
560 "fdivd $src1, $src2, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000561
Brian Gaeke4185d032004-07-08 09:08:22 +0000562// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000563// Note: the 2nd template arg is different for these guys.
564// Note 2: the result of a FCMP is not available until the 2nd cycle
565// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000566// is modelled with a forced noop after the instruction.
567def FCMPS : F3_3<2, 0b110101, 0b001010001,
568 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000569 "fcmps $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000570def FCMPD : F3_3<2, 0b110101, 0b001010010,
571 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000572 "fcmpd $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000573def FCMPES : F3_3<2, 0b110101, 0b001010101,
574 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000575 "fcmpes $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000576def FCMPED : F3_3<2, 0b110101, 0b001010110,
577 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000578 "fcmped $src1, $src2\n\tnop">;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000579
580//===----------------------------------------------------------------------===//
581// Non-Instruction Patterns
582//===----------------------------------------------------------------------===//
583
584// Small immediates.
585def : Pat<(i32 simm13:$val),
586 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000587// Arbitrary immediates.
588def : Pat<(i32 imm:$val),
589 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;