blob: d7be25e2902dbf99ec94e2b4bb52c909cc88c2f8 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000032#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000038#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000041#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000042#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetFrameInfo.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000048#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000049#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000050#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000054#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000055#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000056using namespace llvm;
57
Chris Lattneread0d882008-06-17 06:09:18 +000058static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000059DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000060static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000061EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000062 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000063 "instruction selector"));
64static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000065EnableFastISelAbort("fast-isel-abort", cl::Hidden,
66 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000067static cl::opt<bool>
68SchedLiveInCopies("schedule-livein-copies",
69 cl::desc("Schedule copies of livein registers"),
70 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000071
Chris Lattnerda8abb02005-09-01 18:44:10 +000072#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000073static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000074ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
75 cl::desc("Pop up a window to show dags before the first "
76 "dag combine pass"));
77static cl::opt<bool>
78ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
79 cl::desc("Pop up a window to show dags before legalize types"));
80static cl::opt<bool>
81ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
82 cl::desc("Pop up a window to show dags before legalize"));
83static cl::opt<bool>
84ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
85 cl::desc("Pop up a window to show dags before the second "
86 "dag combine pass"));
87static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000088ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
89 cl::desc("Pop up a window to show dags before the post legalize types"
90 " dag combine pass"));
91static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000092ViewISelDAGs("view-isel-dags", cl::Hidden,
93 cl::desc("Pop up a window to show isel dags as they are selected"));
94static cl::opt<bool>
95ViewSchedDAGs("view-sched-dags", cl::Hidden,
96 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000097static cl::opt<bool>
98ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000099 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000100#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000101static const bool ViewDAGCombine1 = false,
102 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
103 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000104 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000105 ViewISelDAGs = false, ViewSchedDAGs = false,
106 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000107#endif
108
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000109//===---------------------------------------------------------------------===//
110///
111/// RegisterScheduler class - Track the registration of instruction schedulers.
112///
113//===---------------------------------------------------------------------===//
114MachinePassRegistry RegisterScheduler::Registry;
115
116//===---------------------------------------------------------------------===//
117///
118/// ISHeuristic command line option for instruction schedulers.
119///
120//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000121static cl::opt<RegisterScheduler::FunctionPassCtor, false,
122 RegisterPassParser<RegisterScheduler> >
123ISHeuristic("pre-RA-sched",
124 cl::init(&createDefaultScheduler),
125 cl::desc("Instruction schedulers available (before register"
126 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000127
Dan Gohman844731a2008-05-13 00:00:25 +0000128static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000129defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000130 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000131
Chris Lattner1c08c712005-01-07 07:47:53 +0000132namespace llvm {
133 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000134 /// createDefaultScheduler - This creates an instruction scheduler appropriate
135 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000136 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000137 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000138 const TargetLowering &TLI = IS->getTargetLowering();
139
Bill Wendling98a366d2009-04-29 23:29:43 +0000140 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000141 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000142 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 assert(TLI.getSchedulingPreference() ==
145 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000146 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000147 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000148}
149
Evan Chengff9b3732008-01-30 18:18:23 +0000150// EmitInstrWithCustomInserter - This method should be implemented by targets
151// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000152// instructions are special in various ways, which require special support to
153// insert. The specified MachineInstr is created but not inserted into any
154// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000155MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000156 MachineBasicBlock *MBB) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000157#ifndef NDEBUG
158 cerr << "If a target marks an instruction with "
159 "'usesCustomDAGSchedInserter', it must implement "
160 "TargetLowering::EmitInstrWithCustomInserter!";
161#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000162 llvm_unreachable(0);
Chris Lattner025c39b2005-08-26 20:54:47 +0000163 return 0;
164}
165
Dan Gohman8a110532008-09-05 22:59:21 +0000166/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
167/// physical register has only a single copy use, then coalesced the copy
168/// if possible.
169static void EmitLiveInCopy(MachineBasicBlock *MBB,
170 MachineBasicBlock::iterator &InsertPos,
171 unsigned VirtReg, unsigned PhysReg,
172 const TargetRegisterClass *RC,
173 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
174 const MachineRegisterInfo &MRI,
175 const TargetRegisterInfo &TRI,
176 const TargetInstrInfo &TII) {
177 unsigned NumUses = 0;
178 MachineInstr *UseMI = NULL;
179 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
180 UE = MRI.use_end(); UI != UE; ++UI) {
181 UseMI = &*UI;
182 if (++NumUses > 1)
183 break;
184 }
185
186 // If the number of uses is not one, or the use is not a move instruction,
187 // don't coalesce. Also, only coalesce away a virtual register to virtual
188 // register copy.
189 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000190 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000191 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000192 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000193 TargetRegisterInfo::isVirtualRegister(DstReg)) {
194 VirtReg = DstReg;
195 Coalesced = true;
196 }
197
198 // Now find an ideal location to insert the copy.
199 MachineBasicBlock::iterator Pos = InsertPos;
200 while (Pos != MBB->begin()) {
201 MachineInstr *PrevMI = prior(Pos);
202 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
203 // copyRegToReg might emit multiple instructions to do a copy.
204 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
205 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
206 // This is what the BB looks like right now:
207 // r1024 = mov r0
208 // ...
209 // r1 = mov r1024
210 //
211 // We want to insert "r1025 = mov r1". Inserting this copy below the
212 // move to r1024 makes it impossible for that move to be coalesced.
213 //
214 // r1025 = mov r1
215 // r1024 = mov r0
216 // ...
217 // r1 = mov 1024
218 // r2 = mov 1025
219 break; // Woot! Found a good location.
220 --Pos;
221 }
222
David Goodwinf1daf7d2009-07-08 23:10:31 +0000223 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
224 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
225 (void) Emitted;
226
227CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000228 if (Coalesced) {
229 if (&*InsertPos == UseMI) ++InsertPos;
230 MBB->erase(UseMI);
231 }
232}
233
234/// EmitLiveInCopies - If this is the first basic block in the function,
235/// and if it has live ins that need to be copied into vregs, emit the
236/// copies into the block.
237static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
238 const MachineRegisterInfo &MRI,
239 const TargetRegisterInfo &TRI,
240 const TargetInstrInfo &TII) {
241 if (SchedLiveInCopies) {
242 // Emit the copies at a heuristically-determined location in the block.
243 DenseMap<MachineInstr*, unsigned> CopyRegMap;
244 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
245 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
246 E = MRI.livein_end(); LI != E; ++LI)
247 if (LI->second) {
248 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
249 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
250 RC, CopyRegMap, MRI, TRI, TII);
251 }
252 } else {
253 // Emit the copies into the top of the block.
254 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
255 E = MRI.livein_end(); LI != E; ++LI)
256 if (LI->second) {
257 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000258 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
259 LI->second, LI->first, RC, RC);
260 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
261 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000262 }
263 }
264}
265
Chris Lattner7041ee32005-01-11 05:56:49 +0000266//===----------------------------------------------------------------------===//
267// SelectionDAGISel code
268//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000269
Bill Wendling98a366d2009-04-29 23:29:43 +0000270SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000271 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000272 FuncInfo(new FunctionLoweringInfo(TLI)),
273 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000274 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000275 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000276 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000277 DAGSize(0)
278{}
279
280SelectionDAGISel::~SelectionDAGISel() {
281 delete SDL;
282 delete CurDAG;
283 delete FuncInfo;
284}
285
Owen Andersone50ed302009-08-10 22:56:29 +0000286unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000287 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000288}
289
Chris Lattner495a0b52005-08-17 06:37:43 +0000290void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000291 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000292 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000293 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000294 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000295 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000296 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000297 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000298}
Chris Lattner1c08c712005-01-07 07:47:53 +0000299
Dan Gohmanad2afc22009-07-31 18:16:33 +0000300bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
301 Function &Fn = *mf.getFunction();
302
Dan Gohman4344a5d2008-09-09 23:05:00 +0000303 // Do some sanity-checking on the command-line options.
304 assert((!EnableFastISelVerbose || EnableFastISel) &&
305 "-fast-isel-verbose requires -fast-isel");
306 assert((!EnableFastISelAbort || EnableFastISel) &&
307 "-fast-isel-abort requires -fast-isel");
308
Dan Gohman5f43f922007-08-27 16:26:13 +0000309 // Get alias analysis for load/store combining.
310 AA = &getAnalysis<AliasAnalysis>();
311
Dan Gohmanad2afc22009-07-31 18:16:33 +0000312 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000313 const TargetInstrInfo &TII = *TM.getInstrInfo();
314 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
315
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000316 if (Fn.hasGC())
317 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000318 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000319 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000320 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000321 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000322
Duncan Sands1465d612009-01-28 13:14:17 +0000323 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
324 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000325 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000326 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000327 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000328
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000329 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
330 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
331 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000332 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000333
Dan Gohman79ce2762009-01-15 19:20:50 +0000334 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000335
Dan Gohman8a110532008-09-05 22:59:21 +0000336 // If the first basic block in the function has live ins that need to be
337 // copied into vregs, emit the copies into the top of the block before
338 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000339 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000340
Evan Chengad2070c2007-02-10 02:43:39 +0000341 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000342 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
343 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000344 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000345
Duncan Sandsf4070822007-06-15 19:04:19 +0000346#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000347 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000348 "Not all catch info was assigned to a landing pad!");
349#endif
350
Dan Gohman7c3234c2008-08-27 23:52:12 +0000351 FuncInfo->clear();
352
Chris Lattner1c08c712005-01-07 07:47:53 +0000353 return true;
354}
355
Duncan Sandsf4070822007-06-15 19:04:19 +0000356static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
357 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000358 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000360 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000362#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000363 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000364 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000365#endif
366 }
367}
368
Dan Gohmanf350b272008-08-23 02:25:05 +0000369void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
370 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000371 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000372 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000373
Dan Gohman98ca4f22009-08-05 01:29:28 +0000374 // Lower all of the non-terminator instructions. If a call is emitted
375 // as a tail call, cease emitting nodes for this block.
376 for (BasicBlock::iterator I = Begin; I != End && !SDL->HasTailCall; ++I)
Dan Gohmanf350b272008-08-23 02:25:05 +0000377 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000378 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000379
Dan Gohman98ca4f22009-08-05 01:29:28 +0000380 if (!SDL->HasTailCall) {
381 // Ensure that all instructions which are used outside of their defining
382 // blocks are available as virtual registers. Invoke is handled elsewhere.
383 for (BasicBlock::iterator I = Begin; I != End; ++I)
384 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
385 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000386
Dan Gohman98ca4f22009-08-05 01:29:28 +0000387 // Handle PHI nodes in successor blocks.
388 if (End == LLVMBB->end()) {
389 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000390
Dan Gohman98ca4f22009-08-05 01:29:28 +0000391 // Lower the terminator after the copies are emitted.
392 SDL->visit(*LLVMBB->getTerminator());
393 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000394 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395
Chris Lattnera651cf62005-01-17 19:43:36 +0000396 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000397 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000398
Dan Gohmanf350b272008-08-23 02:25:05 +0000399 // Final step, emit the lowered DAG as machine code.
400 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000401 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000402}
403
Dan Gohmanf350b272008-08-23 02:25:05 +0000404void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000405 SmallPtrSet<SDNode*, 128> VisitedNodes;
406 SmallVector<SDNode*, 128> Worklist;
407
Gabor Greifba36cb52008-08-28 21:40:38 +0000408 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000409
410 APInt Mask;
411 APInt KnownZero;
412 APInt KnownOne;
413
414 while (!Worklist.empty()) {
415 SDNode *N = Worklist.back();
416 Worklist.pop_back();
417
418 // If we've already seen this node, ignore it.
419 if (!VisitedNodes.insert(N))
420 continue;
421
422 // Otherwise, add all chain operands to the worklist.
423 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000425 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000426
427 // If this is a CopyToReg with a vreg dest, process it.
428 if (N->getOpcode() != ISD::CopyToReg)
429 continue;
430
431 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
432 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
433 continue;
434
435 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000436 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000437 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000438 if (!SrcVT.isInteger() || SrcVT.isVector())
439 continue;
440
Dan Gohmanf350b272008-08-23 02:25:05 +0000441 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000442 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000443 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000444
445 // Only install this information if it tells us something.
446 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
447 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000448 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
449 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
450 FunctionLoweringInfo::LiveOutInfo &LOI =
451 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000452 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000453 LOI.KnownOne = KnownOne;
454 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000455 }
456 }
457}
458
Dan Gohmanf350b272008-08-23 02:25:05 +0000459void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000460 std::string GroupName;
461 if (TimePassesIsEnabled)
462 GroupName = "Instruction Selection and Scheduling";
463 std::string BlockName;
464 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000465 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
466 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000467 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000468 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000469
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000470 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000471 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000472
Dan Gohmanf350b272008-08-23 02:25:05 +0000473 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000474
Chris Lattneraf21d552005-10-10 16:47:10 +0000475 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000476 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000477 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000478 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000479 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000480 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000481 }
Nate Begeman2300f552005-09-07 00:15:36 +0000482
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000483 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000484 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000485
Chris Lattner1c08c712005-01-07 07:47:53 +0000486 // Second step, hack on the DAG until it only uses operations and types that
487 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000488 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000489 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
490 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000491
Duncan Sands25cf2272008-11-24 14:53:14 +0000492 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000493 if (TimePassesIsEnabled) {
494 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000495 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000496 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000497 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000498 }
499
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000500 DEBUG(errs() << "Type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000501 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000502
Duncan Sands25cf2272008-11-24 14:53:14 +0000503 if (Changed) {
504 if (ViewDAGCombineLT)
505 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
506
507 // Run the DAG combiner in post-type-legalize mode.
508 if (TimePassesIsEnabled) {
509 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000510 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000511 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000512 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000513 }
514
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000515 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Duncan Sands25cf2272008-11-24 14:53:14 +0000516 DEBUG(CurDAG->dump());
517 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000518
519 if (TimePassesIsEnabled) {
520 NamedRegionTimer T("Vector Legalization", GroupName);
521 Changed = CurDAG->LegalizeVectors();
522 } else {
523 Changed = CurDAG->LegalizeVectors();
524 }
525
526 if (Changed) {
527 if (TimePassesIsEnabled) {
528 NamedRegionTimer T("Type Legalization 2", GroupName);
529 Changed = CurDAG->LegalizeTypes();
530 } else {
531 Changed = CurDAG->LegalizeTypes();
532 }
533
534 if (ViewDAGCombineLT)
535 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
536
537 // Run the DAG combiner in post-type-legalize mode.
538 if (TimePassesIsEnabled) {
539 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
540 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
541 } else {
542 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
543 }
544
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000545 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
Eli Friedman5c22c802009-05-23 12:35:30 +0000546 DEBUG(CurDAG->dump());
547 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000548 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000549
Dan Gohmanf350b272008-08-23 02:25:05 +0000550 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000551
Evan Chengebffb662008-07-01 17:59:20 +0000552 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000553 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000554 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000555 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000556 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000557 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000558
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000559 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000560 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000561
Dan Gohmanf350b272008-08-23 02:25:05 +0000562 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000563
Chris Lattneraf21d552005-10-10 16:47:10 +0000564 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000565 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000566 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000567 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000568 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000569 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000570 }
Nate Begeman2300f552005-09-07 00:15:36 +0000571
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000572 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000573 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000574
Dan Gohmanf350b272008-08-23 02:25:05 +0000575 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000576
Bill Wendling98a366d2009-04-29 23:29:43 +0000577 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000578 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000579
Chris Lattnera33ef482005-03-30 01:10:47 +0000580 // Third, instruction select all of the operations to machine code, adding the
581 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000582 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000583 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000584 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000585 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000586 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000587 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000588
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000589 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000590 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000591
Dan Gohmanf350b272008-08-23 02:25:05 +0000592 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000593
Dan Gohman5e843682008-07-14 18:19:29 +0000594 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000595 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000596 if (TimePassesIsEnabled) {
597 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000598 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000599 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000600 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000601 }
602
Dan Gohman462dc7f2008-07-21 20:00:07 +0000603 if (ViewSUnitDAGs) Scheduler->viewGraph();
604
Evan Chengdb8d56b2008-06-30 20:45:06 +0000605 // Emit machine code to BB. This can change 'BB' to the last block being
606 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000607 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000608 NamedRegionTimer T("Instruction Creation", GroupName);
609 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000610 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000611 BB = Scheduler->EmitSchedule();
612 }
613
614 // Free the scheduler state.
615 if (TimePassesIsEnabled) {
616 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
617 delete Scheduler;
618 } else {
619 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000620 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000621
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000622 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000623 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000624}
Chris Lattner1c08c712005-01-07 07:47:53 +0000625
Dan Gohman79ce2762009-01-15 19:20:50 +0000626void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
627 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000628 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000629 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000630 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000631 // Initialize the Fast-ISel state, if needed.
632 FastISel *FastIS = 0;
633 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000634 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000635 FuncInfo->ValueMap,
636 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000637 FuncInfo->StaticAllocaMap
638#ifndef NDEBUG
639 , FuncInfo->CatchInfoLost
640#endif
641 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000642
643 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000644 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
645 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000646 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000647
Dan Gohman3df24e62008-09-03 23:12:08 +0000648 BasicBlock::iterator const Begin = LLVMBB->begin();
649 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000650 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000651
652 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000653 bool SuppressFastISel = false;
654 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000655 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000656
Dan Gohman33134c42008-09-25 17:05:24 +0000657 // If any of the arguments has the byval attribute, forgo
658 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000659 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000660 unsigned j = 1;
661 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
662 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000663 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000664 if (EnableFastISelVerbose || EnableFastISelAbort)
665 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000666 SuppressFastISel = true;
667 break;
668 }
669 }
670 }
671
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000672 if (MMI && BB->isLandingPad()) {
673 // Add a label to mark the beginning of the landing pad. Deletion of the
674 // landing pad can thus be detected via the MachineModuleInfo.
675 unsigned LabelID = MMI->addLandingPad(BB);
676
677 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000678 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000679
680 // Mark exception register as live in.
681 unsigned Reg = TLI.getExceptionAddressRegister();
682 if (Reg) BB->addLiveIn(Reg);
683
684 // Mark exception selector register as live in.
685 Reg = TLI.getExceptionSelectorRegister();
686 if (Reg) BB->addLiveIn(Reg);
687
688 // FIXME: Hack around an exception handling flaw (PR1508): the personality
689 // function and list of typeids logically belong to the invoke (or, if you
690 // like, the basic block containing the invoke), and need to be associated
691 // with it in the dwarf exception handling tables. Currently however the
692 // information is provided by an intrinsic (eh.selector) that can be moved
693 // to unexpected places by the optimizers: if the unwind edge is critical,
694 // then breaking it can result in the intrinsics being in the successor of
695 // the landing pad, not the landing pad itself. This results in exceptions
696 // not being caught because no typeids are associated with the invoke.
697 // This may not be the only way things can go wrong, but it is the only way
698 // we try to work around for the moment.
699 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
700
701 if (Br && Br->isUnconditional()) { // Critical edge?
702 BasicBlock::iterator I, E;
703 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
704 if (isa<EHSelectorInst>(I))
705 break;
706
707 if (I == E)
708 // No catch info found - try to extract some from the successor.
709 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
710 }
711 }
712
Dan Gohmanf350b272008-08-23 02:25:05 +0000713 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000714 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000715 // Emit code for any incoming arguments. This must happen before
716 // beginning FastISel on the entry block.
717 if (LLVMBB == &Fn.getEntryBlock()) {
718 CurDAG->setRoot(SDL->getControlRoot());
719 CodeGenAndEmitDAG();
720 SDL->clear();
721 }
Dan Gohman241f4642008-10-04 00:56:36 +0000722 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000723 // Do FastISel on as many instructions as possible.
724 for (; BI != End; ++BI) {
725 // Just before the terminator instruction, insert instructions to
726 // feed PHI nodes in successor blocks.
727 if (isa<TerminatorInst>(BI))
728 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000729 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000730 cerr << "FastISel miss: ";
731 BI->dump();
732 }
Torok Edwinf3689232009-07-12 20:07:01 +0000733 assert(!EnableFastISelAbort &&
734 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000735 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000736 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000737
738 // First try normal tablegen-generated "fast" selection.
739 if (FastIS->SelectInstruction(BI))
740 continue;
741
742 // Next, try calling the target to attempt to handle the instruction.
743 if (FastIS->TargetSelectInstruction(BI))
744 continue;
745
746 // Then handle certain instructions as single-LLVM-Instruction blocks.
747 if (isa<CallInst>(BI)) {
748 if (EnableFastISelVerbose || EnableFastISelAbort) {
749 cerr << "FastISel missed call: ";
750 BI->dump();
751 }
752
Owen Anderson1d0be152009-08-13 21:58:54 +0000753 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000754 unsigned &R = FuncInfo->ValueMap[BI];
755 if (!R)
756 R = FuncInfo->CreateRegForValue(BI);
757 }
758
Devang Patel390f3ac2009-04-16 01:33:10 +0000759 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000760 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000761 // If the instruction was codegen'd with multiple blocks,
762 // inform the FastISel object where to resume inserting.
763 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000764 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000765 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000766
767 // Otherwise, give up on FastISel for the rest of the block.
768 // For now, be a little lenient about non-branch terminators.
769 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
770 if (EnableFastISelVerbose || EnableFastISelAbort) {
771 cerr << "FastISel miss: ";
772 BI->dump();
773 }
774 if (EnableFastISelAbort)
775 // The "fast" selector couldn't handle something and bailed.
776 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000777 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000778 }
779 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000780 }
781 }
782
Dan Gohmand2ff6472008-09-02 20:17:56 +0000783 // Run SelectionDAG instruction selection on the remainder of the block
784 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000785 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000786 if (BI != End) {
787 // If FastISel is run and it has known DebugLoc then use it.
788 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
789 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000790 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000791 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000792
Dan Gohman7c3234c2008-08-27 23:52:12 +0000793 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000794 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000795
796 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000797}
798
Dan Gohmanfed90b62008-07-28 21:51:04 +0000799void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000800SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000801
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000802 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000803 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000804
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000805 DEBUG(errs() << "Total amount of phi nodes to update: "
806 << SDL->PHINodesToUpdate.size() << "\n");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000807 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000808 errs() << "Node " << i << " : ("
809 << SDL->PHINodesToUpdate[i].first
810 << ", " << SDL->PHINodesToUpdate[i].second << ")\n");
Nate Begemanf15485a2006-03-27 01:32:24 +0000811
Chris Lattnera33ef482005-03-30 01:10:47 +0000812 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000813 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000814 if (SDL->SwitchCases.empty() &&
815 SDL->JTCases.empty() &&
816 SDL->BitTestCases.empty()) {
817 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
818 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000819 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
820 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000821 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000822 false));
823 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000824 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000825 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000826 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000827 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000828
Dan Gohman7c3234c2008-08-27 23:52:12 +0000829 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000830 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000831 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000832 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000833 BB = SDL->BitTestCases[i].Parent;
834 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000835 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000836 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
837 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000838 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000839 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000840 }
841
Dan Gohman7c3234c2008-08-27 23:52:12 +0000842 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000843 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000844 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
845 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000846 // Emit the code
847 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000848 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
849 SDL->BitTestCases[i].Reg,
850 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000851 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000852 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
853 SDL->BitTestCases[i].Reg,
854 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000855
856
Dan Gohman7c3234c2008-08-27 23:52:12 +0000857 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000858 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000859 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000860 }
861
862 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000863 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
864 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000865 MachineBasicBlock *PHIBB = PHI->getParent();
866 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
867 "This is not a machine PHI node that we are updating!");
868 // This is "default" BB. We have two jumps to it. From "header" BB and
869 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000870 if (PHIBB == SDL->BitTestCases[i].Default) {
871 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000872 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000873 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
874 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000875 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000876 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000877 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000878 }
879 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000880 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
881 j != ej; ++j) {
882 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000883 if (cBB->succ_end() !=
884 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000886 false));
887 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000888 }
889 }
890 }
891 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000892 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893
Nate Begeman9453eea2006-04-23 06:26:20 +0000894 // If the JumpTable record is filled in, then we need to emit a jump table.
895 // Updating the PHI nodes is tricky in this case, since we need to determine
896 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000897 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000898 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000899 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000900 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000901 BB = SDL->JTCases[i].first.HeaderBB;
902 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000903 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000904 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
905 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000906 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000907 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000908 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000909
Nate Begeman37efe672006-04-22 18:53:45 +0000910 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000911 BB = SDL->JTCases[i].second.MBB;
912 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000913 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000914 SDL->visitJumpTable(SDL->JTCases[i].second);
915 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000916 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000917 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000918
Nate Begeman37efe672006-04-22 18:53:45 +0000919 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000920 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
921 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000922 MachineBasicBlock *PHIBB = PHI->getParent();
923 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
924 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000925 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000926 if (PHIBB == SDL->JTCases[i].second.Default) {
927 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000928 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000929 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000930 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000931 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000932 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000933 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000934 false));
935 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000936 }
937 }
Nate Begeman37efe672006-04-22 18:53:45 +0000938 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000939 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000940
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000941 // If the switch block involved a branch to one of the actual successors, we
942 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000943 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
944 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000945 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
946 "This is not a machine PHI node that we are updating!");
947 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000949 false));
950 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000951 }
952 }
953
Nate Begemanf15485a2006-03-27 01:32:24 +0000954 // If we generated any switch lowering information, build and codegen any
955 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000956 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000957 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000958 BB = SDL->SwitchCases[i].ThisBB;
959 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000960
Nate Begemanf15485a2006-03-27 01:32:24 +0000961 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000962 SDL->visitSwitchCase(SDL->SwitchCases[i]);
963 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000964 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000965 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000966
967 // Handle any PHI nodes in successors of this chunk, as if we were coming
968 // from the original BB before switch expansion. Note that PHI nodes can
969 // occur multiple times in PHINodesToUpdate. We have to be very careful to
970 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000972 for (MachineBasicBlock::iterator Phi = BB->begin();
973 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
974 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
975 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000976 assert(pn != SDL->PHINodesToUpdate.size() &&
977 "Didn't find PHI entry!");
978 if (SDL->PHINodesToUpdate[pn].first == Phi) {
979 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000980 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000981 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000982 break;
983 }
984 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000985 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000986
987 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000988 if (BB == SDL->SwitchCases[i].FalseBB)
989 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000990
991 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000992 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
993 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +0000994 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000995 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +0000996 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000997 SDL->SwitchCases.clear();
998
999 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001000}
Evan Chenga9c20912006-01-21 02:32:06 +00001001
Jim Laskey13ec7022006-08-01 14:21:23 +00001002
Dan Gohman0a3776d2009-02-06 18:26:51 +00001003/// Create the scheduler. If a specific scheduler was specified
1004/// via the SchedulerRegistry, use it, otherwise select the
1005/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001006///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001007ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001008 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001009
1010 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001011 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001012 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001013 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001014
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001015 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001016}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001017
Dan Gohmanfc54c552009-01-15 22:18:12 +00001018ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1019 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001020}
1021
Chris Lattner75548062006-10-11 03:58:02 +00001022//===----------------------------------------------------------------------===//
1023// Helper functions used by the generated instruction selector.
1024//===----------------------------------------------------------------------===//
1025// Calls to these methods are generated by tblgen.
1026
1027/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1028/// the dag combiner simplified the 255, we still want to match. RHS is the
1029/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1030/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001031bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001032 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001033 const APInt &ActualMask = RHS->getAPIntValue();
1034 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001035
1036 // If the actual mask exactly matches, success!
1037 if (ActualMask == DesiredMask)
1038 return true;
1039
1040 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001041 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001042 return false;
1043
1044 // Otherwise, the DAG Combiner may have proven that the value coming in is
1045 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001046 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001047 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001048 return true;
1049
1050 // TODO: check to see if missing bits are just not demanded.
1051
1052 // Otherwise, this pattern doesn't match.
1053 return false;
1054}
1055
1056/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1057/// the dag combiner simplified the 255, we still want to match. RHS is the
1058/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1059/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001060bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001061 int64_t DesiredMaskS) const {
1062 const APInt &ActualMask = RHS->getAPIntValue();
1063 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001064
1065 // If the actual mask exactly matches, success!
1066 if (ActualMask == DesiredMask)
1067 return true;
1068
1069 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001070 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001071 return false;
1072
1073 // Otherwise, the DAG Combiner may have proven that the value coming in is
1074 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001075 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001076
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001077 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001078 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001079
1080 // If all the missing bits in the or are already known to be set, match!
1081 if ((NeededMask & KnownOne) == NeededMask)
1082 return true;
1083
1084 // TODO: check to see if missing bits are just not demanded.
1085
1086 // Otherwise, this pattern doesn't match.
1087 return false;
1088}
1089
Jim Laskey9ff542f2006-08-01 18:29:48 +00001090
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001091/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1092/// by tblgen. Others should not call it.
1093void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001094SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001095 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001096 std::swap(InOps, Ops);
1097
1098 Ops.push_back(InOps[0]); // input chain.
1099 Ops.push_back(InOps[1]); // input asm string.
1100
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001101 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001103 --e; // Don't process a flag operand if it is here.
1104
1105 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001106 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001107 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001108 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001109 Ops.insert(Ops.end(), InOps.begin()+i,
1110 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1111 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001112 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001113 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1114 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001115 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001116 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001117 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001118 llvm_report_error("Could not match memory address. Inline asm"
1119 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001120 }
1121
1122 // Add this to the output node.
Owen Andersone50ed302009-08-10 22:56:29 +00001123 EVT IntPtrTy = TLI.getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001124 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001125 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001126 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1127 i += 2;
1128 }
1129 }
1130
1131 // Add the flag input back if present.
1132 if (e != InOps.size())
1133 Ops.push_back(InOps.back());
1134}
Devang Patel794fd752007-05-01 21:15:47 +00001135
Owen Andersone50ed302009-08-10 22:56:29 +00001136/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001137/// SDNode.
1138///
1139static SDNode *findFlagUse(SDNode *N) {
1140 unsigned FlagResNo = N->getNumValues()-1;
1141 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1142 SDUse &Use = I.getUse();
1143 if (Use.getResNo() == FlagResNo)
1144 return Use.getUser();
1145 }
1146 return NULL;
1147}
1148
1149/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1150/// This function recursively traverses up the operand chain, ignoring
1151/// certain nodes.
1152static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1153 SDNode *Root,
1154 SmallPtrSet<SDNode*, 16> &Visited) {
1155 if (Use->getNodeId() < Def->getNodeId() ||
1156 !Visited.insert(Use))
1157 return false;
1158
1159 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1160 SDNode *N = Use->getOperand(i).getNode();
1161 if (N == Def) {
1162 if (Use == ImmedUse || Use == Root)
1163 continue; // We are not looking for immediate use.
1164 assert(N != Root);
1165 return true;
1166 }
1167
1168 // Traverse up the operand chain.
1169 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1170 return true;
1171 }
1172 return false;
1173}
1174
1175/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1176/// be reached. Return true if that's the case. However, ignore direct uses
1177/// by ImmedUse (which would be U in the example illustrated in
1178/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1179/// case).
1180/// FIXME: to be really generic, we should allow direct use by any node
1181/// that is being folded. But realisticly since we only fold loads which
1182/// have one non-chain use, we only need to watch out for load/op/store
1183/// and load/op/cmp case where the root (store / cmp) may reach the load via
1184/// its chain operand.
1185static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1186 SmallPtrSet<SDNode*, 16> Visited;
1187 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1188}
1189
1190/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1191/// U can be folded during instruction selection that starts at Root and
1192/// folding N is profitable.
1193bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1194 SDNode *Root) const {
1195 if (OptLevel == CodeGenOpt::None) return false;
1196
1197 // If Root use can somehow reach N through a path that that doesn't contain
1198 // U then folding N would create a cycle. e.g. In the following
1199 // diagram, Root can reach N through X. If N is folded into into Root, then
1200 // X is both a predecessor and a successor of U.
1201 //
1202 // [N*] //
1203 // ^ ^ //
1204 // / \ //
1205 // [U*] [X]? //
1206 // ^ ^ //
1207 // \ / //
1208 // \ / //
1209 // [Root*] //
1210 //
1211 // * indicates nodes to be folded together.
1212 //
1213 // If Root produces a flag, then it gets (even more) interesting. Since it
1214 // will be "glued" together with its flag use in the scheduler, we need to
1215 // check if it might reach N.
1216 //
1217 // [N*] //
1218 // ^ ^ //
1219 // / \ //
1220 // [U*] [X]? //
1221 // ^ ^ //
1222 // \ \ //
1223 // \ | //
1224 // [Root*] | //
1225 // ^ | //
1226 // f | //
1227 // | / //
1228 // [Y] / //
1229 // ^ / //
1230 // f / //
1231 // | / //
1232 // [FU] //
1233 //
1234 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1235 // (call it Fold), then X is a predecessor of FU and a successor of
1236 // Fold. But since Fold and FU are flagged together, this will create
1237 // a cycle in the scheduling graph.
1238
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001241 SDNode *FU = findFlagUse(Root);
1242 if (FU == NULL)
1243 break;
1244 Root = FU;
1245 VT = Root->getValueType(Root->getNumValues()-1);
1246 }
1247
1248 return !isNonImmUse(Root, N, U);
1249}
1250
1251
Devang Patel19974732007-05-03 01:11:54 +00001252char SelectionDAGISel::ID = 0;