Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===// |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that PPC uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 16 | #define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 17 | |
| 18 | #include "llvm/Target/TargetLowering.h" |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/SelectionDAG.h" |
Chris Lattner | 2668959 | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 20 | #include "PPC.h" |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 21 | #include "PPCSubtarget.h" |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 22 | |
| 23 | namespace llvm { |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 24 | namespace PPCISD { |
| 25 | enum NodeType { |
Nate Begeman | 3c983c3 | 2007-01-26 22:40:50 +0000 | [diff] [blame] | 26 | // Start the numbering where the builtin ops and target ops leave off. |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 27 | FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END, |
| 28 | |
| 29 | /// FSEL - Traditional three-operand fsel node. |
| 30 | /// |
| 31 | FSEL, |
Chris Lattner | f760532 | 2005-08-31 21:09:52 +0000 | [diff] [blame] | 32 | |
Nate Begeman | c09eeec | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 33 | /// FCFID - The FCFID instruction, taking an f64 operand and producing |
| 34 | /// and f64 value containing the FP representation of the integer that |
| 35 | /// was temporarily in the f64 operand. |
| 36 | FCFID, |
| 37 | |
| 38 | /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64 |
| 39 | /// operand, producing an f64 value containing the integer representation |
| 40 | /// of that FP value. |
| 41 | FCTIDZ, FCTIWZ, |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 42 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 43 | /// STFIWX - The STFIWX instruction. The first operand is an input token |
| 44 | /// chain, then an f64 value to store, then an address to store it to, |
| 45 | /// then a SRCVALUE for the address. |
| 46 | STFIWX, |
| 47 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 48 | // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking |
| 49 | // three v4f32 operands and producing a v4f32 result. |
| 50 | VMADDFP, VNMSUBFP, |
| 51 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 52 | /// VPERM - The PPC VPERM Instruction. |
| 53 | /// |
| 54 | VPERM, |
| 55 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 56 | /// Hi/Lo - These represent the high and low 16-bit parts of a global |
| 57 | /// address respectively. These nodes have two operands, the first of |
| 58 | /// which must be a TargetGlobalAddress, and the second of which must be a |
| 59 | /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C', |
| 60 | /// though these are usually folded into other nodes. |
| 61 | Hi, Lo, |
| 62 | |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 63 | /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX) |
| 64 | /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to |
| 65 | /// compute an allocation on the stack. |
| 66 | DYNALLOC, |
| 67 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 68 | /// GlobalBaseReg - On Darwin, this node represents the result of the mflr |
| 69 | /// at function entry, used for PIC code. |
| 70 | GlobalBaseReg, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 71 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 72 | /// These nodes represent the 32-bit PPC shifts that operate on 6-bit |
| 73 | /// shift amounts. These nodes are generated by the multi-precision shift |
| 74 | /// code. |
| 75 | SRL, SRA, SHL, |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 76 | |
| 77 | /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit" |
| 78 | /// registers. |
| 79 | EXTSW_32, |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 80 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 81 | /// STD_32 - This is the STD instruction for use with "32-bit" registers. |
| 82 | STD_32, |
| 83 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 84 | /// CALL - A direct function call. |
Nicolas Geoffray | 63f8fb1 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 85 | CALL_Macho, CALL_ELF, |
Chris Lattner | 281b55e | 2006-01-27 23:34:02 +0000 | [diff] [blame] | 86 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 87 | /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a |
| 88 | /// MTCTR instruction. |
| 89 | MTCTR, |
| 90 | |
| 91 | /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a |
| 92 | /// BCTRL instruction. |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 93 | BCTRL_Macho, BCTRL_ELF, |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 94 | |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 95 | /// Return with a flag operand, matched by 'blr' |
| 96 | RET_FLAG, |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 97 | |
| 98 | /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions. |
| 99 | /// This copies the bits corresponding to the specified CRREG into the |
| 100 | /// resultant GPR. Bits corresponding to other CR regs are undefined. |
| 101 | MFCR, |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 102 | |
| 103 | /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP* |
| 104 | /// instructions. For lack of better number, we use the opcode number |
| 105 | /// encoding for the OPC field to identify the compare. For example, 838 |
| 106 | /// is VCMPGTSH. |
| 107 | VCMP, |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 108 | |
| 109 | /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the |
| 110 | /// altivec VCMP*o instructions. For lack of better number, we use the |
| 111 | /// opcode number encoding for the OPC field to identify the compare. For |
| 112 | /// example, 838 is VCMPGTSH. |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 113 | VCMPo, |
| 114 | |
| 115 | /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This |
| 116 | /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the |
| 117 | /// condition register to branch on, OPC is the branch opcode to use (e.g. |
| 118 | /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is |
| 119 | /// an optional input flag argument. |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 120 | COND_BRANCH, |
| 121 | |
| 122 | /// CHAIN = STBRX CHAIN, GPRC, Ptr, SRCVALUE, Type - This is a |
| 123 | /// byte-swapping store instruction. It byte-swaps the low "Type" bits of |
| 124 | /// the GPRC input, then stores it through Ptr. Type can be either i16 or |
| 125 | /// i32. |
| 126 | STBRX, |
| 127 | |
| 128 | /// GPRC, CHAIN = LBRX CHAIN, Ptr, SRCVALUE, Type - This is a |
| 129 | /// byte-swapping load instruction. It loads "Type" bits, byte swaps it, |
| 130 | /// then puts it in the bottom bits of the GPRC. TYPE can be either i16 |
| 131 | /// or i32. |
Dale Johannesen | 6eaeff2 | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 132 | LBRX, |
| 133 | |
| 134 | // The following 5 instructions are used only as part of the |
| 135 | // long double-to-int conversion sequence. |
| 136 | |
| 137 | /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the |
| 138 | /// register. |
| 139 | MFFS, |
| 140 | |
| 141 | /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR. |
| 142 | MTFSB0, |
| 143 | |
| 144 | /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR. |
| 145 | MTFSB1, |
| 146 | |
| 147 | /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with |
| 148 | /// rounding towards zero. It has flags added so it won't move past the |
| 149 | /// FPSCR-setting instructions. |
| 150 | FADDRTZ, |
| 151 | |
| 152 | /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR. |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 153 | MTFSF, |
| 154 | |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 155 | /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 156 | /// reserve indexed. This is used to implement atomic operations. |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 157 | LARX, |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 158 | |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 159 | /// STCX = This corresponds to PPC stcx. instrcution: store conditional |
| 160 | /// indexed. This is used to implement atomic operations. |
| 161 | STCX, |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 162 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 163 | /// TAILCALL - Indicates a tail call should be taken. |
| 164 | TAILCALL, |
| 165 | /// TC_RETURN - A tail call return. |
| 166 | /// operand #0 chain |
| 167 | /// operand #1 callee (register or absolute) |
| 168 | /// operand #2 stack adjustment |
| 169 | /// operand #3 optional in flag |
| 170 | TC_RETURN |
Chris Lattner | 281b55e | 2006-01-27 23:34:02 +0000 | [diff] [blame] | 171 | }; |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | /// Define some predicates that are used for node matching. |
| 175 | namespace PPC { |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 176 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a |
| 177 | /// VPKUHUM instruction. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 178 | bool isVPKUHUMShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 179 | |
| 180 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a |
| 181 | /// VPKUWUM instruction. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 182 | bool isVPKUWUMShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 183 | |
| 184 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for |
| 185 | /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes). |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 186 | bool isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 187 | |
| 188 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for |
| 189 | /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes). |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 190 | bool isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 191 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 192 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift |
| 193 | /// amount, otherwise return -1. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 194 | int isVSLDOIShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 195 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 196 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand |
| 197 | /// specifies a splat of a single element that is suitable for input to |
| 198 | /// VSPLTB/VSPLTH/VSPLTW. |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 199 | bool isSplatShuffleMask(SDNode *N, unsigned EltSize); |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 200 | |
Evan Cheng | 66ffe6b | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 201 | /// isAllNegativeZeroVector - Returns true if all elements of build_vector |
| 202 | /// are -0.0. |
| 203 | bool isAllNegativeZeroVector(SDNode *N); |
| 204 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 205 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the |
| 206 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 207 | unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize); |
Chris Lattner | 64b3a08 | 2006-03-24 07:48:08 +0000 | [diff] [blame] | 208 | |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 209 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be |
Chris Lattner | 140a58f | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 210 | /// formed by using a vspltis[bhw] instruction of the specified element |
| 211 | /// size, return the constant being splatted. The ByteSize field indicates |
| 212 | /// the number of bytes of each element [124] -> [bhw]. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 213 | SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 214 | } |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 215 | |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 216 | class PPCTargetLowering : public TargetLowering { |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 217 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
Nicolas Geoffray | 0111999 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 218 | int VarArgsStackOffset; // StackOffset for start of stack |
| 219 | // arguments. |
| 220 | unsigned VarArgsNumGPR; // Index of the first unused integer |
| 221 | // register for parameter passing. |
| 222 | unsigned VarArgsNumFPR; // Index of the first unused double |
| 223 | // register for parameter passing. |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 224 | int ReturnAddrIndex; // FrameIndex for return slot. |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 225 | const PPCSubtarget &PPCSubTarget; |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 226 | public: |
Dan Gohman | 61e729e | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 227 | explicit PPCTargetLowering(PPCTargetMachine &TM); |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 228 | |
Chris Lattner | da6d20f | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 229 | /// getTargetNodeName() - This method returns the name of a target specific |
| 230 | /// DAG node. |
| 231 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 232 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 233 | /// getSetCCResultType - Return the ISD::SETCC ValueType |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 234 | virtual MVT getSetCCResultType(const SDValue &) const; |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 235 | |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 236 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 237 | /// offset pointer and addressing mode by reference if the node's address |
| 238 | /// can be legally represented as pre-indexed load / store address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 239 | virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 240 | SDValue &Offset, |
Evan Cheng | 144d8f0 | 2006-11-09 17:55:04 +0000 | [diff] [blame] | 241 | ISD::MemIndexedMode &AM, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 242 | SelectionDAG &DAG); |
| 243 | |
| 244 | /// SelectAddressRegReg - Given the specified addressed, check to see if it |
| 245 | /// can be represented as an indexed [r+r] operation. Returns false if it |
| 246 | /// can be more efficiently represented with [r+imm]. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 247 | bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 248 | SelectionDAG &DAG); |
| 249 | |
| 250 | /// SelectAddressRegImm - Returns true if the address N can be represented |
| 251 | /// by a base register plus a signed 16-bit displacement [r+imm], and if it |
| 252 | /// is not better represented as reg+reg. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 253 | bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 254 | SelectionDAG &DAG); |
| 255 | |
| 256 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be |
| 257 | /// represented as an indexed [r+r] operation. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 258 | bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 259 | SelectionDAG &DAG); |
| 260 | |
| 261 | /// SelectAddressRegImmShift - Returns true if the address N can be |
| 262 | /// represented by a base register plus a signed 14-bit displacement |
| 263 | /// [r+imm*4]. Suitable for use by STD and friends. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 264 | bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 265 | SelectionDAG &DAG); |
| 266 | |
Chris Lattner | da6d20f | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 267 | |
Chris Lattner | e4bc9ea | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 268 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 269 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 270 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG); |
Chris Lattner | 1f87300 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 271 | |
Duncan Sands | 126d907 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 272 | virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG); |
Chris Lattner | e4bc9ea | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 273 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 274 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 275 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 276 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 277 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 278 | APInt &KnownZero, |
| 279 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 280 | const SelectionDAG &DAG, |
Chris Lattner | bbe77de | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 281 | unsigned Depth = 0) const; |
Nate Begeman | 4a95945 | 2005-10-18 23:23:37 +0000 | [diff] [blame] | 282 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 283 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
| 284 | MachineBasicBlock *MBB); |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame^] | 285 | MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, |
| 286 | MachineBasicBlock *MBB, bool is64Bit, |
| 287 | unsigned BinOpcode); |
Chris Lattner | ddc787d | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 288 | |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 289 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 290 | std::pair<unsigned, const TargetRegisterClass*> |
| 291 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 292 | MVT VT) const; |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 293 | |
Dale Johannesen | 28d08fd | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 294 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 295 | /// function arguments in the caller parameter area. This is the actual |
| 296 | /// alignment, not its logarithm. |
| 297 | unsigned getByValTypeAlignment(const Type *Ty) const; |
| 298 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 299 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 300 | /// vector. If it is invalid, don't add anything to Ops. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 301 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 302 | char ConstraintLetter, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 303 | std::vector<SDValue> &Ops, |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 304 | SelectionDAG &DAG) const; |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 305 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 306 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 307 | /// by AM is legal for this target, for a load/store of the specified type. |
| 308 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 309 | |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 310 | /// isLegalAddressImmediate - Return true if the integer value can be used |
Evan Cheng | 8619391 | 2007-03-12 23:29:01 +0000 | [diff] [blame] | 311 | /// as the offset of the target addressing mode for load / store of the |
| 312 | /// given type. |
| 313 | virtual bool isLegalAddressImmediate(int64_t V, const Type *Ty) const; |
| 314 | |
| 315 | /// isLegalAddressImmediate - Return true if the GlobalValue can be used as |
| 316 | /// the offset of the target addressing mode. |
| 317 | virtual bool isLegalAddressImmediate(GlobalValue *GV) const; |
Nicolas Geoffray | 43c6e7c | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 318 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 319 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 320 | /// for tail call optimization. Target which want to do tail call |
| 321 | /// optimization should implement this function. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 322 | virtual bool IsEligibleForTailCallOptimization(SDValue Call, |
| 323 | SDValue Ret, |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 324 | SelectionDAG &DAG) const; |
| 325 | |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 326 | private: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 327 | SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const; |
| 328 | SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 329 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 330 | SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 331 | int SPDiff, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 332 | SDValue Chain, |
| 333 | SDValue &LROpOut, |
| 334 | SDValue &FPOpOut); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 335 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 336 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG); |
| 337 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG); |
| 338 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG); |
| 339 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG); |
| 340 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG); |
| 341 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG); |
| 342 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG); |
| 343 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG, |
Dale Johannesen | 5b3b695 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 344 | int VarArgsFrameIndex, int VarArgsStackOffset, |
| 345 | unsigned VarArgsNumGPR, unsigned VarArgsNumFPR, |
| 346 | const PPCSubtarget &Subtarget); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 347 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG, int VarArgsFrameIndex, |
Dale Johannesen | 5b3b695 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 348 | int VarArgsStackOffset, unsigned VarArgsNumGPR, |
| 349 | unsigned VarArgsNumFPR, const PPCSubtarget &Subtarget); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 350 | SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG, |
Dale Johannesen | 5b3b695 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 351 | int &VarArgsFrameIndex, |
| 352 | int &VarArgsStackOffset, |
| 353 | unsigned &VarArgsNumGPR, |
| 354 | unsigned &VarArgsNumFPR, |
| 355 | const PPCSubtarget &Subtarget); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 356 | SDValue LowerCALL(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 7925ed0 | 2008-03-19 21:39:28 +0000 | [diff] [blame] | 357 | const PPCSubtarget &Subtarget, TargetMachine &TM); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 358 | SDValue LowerRET(SDValue Op, SelectionDAG &DAG, TargetMachine &TM); |
| 359 | SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, |
Dale Johannesen | 5b3b695 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 360 | const PPCSubtarget &Subtarget); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 361 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG, |
Dale Johannesen | 5b3b695 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 362 | const PPCSubtarget &Subtarget); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 363 | SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 364 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG); |
| 365 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG); |
| 366 | SDValue LowerFP_ROUND_INREG(SDValue Op, SelectionDAG &DAG); |
| 367 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG); |
| 368 | SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG); |
| 369 | SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG); |
| 370 | SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG); |
| 371 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG); |
| 372 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG); |
| 373 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG); |
| 374 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG); |
| 375 | SDValue LowerMUL(SDValue Op, SelectionDAG &DAG); |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 376 | }; |
| 377 | } |
| 378 | |
| 379 | #endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |