blob: 04a26303dcf7bd0f0cf962781a55b732fa7ae695 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Dan Gohman1adf1b02008-08-19 21:45:35 +000018#include "X86ISelLowering.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000023#include "llvm/DerivedTypes.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000025#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000029#include "llvm/Support/CallSite.h"
Dan Gohman35893082008-09-18 23:23:44 +000030#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000031
32using namespace llvm;
33
34class X86FastISel : public FastISel {
35 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
36 /// make the right decision when generating code for different targets.
37 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000038
39 /// StackPtr - Register used as the stack pointer.
40 ///
41 unsigned StackPtr;
42
43 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
44 /// floating point ops.
45 /// When SSE is available, use it for f32 operations.
46 /// When SSE2 is available, use it for f64 operations.
47 bool X86ScalarSSEf64;
48 bool X86ScalarSSEf32;
49
Evan Cheng8b19e562008-09-03 06:44:39 +000050public:
Dan Gohman3df24e62008-09-03 23:12:08 +000051 explicit X86FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +000052 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +000053 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000054 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +000055 DenseMap<const AllocaInst *, int> &am
56#ifndef NDEBUG
57 , SmallSet<Instruction*, 8> &cil
58#endif
59 )
60 : FastISel(mf, mmi, vm, bm, am
61#ifndef NDEBUG
62 , cil
63#endif
64 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000065 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000066 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
67 X86ScalarSSEf64 = Subtarget->hasSSE2();
68 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000069 }
Evan Chengc3f44b02008-09-03 00:03:49 +000070
Dan Gohman3df24e62008-09-03 23:12:08 +000071 virtual bool TargetSelectInstruction(Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000072
Dan Gohman1adf1b02008-08-19 21:45:35 +000073#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000074
75private:
Chris Lattner9a08a612008-10-15 04:26:38 +000076 bool X86FastEmitCompare(Value *LHS, Value *RHS, MVT VT);
77
Dan Gohman0586d912008-09-10 20:11:02 +000078 bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000079
Chris Lattner438949a2008-10-15 05:30:52 +000080 bool X86FastEmitStore(MVT VT, Value *Val,
81 const X86AddressMode &AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +000082 bool X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000083 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000084
85 bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT,
86 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000087
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 bool X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall);
Dan Gohman0586d912008-09-10 20:11:02 +000089
Dan Gohman3df24e62008-09-03 23:12:08 +000090 bool X86SelectLoad(Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000091
92 bool X86SelectStore(Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000093
94 bool X86SelectCmp(Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000095
96 bool X86SelectZExt(Instruction *I);
97
98 bool X86SelectBranch(Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +000099
100 bool X86SelectShift(Instruction *I);
101
102 bool X86SelectSelect(Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000103
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000104 bool X86SelectTrunc(Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000105
Dan Gohman78efce62008-09-10 21:02:08 +0000106 bool X86SelectFPExt(Instruction *I);
107 bool X86SelectFPTrunc(Instruction *I);
108
Evan Chengf3d4efe2008-09-07 09:09:33 +0000109 bool X86SelectCall(Instruction *I);
110
111 CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false);
112
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000113 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000114 return getTargetMachine()->getInstrInfo();
115 }
116 const X86TargetMachine *getTargetMachine() const {
117 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000118 }
119
Dan Gohman0586d912008-09-10 20:11:02 +0000120 unsigned TargetMaterializeConstant(Constant *C);
121
122 unsigned TargetMaterializeAlloca(AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000123
124 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
125 /// computed in an SSE register, not on the X87 floating point stack.
126 bool isScalarFPTypeInSSEReg(MVT VT) const {
127 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
128 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
129 }
130
Chris Lattner160f6cc2008-10-15 05:07:36 +0000131 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000132};
Dan Gohman99b21822008-08-28 23:21:34 +0000133
Chris Lattner160f6cc2008-10-15 05:07:36 +0000134bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
135 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000136 if (VT == MVT::Other || !VT.isSimple())
137 // Unhandled type. Halt "fast" selection and bail.
138 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000139
Dan Gohman9b66d732008-09-30 00:48:39 +0000140 // For now, require SSE/SSE2 for performing floating-point operations,
141 // since x87 requires additional work.
142 if (VT == MVT::f64 && !X86ScalarSSEf64)
143 return false;
144 if (VT == MVT::f32 && !X86ScalarSSEf32)
145 return false;
146 // Similarly, no f80 support yet.
147 if (VT == MVT::f80)
148 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000149 // We only handle legal types. For example, on x86-32 the instruction
150 // selector contains all of the 64-bit instructions from x86-64,
151 // under the assumption that i64 won't be used if the target doesn't
152 // support it.
Evan Chengdebdea02008-09-08 17:15:42 +0000153 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000154}
155
156#include "X86GenCallingConv.inc"
157
158/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
159/// convention.
160CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) {
161 if (Subtarget->is64Bit()) {
162 if (Subtarget->isTargetWin64())
163 return CC_X86_Win64_C;
164 else if (CC == CallingConv::Fast && isTaillCall)
165 return CC_X86_64_TailCall;
166 else
167 return CC_X86_64_C;
168 }
169
170 if (CC == CallingConv::X86_FastCall)
171 return CC_X86_32_FastCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000172 else if (CC == CallingConv::Fast)
173 return CC_X86_32_FastCC;
174 else
175 return CC_X86_32_C;
176}
177
Evan Cheng0de588f2008-09-05 21:00:03 +0000178/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000179/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000180/// Return true and the result register by reference if it is possible.
Dan Gohman0586d912008-09-10 20:11:02 +0000181bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000182 unsigned &ResultReg) {
183 // Get opcode and regclass of the output for the given load instruction.
184 unsigned Opc = 0;
185 const TargetRegisterClass *RC = NULL;
186 switch (VT.getSimpleVT()) {
187 default: return false;
188 case MVT::i8:
189 Opc = X86::MOV8rm;
190 RC = X86::GR8RegisterClass;
191 break;
192 case MVT::i16:
193 Opc = X86::MOV16rm;
194 RC = X86::GR16RegisterClass;
195 break;
196 case MVT::i32:
197 Opc = X86::MOV32rm;
198 RC = X86::GR32RegisterClass;
199 break;
200 case MVT::i64:
201 // Must be in x86-64 mode.
202 Opc = X86::MOV64rm;
203 RC = X86::GR64RegisterClass;
204 break;
205 case MVT::f32:
206 if (Subtarget->hasSSE1()) {
207 Opc = X86::MOVSSrm;
208 RC = X86::FR32RegisterClass;
209 } else {
210 Opc = X86::LD_Fp32m;
211 RC = X86::RFP32RegisterClass;
212 }
213 break;
214 case MVT::f64:
215 if (Subtarget->hasSSE2()) {
216 Opc = X86::MOVSDrm;
217 RC = X86::FR64RegisterClass;
218 } else {
219 Opc = X86::LD_Fp64m;
220 RC = X86::RFP64RegisterClass;
221 }
222 break;
223 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000224 // No f80 support yet.
225 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000226 }
227
228 ResultReg = createResultReg(RC);
Evan Cheng0de588f2008-09-05 21:00:03 +0000229 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
230 return true;
231}
232
Evan Chengf3d4efe2008-09-07 09:09:33 +0000233/// X86FastEmitStore - Emit a machine instruction to store a value Val of
234/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
235/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000236/// i.e. V. Return true if it is possible.
237bool
Evan Chengf3d4efe2008-09-07 09:09:33 +0000238X86FastISel::X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000239 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000240 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000241 unsigned Opc = 0;
Evan Cheng0de588f2008-09-05 21:00:03 +0000242 switch (VT.getSimpleVT()) {
Chris Lattner241ab472008-10-15 05:38:32 +0000243 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000244 default: return false;
Chris Lattner241ab472008-10-15 05:38:32 +0000245 case MVT::i8: Opc = X86::MOV8mr; break;
246 case MVT::i16: Opc = X86::MOV16mr; break;
247 case MVT::i32: Opc = X86::MOV32mr; break;
248 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
Evan Cheng0de588f2008-09-05 21:00:03 +0000249 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000250 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 break;
252 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000253 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000254 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000255 }
Chris Lattner438949a2008-10-15 05:30:52 +0000256
Evan Chengf3d4efe2008-09-07 09:09:33 +0000257 addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000258 return true;
259}
260
Chris Lattner438949a2008-10-15 05:30:52 +0000261bool X86FastISel::X86FastEmitStore(MVT VT, Value *Val,
262 const X86AddressMode &AM) {
263 // Handle 'null' like i32/i64 0.
264 if (isa<ConstantPointerNull>(Val))
265 Val = Constant::getNullValue(TD.getIntPtrType());
266
267 // If this is a store of a simple constant, fold the constant into the store.
268 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
269 unsigned Opc = 0;
270 switch (VT.getSimpleVT()) {
271 default: break;
272 case MVT::i8: Opc = X86::MOV8mi; break;
273 case MVT::i16: Opc = X86::MOV16mi; break;
274 case MVT::i32: Opc = X86::MOV32mi; break;
275 case MVT::i64:
276 // Must be a 32-bit sign extended value.
277 if ((int)CI->getSExtValue() == CI->getSExtValue())
278 Opc = X86::MOV64mi32;
279 break;
280 }
281
282 if (Opc) {
283 addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addImm(CI->getSExtValue());
284 return true;
285 }
286 }
287
288 unsigned ValReg = getRegForValue(Val);
289 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000290 return false;
291
292 return X86FastEmitStore(VT, ValReg, AM);
293}
294
295
296
Evan Cheng24e3a902008-09-08 06:35:17 +0000297/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
298/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
299/// ISD::SIGN_EXTEND).
300bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT,
301 unsigned Src, MVT SrcVT,
302 unsigned &ResultReg) {
Owen Andersonac34a002008-09-11 19:44:55 +0000303 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src);
304
305 if (RR != 0) {
306 ResultReg = RR;
307 return true;
308 } else
309 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000310}
311
Dan Gohman0586d912008-09-10 20:11:02 +0000312/// X86SelectAddress - Attempt to fill in an address from the given value.
313///
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000314bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall) {
Dan Gohman35893082008-09-18 23:23:44 +0000315 User *U;
316 unsigned Opcode = Instruction::UserOp1;
317 if (Instruction *I = dyn_cast<Instruction>(V)) {
318 Opcode = I->getOpcode();
319 U = I;
320 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
321 Opcode = C->getOpcode();
322 U = C;
323 }
Dan Gohman0586d912008-09-10 20:11:02 +0000324
Dan Gohman35893082008-09-18 23:23:44 +0000325 switch (Opcode) {
326 default: break;
327 case Instruction::BitCast:
328 // Look past bitcasts.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000329 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000330
331 case Instruction::IntToPtr:
332 // Look past no-op inttoptrs.
333 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000334 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000335
336 case Instruction::PtrToInt:
337 // Look past no-op ptrtoints.
338 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000339 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000340
341 case Instruction::Alloca: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000342 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000343 // Do static allocas.
344 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000345 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000346 if (SI != StaticAllocaMap.end()) {
347 AM.BaseType = X86AddressMode::FrameIndexBase;
348 AM.Base.FrameIndex = SI->second;
349 return true;
350 }
351 break;
Dan Gohman35893082008-09-18 23:23:44 +0000352 }
353
354 case Instruction::Add: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000355 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000356 // Adds of constants are common and easy enough.
357 if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000358 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
359 // They have to fit in the 32-bit signed displacement field though.
360 if (isInt32(Disp)) {
361 AM.Disp = (uint32_t)Disp;
362 return X86SelectAddress(U->getOperand(0), AM, isCall);
363 }
Dan Gohman0586d912008-09-10 20:11:02 +0000364 }
Dan Gohman35893082008-09-18 23:23:44 +0000365 break;
366 }
367
368 case Instruction::GetElementPtr: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000369 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000370 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000371 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000372 unsigned IndexReg = AM.IndexReg;
373 unsigned Scale = AM.Scale;
374 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000375 // Iterate through the indices, folding what we can. Constants can be
376 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman35893082008-09-18 23:23:44 +0000377 for (User::op_iterator i = U->op_begin() + 1, e = U->op_end();
378 i != e; ++i, ++GTI) {
379 Value *Op = *i;
380 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
381 const StructLayout *SL = TD.getStructLayout(STy);
382 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
383 Disp += SL->getElementOffset(Idx);
384 } else {
385 uint64_t S = TD.getABITypeSize(GTI.getIndexedType());
386 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
387 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000388 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000389 } else if (IndexReg == 0 &&
Dan Gohman97135e12008-09-26 19:15:30 +0000390 (!AM.GV ||
391 !getTargetMachine()->symbolicAddressesAreRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000392 (S == 1 || S == 2 || S == 4 || S == 8)) {
393 // Scaled-index addressing.
394 Scale = S;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000395 IndexReg = getRegForGEPIndex(Op);
Dan Gohman35893082008-09-18 23:23:44 +0000396 if (IndexReg == 0)
397 return false;
398 } else
399 // Unsupported.
400 goto unsupported_gep;
401 }
402 }
Dan Gohman09aae462008-09-26 20:04:15 +0000403 // Check for displacement overflow.
404 if (!isInt32(Disp))
405 break;
Dan Gohman35893082008-09-18 23:23:44 +0000406 // Ok, the GEP indices were covered by constant-offset and scaled-index
407 // addressing. Update the address state and move on to examining the base.
408 AM.IndexReg = IndexReg;
409 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000410 AM.Disp = (uint32_t)Disp;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000411 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000412 unsupported_gep:
413 // Ok, the GEP indices weren't all covered.
414 break;
415 }
416 }
417
418 // Handle constant address.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000419 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000420 // Can't handle alternate code models yet.
421 if (TM.getCodeModel() != CodeModel::Default &&
422 TM.getCodeModel() != CodeModel::Small)
423 return false;
424
Dan Gohman97135e12008-09-26 19:15:30 +0000425 // RIP-relative addresses can't have additional register operands.
426 if (getTargetMachine()->symbolicAddressesAreRIPRel() &&
427 (AM.Base.Reg != 0 || AM.IndexReg != 0))
428 return false;
429
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000430 // Set up the basic address.
431 AM.GV = GV;
432 if (!isCall &&
433 TM.getRelocationModel() == Reloc::PIC_ &&
434 !Subtarget->is64Bit())
Dan Gohman57c3dac2008-09-30 00:58:23 +0000435 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000436
437 // Emit an extra load if the ABI requires it.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000438 if (Subtarget->GVRequiresExtraLoad(GV, TM, isCall)) {
439 // Check to see if we've already materialized this
440 // value in a register in this block.
Dan Gohman7e8ef602008-09-19 23:42:04 +0000441 if (unsigned Reg = LocalValueMap[V]) {
442 AM.Base.Reg = Reg;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000443 AM.GV = 0;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000444 return true;
445 }
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000446 // Issue load from stub if necessary.
447 unsigned Opc = 0;
448 const TargetRegisterClass *RC = NULL;
449 if (TLI.getPointerTy() == MVT::i32) {
450 Opc = X86::MOV32rm;
451 RC = X86::GR32RegisterClass;
452 } else {
453 Opc = X86::MOV64rm;
454 RC = X86::GR64RegisterClass;
455 }
Dan Gohman789ce772008-09-25 23:34:02 +0000456
457 X86AddressMode StubAM;
458 StubAM.Base.Reg = AM.Base.Reg;
459 StubAM.GV = AM.GV;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000460 unsigned ResultReg = createResultReg(RC);
Dan Gohman789ce772008-09-25 23:34:02 +0000461 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), StubAM);
462
463 // Now construct the final address. Note that the Disp, Scale,
464 // and Index values may already be set here.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000465 AM.Base.Reg = ResultReg;
466 AM.GV = 0;
Dan Gohman789ce772008-09-25 23:34:02 +0000467
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000468 // Prevent loading GV stub multiple times in same MBB.
469 LocalValueMap[V] = AM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000470 }
471 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000472 }
473
Dan Gohman97135e12008-09-26 19:15:30 +0000474 // If all else fails, try to materialize the value in a register.
Dan Gohman7962e852008-09-29 21:13:15 +0000475 if (!AM.GV || !getTargetMachine()->symbolicAddressesAreRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000476 if (AM.Base.Reg == 0) {
477 AM.Base.Reg = getRegForValue(V);
478 return AM.Base.Reg != 0;
479 }
480 if (AM.IndexReg == 0) {
481 assert(AM.Scale == 1 && "Scale with no index!");
482 AM.IndexReg = getRegForValue(V);
483 return AM.IndexReg != 0;
484 }
485 }
486
487 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000488}
489
Owen Andersona3971df2008-09-04 07:08:58 +0000490/// X86SelectStore - Select and emit code to implement store instructions.
491bool X86FastISel::X86SelectStore(Instruction* I) {
Evan Cheng24e3a902008-09-08 06:35:17 +0000492 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000493 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Owen Andersona3971df2008-09-04 07:08:58 +0000494 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000495
Dan Gohman0586d912008-09-10 20:11:02 +0000496 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000497 if (!X86SelectAddress(I->getOperand(1), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000498 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000499
Chris Lattner438949a2008-10-15 05:30:52 +0000500 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000501}
502
Evan Cheng8b19e562008-09-03 06:44:39 +0000503/// X86SelectLoad - Select and emit code to implement load instructions.
504///
Dan Gohman3df24e62008-09-03 23:12:08 +0000505bool X86FastISel::X86SelectLoad(Instruction *I) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000506 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000507 if (!isTypeLegal(I->getType(), VT))
Evan Cheng8b19e562008-09-03 06:44:39 +0000508 return false;
509
Dan Gohman0586d912008-09-10 20:11:02 +0000510 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000511 if (!X86SelectAddress(I->getOperand(0), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000512 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000513
Evan Cheng0de588f2008-09-05 21:00:03 +0000514 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000515 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000516 UpdateValueMap(I, ResultReg);
517 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000518 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000519 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000520}
521
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000522static unsigned X86ChooseCmpOpcode(MVT VT) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000523 switch (VT.getSimpleVT()) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000524 default: return 0;
525 case MVT::i8: return X86::CMP8rr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000526 case MVT::i16: return X86::CMP16rr;
527 case MVT::i32: return X86::CMP32rr;
528 case MVT::i64: return X86::CMP64rr;
529 case MVT::f32: return X86::UCOMISSrr;
530 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000531 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000532}
533
Chris Lattner0e13c782008-10-15 04:13:29 +0000534/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
535/// of the comparison, return an opcode that works for the compare (e.g.
536/// CMP32ri) otherwise return 0.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000537static unsigned X86ChooseCmpImmediateOpcode(MVT VT, ConstantInt *RHSC) {
538 switch (VT.getSimpleVT()) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000539 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000540 default: return 0;
541 case MVT::i8: return X86::CMP8ri;
542 case MVT::i16: return X86::CMP16ri;
543 case MVT::i32: return X86::CMP32ri;
544 case MVT::i64:
545 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
546 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000547 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000548 return X86::CMP64ri32;
549 return 0;
550 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000551}
552
Chris Lattner9a08a612008-10-15 04:26:38 +0000553bool X86FastISel::X86FastEmitCompare(Value *Op0, Value *Op1, MVT VT) {
554 unsigned Op0Reg = getRegForValue(Op0);
555 if (Op0Reg == 0) return false;
556
Chris Lattnerd53886b2008-10-15 05:18:04 +0000557 // Handle 'null' like i32/i64 0.
558 if (isa<ConstantPointerNull>(Op1))
559 Op1 = Constant::getNullValue(TD.getIntPtrType());
560
Chris Lattner9a08a612008-10-15 04:26:38 +0000561 // We have two options: compare with register or immediate. If the RHS of
562 // the compare is an immediate that we can fold into this compare, use
563 // CMPri, otherwise use CMPrr.
564 if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000565 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000566 BuildMI(MBB, TII.get(CompareImmOpc)).addReg(Op0Reg)
567 .addImm(Op1C->getSExtValue());
568 return true;
569 }
570 }
571
572 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
573 if (CompareOpc == 0) return false;
574
575 unsigned Op1Reg = getRegForValue(Op1);
576 if (Op1Reg == 0) return false;
577 BuildMI(MBB, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg);
578
579 return true;
580}
581
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000582bool X86FastISel::X86SelectCmp(Instruction *I) {
583 CmpInst *CI = cast<CmpInst>(I);
584
Dan Gohman9b66d732008-09-30 00:48:39 +0000585 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000586 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000587 return false;
588
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000589 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000590 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000591 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000592 switch (CI->getPredicate()) {
593 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000594 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
595 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000596
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000597 unsigned EReg = createResultReg(&X86::GR8RegClass);
598 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000599 BuildMI(MBB, TII.get(X86::SETEr), EReg);
600 BuildMI(MBB, TII.get(X86::SETNPr), NPReg);
601 BuildMI(MBB, TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000602 UpdateValueMap(I, ResultReg);
603 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000604 }
605 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000606 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
607 return false;
608
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000609 unsigned NEReg = createResultReg(&X86::GR8RegClass);
610 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000611 BuildMI(MBB, TII.get(X86::SETNEr), NEReg);
612 BuildMI(MBB, TII.get(X86::SETPr), PReg);
613 BuildMI(MBB, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000614 UpdateValueMap(I, ResultReg);
615 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000616 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000617 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
618 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
619 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
620 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
621 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
622 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
623 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
624 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
625 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
626 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
627 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
628 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
629
630 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
631 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
632 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
633 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
634 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
635 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
636 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
637 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
638 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
639 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000640 default:
641 return false;
642 }
643
Chris Lattner9a08a612008-10-15 04:26:38 +0000644 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000645 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000646 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000647
Chris Lattner9a08a612008-10-15 04:26:38 +0000648 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000649 if (!X86FastEmitCompare(Op0, Op1, VT))
650 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000651
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000652 BuildMI(MBB, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000653 UpdateValueMap(I, ResultReg);
654 return true;
655}
Evan Cheng8b19e562008-09-03 06:44:39 +0000656
Dan Gohmand89ae992008-09-05 01:06:14 +0000657bool X86FastISel::X86SelectZExt(Instruction *I) {
658 // Special-case hack: The only i1 values we know how to produce currently
659 // set the upper bits of an i8 value to zero.
660 if (I->getType() == Type::Int8Ty &&
661 I->getOperand(0)->getType() == Type::Int1Ty) {
662 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000663 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000664 UpdateValueMap(I, ResultReg);
665 return true;
666 }
667
668 return false;
669}
670
Chris Lattner9a08a612008-10-15 04:26:38 +0000671
Dan Gohmand89ae992008-09-05 01:06:14 +0000672bool X86FastISel::X86SelectBranch(Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000673 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000674 // Handle a conditional branch.
675 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000676 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
677 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
678
Dan Gohmand98d6202008-10-02 22:15:21 +0000679 // Fold the common case of a conditional branch with a comparison.
680 if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
681 if (CI->hasOneUse()) {
682 MVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000683
Dan Gohmand98d6202008-10-02 22:15:21 +0000684 // Try to take advantage of fallthrough opportunities.
685 CmpInst::Predicate Predicate = CI->getPredicate();
686 if (MBB->isLayoutSuccessor(TrueMBB)) {
687 std::swap(TrueMBB, FalseMBB);
688 Predicate = CmpInst::getInversePredicate(Predicate);
689 }
690
Chris Lattner871d2462008-10-15 03:58:05 +0000691 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
692 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
693
Dan Gohmand98d6202008-10-02 22:15:21 +0000694 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000695 case CmpInst::FCMP_OEQ:
696 std::swap(TrueMBB, FalseMBB);
697 Predicate = CmpInst::FCMP_UNE;
698 // FALL THROUGH
699 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE; break;
Chris Lattner871d2462008-10-15 03:58:05 +0000700 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA; break;
701 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE; break;
702 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA; break;
703 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE; break;
704 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE; break;
705 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP; break;
706 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP; break;
707 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE; break;
708 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB; break;
709 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE; break;
710 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
711 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000712
Chris Lattner871d2462008-10-15 03:58:05 +0000713 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE; break;
714 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE; break;
715 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA; break;
716 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE; break;
717 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
718 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
719 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG; break;
720 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE; break;
721 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL; break;
722 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000723 default:
724 return false;
725 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000726
Chris Lattner709d8292008-10-15 04:02:26 +0000727 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
728 if (SwapArgs)
729 std::swap(Op0, Op1);
730
Chris Lattner9a08a612008-10-15 04:26:38 +0000731 // Emit a compare of the LHS and RHS, setting the flags.
732 if (!X86FastEmitCompare(Op0, Op1, VT))
733 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000734
Chris Lattner54aebde2008-10-15 03:47:17 +0000735 BuildMI(MBB, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000736
737 if (Predicate == CmpInst::FCMP_UNE) {
738 // X86 requires a second branch to handle UNE (and OEQ,
739 // which is mapped to UNE above).
740 BuildMI(MBB, TII.get(X86::JP)).addMBB(TrueMBB);
741 }
742
Dan Gohmand98d6202008-10-02 22:15:21 +0000743 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000744 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000745 return true;
746 }
747 }
748
749 // Otherwise do a clumsy setcc and re-test it.
750 unsigned OpReg = getRegForValue(BI->getCondition());
751 if (OpReg == 0) return false;
752
753 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
Dan Gohmand98d6202008-10-02 22:15:21 +0000754 BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000755 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000756 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000757 return true;
758}
759
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000760bool X86FastISel::X86SelectShift(Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000761 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000762 const TargetRegisterClass *RC = NULL;
763 if (I->getType() == Type::Int8Ty) {
764 CReg = X86::CL;
765 RC = &X86::GR8RegClass;
766 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000767 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
768 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
769 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000770 default: return false;
771 }
772 } else if (I->getType() == Type::Int16Ty) {
773 CReg = X86::CX;
774 RC = &X86::GR16RegClass;
775 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000776 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
777 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
778 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000779 default: return false;
780 }
781 } else if (I->getType() == Type::Int32Ty) {
782 CReg = X86::ECX;
783 RC = &X86::GR32RegClass;
784 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000785 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
786 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
787 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000788 default: return false;
789 }
790 } else if (I->getType() == Type::Int64Ty) {
791 CReg = X86::RCX;
792 RC = &X86::GR64RegClass;
793 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000794 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
795 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
796 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000797 default: return false;
798 }
799 } else {
800 return false;
801 }
802
Chris Lattner160f6cc2008-10-15 05:07:36 +0000803 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
804 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000805 return false;
806
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000807 unsigned Op0Reg = getRegForValue(I->getOperand(0));
808 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +0000809
810 // Fold immediate in shl(x,3).
811 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
812 unsigned ResultReg = createResultReg(RC);
813 BuildMI(MBB, TII.get(OpImm),
814 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue());
815 UpdateValueMap(I, ResultReg);
816 return true;
817 }
818
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000819 unsigned Op1Reg = getRegForValue(I->getOperand(1));
820 if (Op1Reg == 0) return false;
821 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000822
823 // The shift instruction uses X86::CL. If we defined a super-register
824 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
825 // we're doing here.
826 if (CReg != X86::CL)
827 BuildMI(MBB, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL)
828 .addReg(CReg).addImm(X86::SUBREG_8BIT);
829
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000830 unsigned ResultReg = createResultReg(RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000831 BuildMI(MBB, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000832 UpdateValueMap(I, ResultReg);
833 return true;
834}
835
836bool X86FastISel::X86SelectSelect(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000837 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
838 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
839 return false;
840
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000841 unsigned Opc = 0;
842 const TargetRegisterClass *RC = NULL;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000843 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +0000844 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000845 RC = &X86::GR16RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000846 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +0000847 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000848 RC = &X86::GR32RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000849 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +0000850 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000851 RC = &X86::GR64RegClass;
852 } else {
853 return false;
854 }
855
856 unsigned Op0Reg = getRegForValue(I->getOperand(0));
857 if (Op0Reg == 0) return false;
858 unsigned Op1Reg = getRegForValue(I->getOperand(1));
859 if (Op1Reg == 0) return false;
860 unsigned Op2Reg = getRegForValue(I->getOperand(2));
861 if (Op2Reg == 0) return false;
862
863 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
864 unsigned ResultReg = createResultReg(RC);
865 BuildMI(MBB, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
866 UpdateValueMap(I, ResultReg);
867 return true;
868}
869
Dan Gohman78efce62008-09-10 21:02:08 +0000870bool X86FastISel::X86SelectFPExt(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000871 // fpext from float to double.
872 if (Subtarget->hasSSE2() && I->getType() == Type::DoubleTy) {
873 Value *V = I->getOperand(0);
874 if (V->getType() == Type::FloatTy) {
875 unsigned OpReg = getRegForValue(V);
876 if (OpReg == 0) return false;
877 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
878 BuildMI(MBB, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
879 UpdateValueMap(I, ResultReg);
880 return true;
Dan Gohman78efce62008-09-10 21:02:08 +0000881 }
882 }
883
884 return false;
885}
886
887bool X86FastISel::X86SelectFPTrunc(Instruction *I) {
888 if (Subtarget->hasSSE2()) {
889 if (I->getType() == Type::FloatTy) {
890 Value *V = I->getOperand(0);
891 if (V->getType() == Type::DoubleTy) {
892 unsigned OpReg = getRegForValue(V);
893 if (OpReg == 0) return false;
894 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
895 BuildMI(MBB, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
896 UpdateValueMap(I, ResultReg);
897 return true;
898 }
899 }
900 }
901
902 return false;
903}
904
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000905bool X86FastISel::X86SelectTrunc(Instruction *I) {
906 if (Subtarget->is64Bit())
907 // All other cases should be handled by the tblgen generated code.
908 return false;
909 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
910 MVT DstVT = TLI.getValueType(I->getType());
911 if (DstVT != MVT::i8)
912 // All other cases should be handled by the tblgen generated code.
913 return false;
914 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
915 // All other cases should be handled by the tblgen generated code.
916 return false;
917
918 unsigned InputReg = getRegForValue(I->getOperand(0));
919 if (!InputReg)
920 // Unhandled operand. Halt "fast" selection and bail.
921 return false;
922
923 // First issue a copy to GR16_ or GR32_.
924 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16to16_ : X86::MOV32to32_;
925 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
926 ? X86::GR16_RegisterClass : X86::GR32_RegisterClass;
927 unsigned CopyReg = createResultReg(CopyRC);
928 BuildMI(MBB, TII.get(CopyOpc), CopyReg).addReg(InputReg);
929
930 // Then issue an extract_subreg.
Dan Gohman145b8282008-10-07 21:50:36 +0000931 unsigned ResultReg = FastEmitInst_extractsubreg(CopyReg, X86::SUBREG_8BIT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000932 if (!ResultReg)
933 return false;
934
935 UpdateValueMap(I, ResultReg);
936 return true;
937}
938
Evan Chengf3d4efe2008-09-07 09:09:33 +0000939bool X86FastISel::X86SelectCall(Instruction *I) {
940 CallInst *CI = cast<CallInst>(I);
941 Value *Callee = I->getOperand(0);
942
943 // Can't handle inline asm yet.
944 if (isa<InlineAsm>(Callee))
945 return false;
946
947 // FIXME: Handle some intrinsics.
948 if (Function *F = CI->getCalledFunction()) {
949 if (F->isDeclaration() &&F->getIntrinsicID())
950 return false;
951 }
952
Evan Chengf3d4efe2008-09-07 09:09:33 +0000953 // Handle only C and fastcc calling conventions for now.
954 CallSite CS(CI);
955 unsigned CC = CS.getCallingConv();
956 if (CC != CallingConv::C &&
957 CC != CallingConv::Fast &&
958 CC != CallingConv::X86_FastCall)
959 return false;
960
961 // Let SDISel handle vararg functions.
962 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
963 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
964 if (FTy->isVarArg())
965 return false;
966
967 // Handle *simple* calls for now.
968 const Type *RetTy = CS.getType();
969 MVT RetVT;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000970 if (RetTy == Type::VoidTy)
971 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000972 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +0000973 return false;
974
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000975 // Materialize callee address in a register. FIXME: GV address can be
976 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000977 X86AddressMode CalleeAM;
978 if (!X86SelectAddress(Callee, CalleeAM, true))
979 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000980 unsigned CalleeOp = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000981 GlobalValue *GV = 0;
982 if (CalleeAM.Base.Reg != 0) {
983 assert(CalleeAM.GV == 0);
984 CalleeOp = CalleeAM.Base.Reg;
985 } else if (CalleeAM.GV != 0) {
986 assert(CalleeAM.GV != 0);
987 GV = CalleeAM.GV;
988 } else
989 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000990
Evan Chengdebdea02008-09-08 17:15:42 +0000991 // Allow calls which produce i1 results.
992 bool AndToI1 = false;
993 if (RetVT == MVT::i1) {
994 RetVT = MVT::i8;
995 AndToI1 = true;
996 }
997
Evan Chengf3d4efe2008-09-07 09:09:33 +0000998 // Deal with call operands first.
Chris Lattner241ab472008-10-15 05:38:32 +0000999 SmallVector<Value*, 8> ArgVals;
1000 SmallVector<unsigned, 8> Args;
1001 SmallVector<MVT, 8> ArgVTs;
1002 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001003 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001004 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001005 ArgVTs.reserve(CS.arg_size());
1006 ArgFlags.reserve(CS.arg_size());
1007 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1008 i != e; ++i) {
1009 unsigned Arg = getRegForValue(*i);
1010 if (Arg == 0)
1011 return false;
1012 ISD::ArgFlagsTy Flags;
1013 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001014 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001015 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001016 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001017 Flags.setZExt();
1018
1019 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001020 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1021 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1022 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1023 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001024 return false;
1025
1026 const Type *ArgTy = (*i)->getType();
1027 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001028 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001029 return false;
1030 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1031 Flags.setOrigAlign(OriginalAlignment);
1032
1033 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001034 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001035 ArgVTs.push_back(ArgVT);
1036 ArgFlags.push_back(Flags);
1037 }
1038
1039 // Analyze operands of the call, assigning locations to each operand.
1040 SmallVector<CCValAssign, 16> ArgLocs;
1041 CCState CCInfo(CC, false, TM, ArgLocs);
1042 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1043
1044 // Get a count of how many bytes are to be pushed on the stack.
1045 unsigned NumBytes = CCInfo.getNextStackOffset();
1046
1047 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001048 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
1049 BuildMI(MBB, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001050
Chris Lattner438949a2008-10-15 05:30:52 +00001051 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001052 // copies / loads.
1053 SmallVector<unsigned, 4> RegArgs;
1054 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1055 CCValAssign &VA = ArgLocs[i];
1056 unsigned Arg = Args[VA.getValNo()];
1057 MVT ArgVT = ArgVTs[VA.getValNo()];
1058
1059 // Promote the value if needed.
1060 switch (VA.getLocInfo()) {
1061 default: assert(0 && "Unknown loc info!");
1062 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001063 case CCValAssign::SExt: {
1064 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1065 Arg, ArgVT, Arg);
1066 assert(Emitted && "Failed to emit a sext!");
1067 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001068 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001069 }
1070 case CCValAssign::ZExt: {
1071 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1072 Arg, ArgVT, Arg);
1073 assert(Emitted && "Failed to emit a zext!");
1074 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001075 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001076 }
1077 case CCValAssign::AExt: {
1078 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1079 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001080 if (!Emitted)
1081 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001082 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001083 if (!Emitted)
1084 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1085 Arg, ArgVT, Arg);
1086
Evan Cheng24e3a902008-09-08 06:35:17 +00001087 assert(Emitted && "Failed to emit a aext!");
1088 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001089 break;
1090 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001091 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001092
1093 if (VA.isRegLoc()) {
1094 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1095 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
1096 Arg, RC, RC);
1097 assert(Emitted && "Failed to emit a copy instruction!");
1098 RegArgs.push_back(VA.getLocReg());
1099 } else {
1100 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001101 X86AddressMode AM;
1102 AM.Base.Reg = StackPtr;
1103 AM.Disp = LocMemOffset;
Chris Lattner241ab472008-10-15 05:38:32 +00001104 Value *ArgVal = ArgVals[VA.getValNo()];
1105
1106 // If this is a really simple value, emit this with the Value* version of
1107 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1108 // can cause us to reevaluate the argument.
1109 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1110 X86FastEmitStore(ArgVT, ArgVal, AM);
1111 else
1112 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001113 }
1114 }
1115
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001116 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1117 // GOT pointer.
1118 if (!Subtarget->is64Bit() &&
1119 TM.getRelocationModel() == Reloc::PIC_ &&
1120 Subtarget->isPICStyleGOT()) {
1121 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001122 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001123 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC);
1124 assert(Emitted && "Failed to emit a copy instruction!");
1125 }
1126
Evan Chengf3d4efe2008-09-07 09:09:33 +00001127 // Issue the call.
1128 unsigned CallOpc = CalleeOp
1129 ? (Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r)
1130 : (Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32);
1131 MachineInstrBuilder MIB = CalleeOp
1132 ? BuildMI(MBB, TII.get(CallOpc)).addReg(CalleeOp)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001133 : BuildMI(MBB, TII.get(CallOpc)).addGlobalAddress(GV);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001134
1135 // Add an implicit use GOT pointer in EBX.
1136 if (!Subtarget->is64Bit() &&
1137 TM.getRelocationModel() == Reloc::PIC_ &&
1138 Subtarget->isPICStyleGOT())
1139 MIB.addReg(X86::EBX);
1140
Evan Chengf3d4efe2008-09-07 09:09:33 +00001141 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001142 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1143 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001144
1145 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001146 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
1147 BuildMI(MBB, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001148
1149 // Now handle call return value (if any).
Evan Chengf3d4efe2008-09-07 09:09:33 +00001150 if (RetVT.getSimpleVT() != MVT::isVoid) {
1151 SmallVector<CCValAssign, 16> RVLocs;
1152 CCState CCInfo(CC, false, TM, RVLocs);
1153 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1154
1155 // Copy all of the result registers out of their specified physreg.
1156 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
1157 MVT CopyVT = RVLocs[0].getValVT();
1158 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1159 TargetRegisterClass *SrcRC = DstRC;
1160
1161 // If this is a call to a function that returns an fp value on the x87 fp
1162 // stack, but where we prefer to use the value in xmm registers, copy it
1163 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1164 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1165 RVLocs[0].getLocReg() == X86::ST1) &&
1166 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
1167 CopyVT = MVT::f80;
1168 SrcRC = X86::RSTRegisterClass;
1169 DstRC = X86::RFP80RegisterClass;
1170 }
1171
1172 unsigned ResultReg = createResultReg(DstRC);
1173 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1174 RVLocs[0].getLocReg(), DstRC, SrcRC);
1175 assert(Emitted && "Failed to emit a copy instruction!");
1176 if (CopyVT != RVLocs[0].getValVT()) {
1177 // Round the F80 the right size, which also moves to the appropriate xmm
1178 // register. This is accomplished by storing the F80 value in memory and
1179 // then loading it back. Ewww...
1180 MVT ResVT = RVLocs[0].getValVT();
1181 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
1182 unsigned MemSize = ResVT.getSizeInBits()/8;
Dan Gohman0586d912008-09-10 20:11:02 +00001183 int FI = MFI.CreateStackObject(MemSize, MemSize);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001184 addFrameReference(BuildMI(MBB, TII.get(Opc)), FI).addReg(ResultReg);
1185 DstRC = ResVT == MVT::f32
1186 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
1187 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
1188 ResultReg = createResultReg(DstRC);
1189 addFrameReference(BuildMI(MBB, TII.get(Opc), ResultReg), FI);
1190 }
1191
Evan Chengdebdea02008-09-08 17:15:42 +00001192 if (AndToI1) {
1193 // Mask out all but lowest bit for some call which produces an i1.
1194 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
1195 BuildMI(MBB, TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
1196 ResultReg = AndResult;
1197 }
1198
Evan Chengf3d4efe2008-09-07 09:09:33 +00001199 UpdateValueMap(I, ResultReg);
1200 }
1201
1202 return true;
1203}
1204
1205
Dan Gohman99b21822008-08-28 23:21:34 +00001206bool
Dan Gohman3df24e62008-09-03 23:12:08 +00001207X86FastISel::TargetSelectInstruction(Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001208 switch (I->getOpcode()) {
1209 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001210 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001211 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001212 case Instruction::Store:
1213 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001214 case Instruction::ICmp:
1215 case Instruction::FCmp:
1216 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001217 case Instruction::ZExt:
1218 return X86SelectZExt(I);
1219 case Instruction::Br:
1220 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001221 case Instruction::Call:
1222 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001223 case Instruction::LShr:
1224 case Instruction::AShr:
1225 case Instruction::Shl:
1226 return X86SelectShift(I);
1227 case Instruction::Select:
1228 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001229 case Instruction::Trunc:
1230 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001231 case Instruction::FPExt:
1232 return X86SelectFPExt(I);
1233 case Instruction::FPTrunc:
1234 return X86SelectFPTrunc(I);
Dan Gohman99b21822008-08-28 23:21:34 +00001235 }
1236
1237 return false;
1238}
1239
Dan Gohman0586d912008-09-10 20:11:02 +00001240unsigned X86FastISel::TargetMaterializeConstant(Constant *C) {
Evan Cheng59fbc802008-09-09 01:26:59 +00001241 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001242 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001243 return false;
1244
1245 // Get opcode and regclass of the output for the given load instruction.
1246 unsigned Opc = 0;
1247 const TargetRegisterClass *RC = NULL;
1248 switch (VT.getSimpleVT()) {
1249 default: return false;
1250 case MVT::i8:
1251 Opc = X86::MOV8rm;
1252 RC = X86::GR8RegisterClass;
1253 break;
1254 case MVT::i16:
1255 Opc = X86::MOV16rm;
1256 RC = X86::GR16RegisterClass;
1257 break;
1258 case MVT::i32:
1259 Opc = X86::MOV32rm;
1260 RC = X86::GR32RegisterClass;
1261 break;
1262 case MVT::i64:
1263 // Must be in x86-64 mode.
1264 Opc = X86::MOV64rm;
1265 RC = X86::GR64RegisterClass;
1266 break;
1267 case MVT::f32:
1268 if (Subtarget->hasSSE1()) {
1269 Opc = X86::MOVSSrm;
1270 RC = X86::FR32RegisterClass;
1271 } else {
1272 Opc = X86::LD_Fp32m;
1273 RC = X86::RFP32RegisterClass;
1274 }
1275 break;
1276 case MVT::f64:
1277 if (Subtarget->hasSSE2()) {
1278 Opc = X86::MOVSDrm;
1279 RC = X86::FR64RegisterClass;
1280 } else {
1281 Opc = X86::LD_Fp64m;
1282 RC = X86::RFP64RegisterClass;
1283 }
1284 break;
1285 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001286 // No f80 support yet.
1287 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001288 }
1289
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001290 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001291 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001292 X86AddressMode AM;
1293 if (X86SelectAddress(C, AM, false)) {
1294 if (TLI.getPointerTy() == MVT::i32)
1295 Opc = X86::LEA32r;
1296 else
1297 Opc = X86::LEA64r;
1298 unsigned ResultReg = createResultReg(RC);
1299 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001300 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001301 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001302 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001303 }
1304
Owen Anderson3b217c62008-09-06 01:11:01 +00001305 // MachineConstantPool wants an explicit alignment.
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001306 unsigned Align = TD.getPreferredTypeAlignmentShift(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001307 if (Align == 0) {
1308 // Alignment of vector types. FIXME!
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001309 Align = TD.getABITypeSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001310 Align = Log2_64(Align);
1311 }
Owen Anderson95267a12008-09-05 00:06:23 +00001312
Dan Gohman5396c992008-09-30 01:21:32 +00001313 // x86-32 PIC requires a PIC base register for constant pools.
1314 unsigned PICBase = 0;
1315 if (TM.getRelocationModel() == Reloc::PIC_ &&
1316 !Subtarget->is64Bit())
1317 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1318
1319 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001320 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001321 unsigned ResultReg = createResultReg(RC);
Dan Gohman5396c992008-09-30 01:21:32 +00001322 addConstantPoolReference(BuildMI(MBB, TII.get(Opc), ResultReg), MCPOffset,
1323 PICBase);
1324
Owen Anderson95267a12008-09-05 00:06:23 +00001325 return ResultReg;
1326}
1327
Dan Gohman0586d912008-09-10 20:11:02 +00001328unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001329 // Fail on dynamic allocas. At this point, getRegForValue has already
1330 // checked its CSE maps, so if we're here trying to handle a dynamic
1331 // alloca, we're not going to succeed. X86SelectAddress has a
1332 // check for dynamic allocas, because it's called directly from
1333 // various places, but TargetMaterializeAlloca also needs a check
1334 // in order to avoid recursion between getRegForValue,
1335 // X86SelectAddrss, and TargetMaterializeAlloca.
1336 if (!StaticAllocaMap.count(C))
1337 return 0;
1338
Dan Gohman0586d912008-09-10 20:11:02 +00001339 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001340 if (!X86SelectAddress(C, AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +00001341 return 0;
1342 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1343 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1344 unsigned ResultReg = createResultReg(RC);
1345 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
1346 return ResultReg;
1347}
1348
Evan Chengc3f44b02008-09-03 00:03:49 +00001349namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001350 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001351 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +00001352 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001353 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001354 DenseMap<const AllocaInst *, int> &am
1355#ifndef NDEBUG
1356 , SmallSet<Instruction*, 8> &cil
1357#endif
1358 ) {
1359 return new X86FastISel(mf, mmi, vm, bm, am
1360#ifndef NDEBUG
1361 , cil
1362#endif
1363 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001364 }
Dan Gohman99b21822008-08-28 23:21:34 +00001365}