blob: b295641e335d52f68163c4207259a8bc3de3be4e [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattnerddb739e2006-04-06 17:23:16 +000018/// VPKUHUM_shuffle_mask/VPKUWUM_shuffle_mask - Return true if this is a valid
19/// shuffle mask for the VPKUHUM or VPKUWUM instructions.
20def VPKUHUM_shuffle_mask : PatLeaf<(build_vector), [{
21 return PPC::isVPKUHUMShuffleMask(N);
22}]>;
23def VPKUWUM_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isVPKUWUMShuffleMask(N);
25}]>;
26
Chris Lattner116cc482006-04-06 21:11:54 +000027def VMRGLB_shuffle_mask : PatLeaf<(build_vector), [{
28 return PPC::isVMRGLShuffleMask(N, 1);
29}]>;
30def VMRGLH_shuffle_mask : PatLeaf<(build_vector), [{
31 return PPC::isVMRGLShuffleMask(N, 2);
32}]>;
33def VMRGLW_shuffle_mask : PatLeaf<(build_vector), [{
34 return PPC::isVMRGLShuffleMask(N, 4);
35}]>;
36def VMRGHB_shuffle_mask : PatLeaf<(build_vector), [{
37 return PPC::isVMRGHShuffleMask(N, 1);
38}]>;
39def VMRGHH_shuffle_mask : PatLeaf<(build_vector), [{
40 return PPC::isVMRGHShuffleMask(N, 2);
41}]>;
42def VMRGHW_shuffle_mask : PatLeaf<(build_vector), [{
43 return PPC::isVMRGHShuffleMask(N, 4);
44}]>;
45
46
Chris Lattnerd0608e12006-04-06 18:26:28 +000047def VSLDOI_get_imm : SDNodeXForm<build_vector, [{
48 return getI32Imm(PPC::isVSLDOIShuffleMask(N));
49}]>;
50def VSLDOI_shuffle_mask : PatLeaf<(build_vector), [{
51 return PPC::isVSLDOIShuffleMask(N) != -1;
52}], VSLDOI_get_imm>;
53
54/// VSLDOI_rotate* - These are used to match vsldoi(X,X), which is turned into
55/// vector_shuffle(X,undef,mask) by the dag combiner.
56def VSLDOI_rotate_get_imm : SDNodeXForm<build_vector, [{
57 return getI32Imm(PPC::isVSLDOIRotateShuffleMask(N));
58}]>;
59def VSLDOI_rotate_shuffle_mask : PatLeaf<(build_vector), [{
60 return PPC::isVSLDOIRotateShuffleMask(N) != -1;
61}], VSLDOI_rotate_get_imm>;
62
63
Chris Lattner7ff7e672006-04-04 17:25:31 +000064// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
65def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
66 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000067}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000068def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
69 return PPC::isSplatShuffleMask(N, 1);
70}], VSPLTB_get_imm>;
71def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
72 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
73}]>;
74def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
75 return PPC::isSplatShuffleMask(N, 2);
76}], VSPLTH_get_imm>;
77def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
78 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
79}]>;
80def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
81 return PPC::isSplatShuffleMask(N, 4);
82}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000083
Chris Lattnerb22a04d2006-03-25 07:51:43 +000084
85// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
86def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
87 char Val;
88 PPC::isVecSplatImm(N, 1, &Val);
89 return getI32Imm(Val);
90}]>;
91def vecspltisb : PatLeaf<(build_vector), [{
92 return PPC::isVecSplatImm(N, 1);
93}], VSPLTISB_get_imm>;
94
95// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
96def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
97 char Val;
98 PPC::isVecSplatImm(N, 2, &Val);
99 return getI32Imm(Val);
100}]>;
101def vecspltish : PatLeaf<(build_vector), [{
102 return PPC::isVecSplatImm(N, 2);
103}], VSPLTISH_get_imm>;
104
105// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
106def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
107 char Val;
108 PPC::isVecSplatImm(N, 4, &Val);
109 return getI32Imm(Val);
110}]>;
111def vecspltisw : PatLeaf<(build_vector), [{
112 return PPC::isVecSplatImm(N, 4);
113}], VSPLTISW_get_imm>;
114
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000115//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000116// Helpers for defining instructions that directly correspond to intrinsics.
117
Chris Lattner8768bf62006-03-30 23:39:06 +0000118// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000119class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
120 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
121 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +0000122 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
123
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000124// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000125class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
126 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
127 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000128 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
129
130// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000131class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
132 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
133 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000134 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
135
136//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000137// Instruction Definitions.
138
139def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
140 [(set VRRC:$rD, (v4f32 (undef)))]>;
141
Chris Lattnerd8242b42006-04-05 22:27:14 +0000142let noResults = 1 in {
143def DSS : DSS_Form<822, (ops u5imm:$A, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
144 "dss $STRM, $A", LdStGeneral /*FIXME*/, []>;
145def DST : DSS_Form<342, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
146 "dst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
147def DSTST : DSS_Form<374, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
148 "dstst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
149}
150
Chris Lattner4d9100d2006-04-05 00:03:57 +0000151def MFVSCR : VXForm_4<1540, (ops VRRC:$vD),
152 "mfvcr $vD", LdStGeneral,
153 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
154def MTVSCR : VXForm_5<1604, (ops VRRC:$vB),
155 "mtvcr $vB", LdStGeneral,
156 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
157
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000158let isLoad = 1, PPC970_Unit = 2 in { // Loads.
159def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
160 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000161 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000162def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000163 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000164 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000165def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000166 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000167 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000168def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000169 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000170 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
171def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
172 "lvxl $vD, $src", LdStGeneral,
173 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000174}
175
Chris Lattner30a6aba2006-03-30 23:07:36 +0000176def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
177 "lvsl $vD, $src", LdStGeneral,
178 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
179 PPC970_Unit_LSU;
180def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000181 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000182 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
183 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000184
185let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000186def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
187 "stvebx $rS, $dst", LdStGeneral,
188 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
189def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
190 "stvehx $rS, $dst", LdStGeneral,
191 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
192def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
193 "stvewx $rS, $dst", LdStGeneral,
194 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000195def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
196 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000197 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
198def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
199 "stvxl $rS, $dst", LdStGeneral,
200 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000201}
202
203let PPC970_Unit = 5 in { // VALU Operations.
204// VA-Form instructions. 3-input AltiVec ops.
205def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
206 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
207 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
208 VRRC:$vB))]>,
209 Requires<[FPContractions]>;
210def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
211 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
212 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
213 VRRC:$vB)))]>,
214 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000215
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000216def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
217def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000218def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000219def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
220def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000221
Chris Lattnerd0608e12006-04-06 18:26:28 +0000222// Shuffles.
Chris Lattnere7d959c2006-03-26 00:41:48 +0000223def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
224 "vsldoi $vD, $vA, $vB, $SH", VecFP,
Chris Lattnerd0608e12006-04-06 18:26:28 +0000225 [(set VRRC:$vD,
226 (vector_shuffle (v16i8 VRRC:$vA), VRRC:$vB,
227 VSLDOI_shuffle_mask:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000228
229// VX-Form instructions. AltiVec arithmetic ops.
230def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
231 "vaddfp $vD, $vA, $vB", VecFP,
232 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000233
234def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
235 "vaddubm $vD, $vA, $vB", VecGeneral,
236 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
237def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
238 "vadduhm $vD, $vA, $vB", VecGeneral,
239 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
240def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
241 "vadduwm $vD, $vA, $vB", VecGeneral,
242 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
243
Chris Lattner348ba3f2006-03-31 22:41:56 +0000244def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
245def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
246def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
247def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
248def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
249def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
250def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000251
Chris Lattner348ba3f2006-03-31 22:41:56 +0000252
Chris Lattner2430a5f2006-03-25 22:16:05 +0000253def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
254 "vand $vD, $vA, $vB", VecFP,
255 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
256def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
257 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000258 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000259
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000260def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
261 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000262 [(set VRRC:$vD,
263 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000264def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
265 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000266 [(set VRRC:$vD,
267 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000268def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
269 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000270 [(set VRRC:$vD,
271 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000272def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
273 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000274 [(set VRRC:$vD,
275 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000276def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
277def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
278
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000279def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
280def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
281def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
282def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
283def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
284def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
285
Chris Lattnerc461a512006-04-03 15:58:28 +0000286def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
287def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
288def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
289def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
290def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
291def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
292def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
293def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
294def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
295def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
296def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
297def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
298def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
299def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000300
Chris Lattner116cc482006-04-06 21:11:54 +0000301def VMRGHB : VXForm_1< 12, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
302 "vmrghb $vD, $vA, $vB", VecFP,
303 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
304 VRRC:$vB, VMRGHB_shuffle_mask))]>;
305def VMRGHH : VXForm_1< 76, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
306 "vmrghh $vD, $vA, $vB", VecFP,
307 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
308 VRRC:$vB, VMRGHH_shuffle_mask))]>;
309def VMRGHW : VXForm_1<140, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
310 "vmrghw $vD, $vA, $vB", VecFP,
311 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
312 VRRC:$vB, VMRGHW_shuffle_mask))]>;
313def VMRGLB : VXForm_1<268, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
314 "vmrglb $vD, $vA, $vB", VecFP,
315 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
316 VRRC:$vB, VMRGLB_shuffle_mask))]>;
317def VMRGLH : VXForm_1<332, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
318 "vmrglh $vD, $vA, $vB", VecFP,
319 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
320 VRRC:$vB, VMRGLH_shuffle_mask))]>;
321def VMRGLW : VXForm_1<396, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
322 "vmrglw $vD, $vA, $vB", VecFP,
323 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
324 VRRC:$vB, VMRGLW_shuffle_mask))]>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000325
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000326def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
327def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
328def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
329def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
330def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
331def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000332
Chris Lattner6cea8142006-03-31 22:34:05 +0000333def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
334def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
335def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
336def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
337def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
338def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
339def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
340def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000341
Chris Lattner6cea8142006-03-31 22:34:05 +0000342def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
343def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
344def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
345def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
346def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
347def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000348
Chris Lattner6cea8142006-03-31 22:34:05 +0000349def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000350
351def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
352 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000353 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000354def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
355 "vsububm $vD, $vA, $vB", VecGeneral,
356 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
357def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
358 "vsubuhm $vD, $vA, $vB", VecGeneral,
359 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
360def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
361 "vsubuwm $vD, $vA, $vB", VecGeneral,
362 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
363
Chris Lattner6cea8142006-03-31 22:34:05 +0000364def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
365def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
366def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
367def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
368def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
369def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
370def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
371def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
372def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
373def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
374def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000375
Chris Lattner2430a5f2006-03-25 22:16:05 +0000376def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
377 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000378 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000379def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
380 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000381 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000382def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
383 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000384 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000385
Chris Lattner6cea8142006-03-31 22:34:05 +0000386def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
387def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
388def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000389
390def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000391def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
392def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
393def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
394def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000395
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000396def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
397 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000398 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000399 VSPLTB_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000400def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
401 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000402 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
403 VSPLTH_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000404def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
405 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
407 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000408
Chris Lattner6cea8142006-03-31 22:34:05 +0000409def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
410def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
411def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
412def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
413def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
414def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
415def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
416def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000417
418
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000419def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
420 "vspltisb $vD, $SIMM", VecPerm,
421 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
422def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
423 "vspltish $vD, $SIMM", VecPerm,
424 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
425def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
426 "vspltisw $vD, $SIMM", VecPerm,
427 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000428
Chris Lattner30a6aba2006-03-30 23:07:36 +0000429// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000430def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
431def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
432def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
433def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
434def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000435def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
436 "vpkuhum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000437 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
438 VRRC:$vB, VPKUHUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000439def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000440def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
441 "vpkuwum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000442 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
443 VRRC:$vB, VPKUWUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000444def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000445
446// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000447def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
448def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
449def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
450def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
451def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
452def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000453
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000454
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000455// Altivec Comparisons.
456
Chris Lattner5f7b0192006-03-31 05:32:57 +0000457class VCMP<bits<10> xo, string asmstr, ValueType Ty>
458 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
459 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
460class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
461 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000462 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
463 let Defs = [CR6];
464 let RC = 1;
465}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000466
467// f32 element comparisons.0
468def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
469def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
470def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
471def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
472def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
473def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
474def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
475def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000476
477// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000478def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
479def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
480def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
481def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
482def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
483def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000484
485// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000486def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
487def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
488def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
489def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
490def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
491def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000492
493// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000494def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
495def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
496def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
497def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
498def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
499def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000500
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000501def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
502 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000503 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000504}
505
506//===----------------------------------------------------------------------===//
507// Additional Altivec Patterns
508//
509
Chris Lattnerd8242b42006-04-05 22:27:14 +0000510// DS* intrinsics.
511def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
512def : Pat<(int_ppc_altivec_dssall), (DSS 1, 0, 0, 0)>;
513def : Pat<(int_ppc_altivec_dst GPRC:$rA, GPRC:$rB, imm:$STRM),
514 (DST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
515def : Pat<(int_ppc_altivec_dstt GPRC:$rA, GPRC:$rB, imm:$STRM),
516 (DST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
517def : Pat<(int_ppc_altivec_dstst GPRC:$rA, GPRC:$rB, imm:$STRM),
518 (DSTST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
519def : Pat<(int_ppc_altivec_dststt GPRC:$rA, GPRC:$rB, imm:$STRM),
520 (DSTST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
521
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000522// Undef/Zero.
523def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
524def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
525def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000526def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
527def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
528def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000529
530// Loads.
531def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
532def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
533def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000534def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000535
536// Stores.
537def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
538 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
539def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
540 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
541def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
542 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000543def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
544 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000545
546// Bit conversions.
547def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
548def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
549def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
550
551def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
552def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
553def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
554
555def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
556def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
557def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
558
559def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
560def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
561def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
562
Chris Lattnerd0608e12006-04-06 18:26:28 +0000563// Shuffles.
564
565// Match vsldoi(x,x)
566def:Pat<(vector_shuffle (v16i8 VRRC:$vA),undef, VSLDOI_rotate_shuffle_mask:$in),
567 (VSLDOI VRRC:$vA, VRRC:$vA, VSLDOI_rotate_shuffle_mask:$in)>;
568
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000569// Immediate vector formation with vsplti*.
570def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
571def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
572def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
573
574def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
575def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
576def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
577
578def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
579def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
580def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
581
Chris Lattner2430a5f2006-03-25 22:16:05 +0000582// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000583def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
584def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
585def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
586
Chris Lattner2430a5f2006-03-25 22:16:05 +0000587def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
588def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
589def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
590def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
591def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
592def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000593def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
594def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000595def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000596 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000597def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000598 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000599
600def : Pat<(fmul VRRC:$vA, VRRC:$vB),
601 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
602
603// Fused multiply add and multiply sub for packed float. These are represented
604// separately from the real instructions above, for operations that must have
605// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
606def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
607 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
608def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
609 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
610
611def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
612 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
613def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
614 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000615
Chris Lattnera9cb4412006-03-31 20:00:35 +0000616def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
617 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;