blob: c0fd9dcd10729a4d9c093fc0dd1e3a3b8078d2be [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000025#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000026#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000027#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000037#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000039#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
Bob Wilsondee46d72009-04-17 20:35:10 +000042static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000043 CCValAssign::LocInfo &LocInfo,
44 ISD::ArgFlagsTy &ArgFlags,
45 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000046static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000050static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000054static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000055 CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags,
57 CCState &State);
58
Evan Chenga8e29892007-01-19 07:51:42 +000059ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
60 : TargetLowering(TM), ARMPCLabelIndex(0) {
61 Subtarget = &TM.getSubtarget<ARMSubtarget>();
62
Evan Chengb1df8f22007-04-27 08:15:43 +000063 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +000064 // Uses VFP for Thumb libfuncs if available.
65 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
66 // Single-precision floating-point arithmetic.
67 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
68 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
69 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
70 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 // Double-precision floating-point arithmetic.
73 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
74 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
75 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
76 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000077
Evan Chengb1df8f22007-04-27 08:15:43 +000078 // Single-precision comparisons.
79 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
80 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
81 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
82 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
83 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
84 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
85 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
86 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000087
Evan Chengb1df8f22007-04-27 08:15:43 +000088 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
89 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
90 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
91 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000096
Evan Chengb1df8f22007-04-27 08:15:43 +000097 // Double-precision comparisons.
98 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
99 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
100 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
101 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
102 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
103 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
104 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
105 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Chengb1df8f22007-04-27 08:15:43 +0000107 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
108 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
109 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
110 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
111 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
112 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
113 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
114 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Evan Chengb1df8f22007-04-27 08:15:43 +0000116 // Floating-point to integer conversions.
117 // i64 conversions are done via library routines even when generating VFP
118 // instructions, so use the same ones.
119 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
120 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
121 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
122 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000123
Evan Chengb1df8f22007-04-27 08:15:43 +0000124 // Conversions between floating types.
125 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
126 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
127
128 // Integer to floating-point conversions.
129 // i64 conversions are done via library routines even when generating VFP
130 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000131 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
132 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000133 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
134 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
135 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
136 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
137 }
Evan Chenga8e29892007-01-19 07:51:42 +0000138 }
139
Bob Wilson2f954612009-05-22 17:38:41 +0000140 // These libcalls are not available in 32-bit.
141 setLibcallName(RTLIB::SHL_I128, 0);
142 setLibcallName(RTLIB::SRL_I128, 0);
143 setLibcallName(RTLIB::SRA_I128, 0);
144
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000145 if (Subtarget->isThumb())
146 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
147 else
148 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000149 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000150 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
151 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000152
Chris Lattnerddf89562008-01-17 19:59:44 +0000153 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000154 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000155 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000156
157 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000158 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000160 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000161 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000162
Evan Chenga8e29892007-01-19 07:51:42 +0000163 // ARM supports all 4 flavors of integer indexed load / store.
164 for (unsigned im = (unsigned)ISD::PRE_INC;
165 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
166 setIndexedLoadAction(im, MVT::i1, Legal);
167 setIndexedLoadAction(im, MVT::i8, Legal);
168 setIndexedLoadAction(im, MVT::i16, Legal);
169 setIndexedLoadAction(im, MVT::i32, Legal);
170 setIndexedStoreAction(im, MVT::i1, Legal);
171 setIndexedStoreAction(im, MVT::i8, Legal);
172 setIndexedStoreAction(im, MVT::i16, Legal);
173 setIndexedStoreAction(im, MVT::i32, Legal);
174 }
175
176 // i64 operation support.
177 if (Subtarget->isThumb()) {
178 setOperationAction(ISD::MUL, MVT::i64, Expand);
179 setOperationAction(ISD::MULHU, MVT::i32, Expand);
180 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000181 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
182 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000183 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000184 setOperationAction(ISD::MUL, MVT::i64, Expand);
185 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000186 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000188 }
189 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
190 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
191 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
192 setOperationAction(ISD::SRL, MVT::i64, Custom);
193 setOperationAction(ISD::SRA, MVT::i64, Custom);
194
195 // ARM does not have ROTL.
196 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000197 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000198 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000199 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000200 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
201
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000202 // Only ARMv6 has BSWAP.
203 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000204 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 // These are expanded into libcalls.
207 setOperationAction(ISD::SDIV, MVT::i32, Expand);
208 setOperationAction(ISD::UDIV, MVT::i32, Expand);
209 setOperationAction(ISD::SREM, MVT::i32, Expand);
210 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000211 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
212 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000213
Evan Chenga8e29892007-01-19 07:51:42 +0000214 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000215 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000216 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000217
218 setOperationAction(ISD::RET, MVT::Other, Custom);
219 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
220 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000221 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000222 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000223
Evan Chenga8e29892007-01-19 07:51:42 +0000224 // Use the default implementation.
Bob Wilson2dc4f542009-03-20 22:42:55 +0000225 setOperationAction(ISD::VASTART, MVT::Other, Custom);
226 setOperationAction(ISD::VAARG, MVT::Other, Expand);
227 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
228 setOperationAction(ISD::VAEND, MVT::Other, Expand);
229 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000230 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000231 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
232 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000233
234 if (!Subtarget->hasV6Ops()) {
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
237 }
238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
239
Evan Chengb6ab2542007-01-31 08:40:13 +0000240 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chengc7c77292008-11-04 19:57:48 +0000241 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000242 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000243
244 // We want to custom lower some of our intrinsics.
245 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
246
Bob Wilson2dc4f542009-03-20 22:42:55 +0000247 setOperationAction(ISD::SETCC, MVT::i32, Expand);
248 setOperationAction(ISD::SETCC, MVT::f32, Expand);
249 setOperationAction(ISD::SETCC, MVT::f64, Expand);
250 setOperationAction(ISD::SELECT, MVT::i32, Expand);
251 setOperationAction(ISD::SELECT, MVT::f32, Expand);
252 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
254 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
255 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
256
Bob Wilson2dc4f542009-03-20 22:42:55 +0000257 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
258 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
259 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
260 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
261 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000262
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000263 // We don't support sin/cos/fmod/copysign/pow
Bob Wilson2dc4f542009-03-20 22:42:55 +0000264 setOperationAction(ISD::FSIN, MVT::f64, Expand);
265 setOperationAction(ISD::FSIN, MVT::f32, Expand);
266 setOperationAction(ISD::FCOS, MVT::f32, Expand);
267 setOperationAction(ISD::FCOS, MVT::f64, Expand);
268 setOperationAction(ISD::FREM, MVT::f64, Expand);
269 setOperationAction(ISD::FREM, MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000270 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
271 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
272 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
273 }
Bob Wilson2dc4f542009-03-20 22:42:55 +0000274 setOperationAction(ISD::FPOW, MVT::f64, Expand);
275 setOperationAction(ISD::FPOW, MVT::f32, Expand);
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000278 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
279 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
280 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
282 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
283 }
Evan Chenga8e29892007-01-19 07:51:42 +0000284
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000285 // We have target-specific dag combine patterns for the following nodes:
286 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000287 setTargetDAGCombine(ISD::ADD);
288 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000289
Evan Chenga8e29892007-01-19 07:51:42 +0000290 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000291 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000292 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000293 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000294
295 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000296 // Do not enable CodePlacementOpt for now: it currently runs after the
297 // ARMConstantIslandPass and messes up branch relaxation and placement
298 // of constant islands.
299 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000300}
301
Evan Chenga8e29892007-01-19 07:51:42 +0000302const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
303 switch (Opcode) {
304 default: return 0;
305 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000306 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
307 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000308 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000309 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
310 case ARMISD::tCALL: return "ARMISD::tCALL";
311 case ARMISD::BRCOND: return "ARMISD::BRCOND";
312 case ARMISD::BR_JT: return "ARMISD::BR_JT";
313 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
314 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
315 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000316 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000317 case ARMISD::CMPFP: return "ARMISD::CMPFP";
318 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
319 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
320 case ARMISD::CMOV: return "ARMISD::CMOV";
321 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000322
Evan Chenga8e29892007-01-19 07:51:42 +0000323 case ARMISD::FTOSI: return "ARMISD::FTOSI";
324 case ARMISD::FTOUI: return "ARMISD::FTOUI";
325 case ARMISD::SITOF: return "ARMISD::SITOF";
326 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000327
328 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
329 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
330 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000331
Evan Chenga8e29892007-01-19 07:51:42 +0000332 case ARMISD::FMRRD: return "ARMISD::FMRRD";
333 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000334
335 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
337}
338
339//===----------------------------------------------------------------------===//
340// Lowering Code
341//===----------------------------------------------------------------------===//
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
344static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
345 switch (CC) {
346 default: assert(0 && "Unknown condition code!");
347 case ISD::SETNE: return ARMCC::NE;
348 case ISD::SETEQ: return ARMCC::EQ;
349 case ISD::SETGT: return ARMCC::GT;
350 case ISD::SETGE: return ARMCC::GE;
351 case ISD::SETLT: return ARMCC::LT;
352 case ISD::SETLE: return ARMCC::LE;
353 case ISD::SETUGT: return ARMCC::HI;
354 case ISD::SETUGE: return ARMCC::HS;
355 case ISD::SETULT: return ARMCC::LO;
356 case ISD::SETULE: return ARMCC::LS;
357 }
358}
359
360/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
361/// returns true if the operands should be inverted to form the proper
362/// comparison.
363static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
364 ARMCC::CondCodes &CondCode2) {
365 bool Invert = false;
366 CondCode2 = ARMCC::AL;
367 switch (CC) {
368 default: assert(0 && "Unknown FP condition!");
369 case ISD::SETEQ:
370 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
371 case ISD::SETGT:
372 case ISD::SETOGT: CondCode = ARMCC::GT; break;
373 case ISD::SETGE:
374 case ISD::SETOGE: CondCode = ARMCC::GE; break;
375 case ISD::SETOLT: CondCode = ARMCC::MI; break;
376 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
377 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
378 case ISD::SETO: CondCode = ARMCC::VC; break;
379 case ISD::SETUO: CondCode = ARMCC::VS; break;
380 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
381 case ISD::SETUGT: CondCode = ARMCC::HI; break;
382 case ISD::SETUGE: CondCode = ARMCC::PL; break;
383 case ISD::SETLT:
384 case ISD::SETULT: CondCode = ARMCC::LT; break;
385 case ISD::SETLE:
386 case ISD::SETULE: CondCode = ARMCC::LE; break;
387 case ISD::SETNE:
388 case ISD::SETUNE: CondCode = ARMCC::NE; break;
389 }
390 return Invert;
391}
392
Bob Wilson1f595bb2009-04-17 19:07:39 +0000393//===----------------------------------------------------------------------===//
394// Calling Convention Implementation
395//
396// The lower operations present on calling convention works on this order:
397// LowerCALL (virt regs --> phys regs, virt regs --> stack)
398// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
399// LowerRET (virt regs --> phys regs)
400// LowerCALL (phys regs --> virt regs)
401//
402//===----------------------------------------------------------------------===//
403
404#include "ARMGenCallingConv.inc"
405
406// APCS f64 is in register pairs, possibly split to stack
Bob Wilsondee46d72009-04-17 20:35:10 +0000407static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000408 CCValAssign::LocInfo &LocInfo,
409 ISD::ArgFlagsTy &ArgFlags,
410 CCState &State) {
411 static const unsigned HiRegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
412 static const unsigned LoRegList[] = { ARM::R1,
413 ARM::R2,
414 ARM::R3,
415 ARM::NoRegister };
416
Bob Wilsone65586b2009-04-17 20:40:45 +0000417 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 4);
418 if (Reg == 0)
419 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000420
Bob Wilsone65586b2009-04-17 20:40:45 +0000421 unsigned i;
422 for (i = 0; i < 4; ++i)
423 if (HiRegList[i] == Reg)
424 break;
425
426 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
427 if (LoRegList[i] != ARM::NoRegister)
428 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson1f595bb2009-04-17 19:07:39 +0000429 MVT::i32, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000430 else
431 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
432 State.AllocateStack(4, 4),
433 MVT::i32, LocInfo));
434 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000435}
436
437// AAPCS f64 is in aligned register pairs
Bob Wilsondee46d72009-04-17 20:35:10 +0000438static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000439 CCValAssign::LocInfo &LocInfo,
440 ISD::ArgFlagsTy &ArgFlags,
441 CCState &State) {
442 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
443 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
444
Bob Wilsone65586b2009-04-17 20:40:45 +0000445 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
446 if (Reg == 0)
447 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000448
Bob Wilsone65586b2009-04-17 20:40:45 +0000449 unsigned i;
450 for (i = 0; i < 2; ++i)
451 if (HiRegList[i] == Reg)
452 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000453
Bob Wilsone65586b2009-04-17 20:40:45 +0000454 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
455 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
456 MVT::i32, LocInfo));
457 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000458}
459
Bob Wilsondee46d72009-04-17 20:35:10 +0000460static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000461 CCValAssign::LocInfo &LocInfo,
462 ISD::ArgFlagsTy &ArgFlags,
463 CCState &State) {
464 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
465 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
466
Bob Wilsone65586b2009-04-17 20:40:45 +0000467 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
468 if (Reg == 0)
469 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000470
Bob Wilsone65586b2009-04-17 20:40:45 +0000471 unsigned i;
472 for (i = 0; i < 2; ++i)
473 if (HiRegList[i] == Reg)
474 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000475
Bob Wilsone65586b2009-04-17 20:40:45 +0000476 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
477 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
478 MVT::i32, LocInfo));
479 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000480}
481
Bob Wilsondee46d72009-04-17 20:35:10 +0000482static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000483 CCValAssign::LocInfo &LocInfo,
484 ISD::ArgFlagsTy &ArgFlags,
485 CCState &State) {
486 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
487 State);
488}
489
Bob Wilson1f595bb2009-04-17 19:07:39 +0000490/// LowerCallResult - Lower the result values of an ISD::CALL into the
491/// appropriate copies out of appropriate physical registers. This assumes that
492/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
493/// being lowered. The returns a SDNode with the same number of values as the
494/// ISD::CALL.
495SDNode *ARMTargetLowering::
496LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
497 unsigned CallingConv, SelectionDAG &DAG) {
498
499 DebugLoc dl = TheCall->getDebugLoc();
500 // Assign locations to each value returned by this call.
501 SmallVector<CCValAssign, 16> RVLocs;
502 bool isVarArg = TheCall->isVarArg();
503 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
504 CCInfo.AnalyzeCallResult(TheCall, RetCC_ARM);
505
506 SmallVector<SDValue, 8> ResultVals;
507
508 // Copy all of the result registers out of their specified physreg.
509 for (unsigned i = 0; i != RVLocs.size(); ++i) {
510 CCValAssign VA = RVLocs[i];
511
Bob Wilson80915242009-04-25 00:33:20 +0000512 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000513 if (VA.needsCustom()) {
Bob Wilson80915242009-04-25 00:33:20 +0000514 // Handle f64 as custom.
515 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000516 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000517 Chain = Lo.getValue(1);
518 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000519 VA = RVLocs[++i]; // skip ahead to next loc
Bob Wilson80915242009-04-25 00:33:20 +0000520 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000521 InFlag);
522 Chain = Hi.getValue(1);
523 InFlag = Hi.getValue(2);
Bob Wilson80915242009-04-25 00:33:20 +0000524 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000525 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000526 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
527 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000528 Chain = Val.getValue(1);
529 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000530 }
Bob Wilson80915242009-04-25 00:33:20 +0000531
532 switch (VA.getLocInfo()) {
533 default: assert(0 && "Unknown loc info!");
534 case CCValAssign::Full: break;
535 case CCValAssign::BCvt:
536 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
537 break;
538 }
539
540 ResultVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000541 }
542
543 // Merge everything together with a MERGE_VALUES node.
544 ResultVals.push_back(Chain);
545 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
546 &ResultVals[0], ResultVals.size()).getNode();
547}
548
549/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
550/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000551/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000552/// a byval function parameter.
553/// Sometimes what we are copying is the end of a larger object, the part that
554/// does not fit in registers.
555static SDValue
556CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
557 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
558 DebugLoc dl) {
559 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
560 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
561 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
562}
563
Bob Wilsondee46d72009-04-17 20:35:10 +0000564/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000565SDValue
566ARMTargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
567 const SDValue &StackPtr,
Bob Wilsondee46d72009-04-17 20:35:10 +0000568 const CCValAssign &VA, SDValue Chain,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000569 SDValue Arg, ISD::ArgFlagsTy Flags) {
570 DebugLoc dl = TheCall->getDebugLoc();
571 unsigned LocMemOffset = VA.getLocMemOffset();
572 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
573 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
574 if (Flags.isByVal()) {
575 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
576 }
577 return DAG.getStore(Chain, dl, Arg, PtrOff,
578 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000579}
580
Evan Chengfc403422007-02-03 08:53:01 +0000581/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
582/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
583/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000584SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000585 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
Bob Wilson1f595bb2009-04-17 19:07:39 +0000586 MVT RetVT = TheCall->getRetValType(0);
587 SDValue Chain = TheCall->getChain();
588 unsigned CC = TheCall->getCallingConv();
589 assert((CC == CallingConv::C ||
590 CC == CallingConv::Fast) && "unknown calling convention");
591 bool isVarArg = TheCall->isVarArg();
592 SDValue Callee = TheCall->getCallee();
593 DebugLoc dl = TheCall->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Bob Wilson1f595bb2009-04-17 19:07:39 +0000595 // Analyze operands of the call, assigning locations to each operand.
596 SmallVector<CCValAssign, 16> ArgLocs;
597 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
598 CCInfo.AnalyzeCallOperands(TheCall, CC_ARM);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Bob Wilson1f595bb2009-04-17 19:07:39 +0000600 // Get a count of how many bytes are to be pushed on the stack.
601 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000602
603 // Adjust the stack pointer for the new arguments...
604 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000605 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000606
Dan Gohman475871a2008-07-27 21:46:04 +0000607 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Bob Wilson1f595bb2009-04-17 19:07:39 +0000609 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
610 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000611
Bob Wilson1f595bb2009-04-17 19:07:39 +0000612 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000613 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000614 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
615 i != e;
616 ++i, ++realArgIdx) {
617 CCValAssign &VA = ArgLocs[i];
618 SDValue Arg = TheCall->getArg(realArgIdx);
619 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(realArgIdx);
Evan Chenga8e29892007-01-19 07:51:42 +0000620
Bob Wilson1f595bb2009-04-17 19:07:39 +0000621 // Promote the value if needed.
622 switch (VA.getLocInfo()) {
623 default: assert(0 && "Unknown loc info!");
624 case CCValAssign::Full: break;
625 case CCValAssign::SExt:
626 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
627 break;
628 case CCValAssign::ZExt:
629 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
630 break;
631 case CCValAssign::AExt:
632 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
633 break;
634 case CCValAssign::BCvt:
635 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
636 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000637 }
638
Bob Wilson1f595bb2009-04-17 19:07:39 +0000639 // f64 is passed in i32 pairs and must be combined
640 if (VA.needsCustom()) {
641 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
642 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
643 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
644 VA = ArgLocs[++i]; // skip ahead to next loc
645 if (VA.isRegLoc())
Bob Wilsondee46d72009-04-17 20:35:10 +0000646 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(1)));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000647 else {
648 assert(VA.isMemLoc());
649 if (StackPtr.getNode() == 0)
650 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
651
652 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
653 Chain, fmrrd.getValue(1),
654 Flags));
655 }
656 } else if (VA.isRegLoc()) {
657 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
658 } else {
659 assert(VA.isMemLoc());
660 if (StackPtr.getNode() == 0)
661 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
662
663 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
664 Chain, Arg, Flags));
665 }
Evan Chenga8e29892007-01-19 07:51:42 +0000666 }
667
668 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000669 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000670 &MemOpChains[0], MemOpChains.size());
671
672 // Build a sequence of copy-to-reg nodes chained together with token chain
673 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000674 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000675 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000676 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000677 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 InFlag = Chain.getValue(1);
679 }
680
Bill Wendling056292f2008-09-16 21:48:12 +0000681 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
682 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
683 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000684 bool isDirect = false;
685 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000686 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000687 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
688 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000689 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000690 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000691 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000692 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000693 getTargetMachine().getRelocationModel() != Reloc::Static;
694 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000695 // ARM call to a local ARM function is predicable.
696 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000697 // tBX takes a register source operand.
698 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
699 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
700 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000701 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000702 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000703 Callee = DAG.getLoad(getPointerTy(), dl,
704 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000706 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000707 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000708 } else
709 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000710 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000711 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000712 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000713 getTargetMachine().getRelocationModel() != Reloc::Static;
714 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000715 // tBX takes a register source operand.
716 const char *Sym = S->getSymbol();
717 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
718 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
719 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000720 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000721 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000722 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000723 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000724 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000725 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000726 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000727 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000728 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000729 }
730
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000731 // FIXME: handle tail calls differently.
732 unsigned CallOpc;
733 if (Subtarget->isThumb()) {
734 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
735 CallOpc = ARMISD::CALL_NOLINK;
736 else
737 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
738 } else {
739 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000740 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
741 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000742 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000743 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
744 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +0000745 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000746 InFlag = Chain.getValue(1);
747 }
748
Dan Gohman475871a2008-07-27 21:46:04 +0000749 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000750 Ops.push_back(Chain);
751 Ops.push_back(Callee);
752
753 // Add argument registers to the end of the list so that they are known live
754 // into the call.
755 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
756 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
757 RegsToPass[i].second.getValueType()));
758
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000760 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000761 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000762 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +0000763 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000764 InFlag = Chain.getValue(1);
765
Chris Lattnere563bbc2008-10-11 22:08:30 +0000766 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
767 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000768 if (RetVT != MVT::Other)
769 InFlag = Chain.getValue(1);
770
Bob Wilson1f595bb2009-04-17 19:07:39 +0000771 // Handle result values, copying them out of physregs into vregs that we
772 // return.
773 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
774 Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000775}
776
Bob Wilson1f595bb2009-04-17 19:07:39 +0000777SDValue ARMTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
778 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +0000779 SDValue Chain = Op.getOperand(0);
Dale Johannesena05dca42009-02-04 23:02:30 +0000780 DebugLoc dl = Op.getDebugLoc();
Bob Wilson2dc4f542009-03-20 22:42:55 +0000781
Bob Wilsondee46d72009-04-17 20:35:10 +0000782 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783 SmallVector<CCValAssign, 16> RVLocs;
784 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
785 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
786
Bob Wilsondee46d72009-04-17 20:35:10 +0000787 // CCState - Info about the registers and stack slots.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
789
Bob Wilsondee46d72009-04-17 20:35:10 +0000790 // Analyze return values of ISD::RET.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000791 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_ARM);
792
793 // If this is the first return lowered for this function, add
794 // the regs to the liveout set for the function.
795 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
796 for (unsigned i = 0; i != RVLocs.size(); ++i)
797 if (RVLocs[i].isRegLoc())
798 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000799 }
800
Bob Wilson1f595bb2009-04-17 19:07:39 +0000801 SDValue Flag;
802
803 // Copy the result values into the output registers.
804 for (unsigned i = 0, realRVLocIdx = 0;
805 i != RVLocs.size();
806 ++i, ++realRVLocIdx) {
807 CCValAssign &VA = RVLocs[i];
808 assert(VA.isRegLoc() && "Can only return in registers!");
809
810 // ISD::RET => ret chain, (regnum1,val1), ...
811 // So i*2+1 index only the regnums
812 SDValue Arg = Op.getOperand(realRVLocIdx*2+1);
813
814 switch (VA.getLocInfo()) {
815 default: assert(0 && "Unknown loc info!");
816 case CCValAssign::Full: break;
817 case CCValAssign::BCvt:
818 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
819 break;
820 }
821
822 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
823 // available.
824 if (VA.needsCustom()) {
825 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
826 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
827 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000828 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000829 VA = RVLocs[++i]; // skip ahead to next loc
830 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
831 Flag);
832 } else
833 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
834
Bob Wilsondee46d72009-04-17 20:35:10 +0000835 // Guarantee that all emitted copies are
836 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837 Flag = Chain.getValue(1);
838 }
839
840 SDValue result;
841 if (Flag.getNode())
842 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
843 else // Return Void
844 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
845
846 return result;
Evan Chenga8e29892007-01-19 07:51:42 +0000847}
848
Bob Wilson2dc4f542009-03-20 22:42:55 +0000849// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bill Wendling056292f2008-09-16 21:48:12 +0000850// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
851// one of the above mentioned nodes. It has to be wrapped because otherwise
852// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
853// be used to form addressing mode. These wrapped nodes will be selected
854// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000855static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000856 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000857 // FIXME there is no actual debug info here
858 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000859 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000860 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000861 if (CP->isMachineConstantPoolEntry())
862 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
863 CP->getAlignment());
864 else
865 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
866 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000867 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +0000868}
869
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000870// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000871SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000872ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
873 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000874 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000875 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000876 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
877 ARMConstantPoolValue *CPV =
878 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
879 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000880 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000881 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000882 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000883 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000884
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000886 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000887
888 // call __tls_get_addr.
889 ArgListTy Args;
890 ArgListEntry Entry;
891 Entry.Node = Argument;
892 Entry.Ty = (const Type *) Type::Int32Ty;
893 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000894 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +0000895 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +0000896 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000897 CallingConv::C, false,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000898 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000899 return CallResult.first;
900}
901
902// Lower ISD::GlobalTLSAddress using the "initial exec" or
903// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000904SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000905ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000906 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000907 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000908 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue Offset;
910 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000911 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000912 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000913 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000914
915 if (GV->isDeclaration()){
916 // initial exec model
917 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
918 ARMConstantPoolValue *CPV =
919 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
920 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000921 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000922 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000923 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000924 Chain = Offset.getValue(1);
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000927 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000928
Dale Johannesen33c960f2009-02-04 20:06:27 +0000929 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000930 } else {
931 // local exec model
932 ARMConstantPoolValue *CPV =
933 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000934 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000935 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000936 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000937 }
938
939 // The address of the thread local variable is the add of the thread
940 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000941 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000942}
943
Dan Gohman475871a2008-07-27 21:46:04 +0000944SDValue
945ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000946 // TODO: implement the "local dynamic" model
947 assert(Subtarget->isTargetELF() &&
948 "TLS not implemented for non-ELF targets");
949 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
950 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
951 // otherwise use the "Local Exec" TLS Model
952 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
953 return LowerToTLSGeneralDynamicModel(GA, DAG);
954 else
955 return LowerToTLSExecModels(GA, DAG);
956}
957
Dan Gohman475871a2008-07-27 21:46:04 +0000958SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000959 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000960 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000961 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000962 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
963 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
964 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000965 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000966 ARMConstantPoolValue *CPV =
967 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000968 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000969 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000970 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +0000971 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000973 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000974 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000975 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000976 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000977 return Result;
978 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +0000979 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000980 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000981 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000982 }
983}
984
Evan Chenga8e29892007-01-19 07:51:42 +0000985/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000986/// even in non-static mode.
987static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +0000988 // If symbol visibility is hidden, the extra load is not needed if
989 // the symbol is definitely defined in the current translation unit.
990 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
991 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
992 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +0000993 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +0000994}
995
Dan Gohman475871a2008-07-27 21:46:04 +0000996SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000997 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000999 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001000 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1001 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001002 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001003 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001004 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001005 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001006 else {
1007 unsigned PCAdj = (RelocM != Reloc::PIC_)
1008 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001009 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1010 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001011 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001012 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001013 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001014 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001015 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Dale Johannesen33c960f2009-02-04 20:06:27 +00001017 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001019
1020 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +00001021 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001022 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001023 }
1024 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001025 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001026
1027 return Result;
1028}
1029
Dan Gohman475871a2008-07-27 21:46:04 +00001030SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001031 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001032 assert(Subtarget->isTargetELF() &&
1033 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001034 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001035 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001036 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1037 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1038 ARMPCLabelIndex,
1039 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001040 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001041 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001042 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001043 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001044 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001045}
1046
Jim Grosbach0e0da732009-05-12 23:59:14 +00001047SDValue
1048ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001049 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001050 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001051 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001052 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001053 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001054 case Intrinsic::arm_thread_pointer:
Jim Grosbach0e0da732009-05-12 23:59:14 +00001055 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Jim Grosbachf9570122009-05-14 00:46:35 +00001056 case Intrinsic::eh_sjlj_setjmp:
1057 SDValue Res = DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32,
Jim Grosbach0e0da732009-05-12 23:59:14 +00001058 Op.getOperand(1));
1059 return Res;
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001060 }
1061}
1062
Dan Gohman475871a2008-07-27 21:46:04 +00001063static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001064 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001065 // vastart just stores the address of the VarArgsFrameIndex slot into the
1066 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001067 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001069 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001070 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001071 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001072}
1073
Dan Gohman475871a2008-07-27 21:46:04 +00001074SDValue
1075ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 MachineFunction &MF = DAG.getMachineFunction();
1077 MachineFrameInfo *MFI = MF.getFrameInfo();
1078
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001080 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001081 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 unsigned CC = MF.getFunction()->getCallingConv();
1083 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1084
1085 // Assign locations to all of the incoming arguments.
1086 SmallVector<CCValAssign, 16> ArgLocs;
1087 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
1088 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_ARM);
1089
1090 SmallVector<SDValue, 16> ArgValues;
1091
1092 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1093 CCValAssign &VA = ArgLocs[i];
1094
Bob Wilsondee46d72009-04-17 20:35:10 +00001095 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001096 if (VA.isRegLoc()) {
1097 MVT RegVT = VA.getLocVT();
1098 TargetRegisterClass *RC;
1099 if (AFI->isThumbFunction())
1100 RC = ARM::tGPRRegisterClass;
1101 else
1102 RC = ARM::GPRRegisterClass;
1103
1104 if (RegVT == MVT::f64) {
Bob Wilsondee46d72009-04-17 20:35:10 +00001105 // f64 is passed in pairs of GPRs and must be combined.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 RegVT = MVT::i32;
1107 } else if (!((RegVT == MVT::i32) || (RegVT == MVT::f32)))
1108 assert(0 && "RegVT not supported by FORMAL_ARGUMENTS Lowering");
1109
Bob Wilsondee46d72009-04-17 20:35:10 +00001110 // Transform the arguments stored in physical registers into virtual ones.
Bob Wilson998e1252009-04-20 18:36:57 +00001111 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
1113
Bob Wilsondee46d72009-04-17 20:35:10 +00001114 // f64 is passed in i32 pairs and must be combined.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 if (VA.needsCustom()) {
1116 SDValue ArgValue2;
1117
1118 VA = ArgLocs[++i]; // skip ahead to next loc
1119 if (VA.isMemLoc()) {
Bob Wilsond55bd512009-04-24 17:05:01 +00001120 // must be APCS to split like this
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1122 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1123
Bob Wilsondee46d72009-04-17 20:35:10 +00001124 // Create load node to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1126 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
1127 } else {
Bob Wilson998e1252009-04-20 18:36:57 +00001128 Reg = MF.addLiveIn(VA.getLocReg(), RC);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1130 }
1131
1132 ArgValue = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64,
1133 ArgValue, ArgValue2);
1134 }
1135
1136 // If this is an 8 or 16-bit value, it is really passed promoted
1137 // to 32 bits. Insert an assert[sz]ext to capture this, then
1138 // truncate to the right size.
1139 switch (VA.getLocInfo()) {
1140 default: assert(0 && "Unknown loc info!");
1141 case CCValAssign::Full: break;
1142 case CCValAssign::BCvt:
1143 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1144 break;
1145 case CCValAssign::SExt:
1146 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1147 DAG.getValueType(VA.getValVT()));
1148 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1149 break;
1150 case CCValAssign::ZExt:
1151 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1152 DAG.getValueType(VA.getValVT()));
1153 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1154 break;
1155 }
1156
1157 ArgValues.push_back(ArgValue);
1158
1159 } else { // VA.isRegLoc()
1160
1161 // sanity check
1162 assert(VA.isMemLoc());
1163 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
1164
1165 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1166 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1167
Bob Wilsondee46d72009-04-17 20:35:10 +00001168 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1170 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1171 }
1172 }
1173
1174 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001175 if (isVarArg) {
1176 static const unsigned GPRArgRegs[] = {
1177 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1178 };
1179
Bob Wilsondee46d72009-04-17 20:35:10 +00001180 unsigned NumGPRs = CCInfo.getFirstUnallocated
1181 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001183 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1184 unsigned VARegSize = (4 - NumGPRs) * 4;
1185 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001187 if (VARegSaveSize) {
1188 // If this function is vararg, store any remaining integer argument regs
1189 // to their spots on the stack so that they may be loaded by deferencing
1190 // the result of va_next.
1191 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001193 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1194 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001198 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 TargetRegisterClass *RC;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001200 if (AFI->isThumbFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001201 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001202 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 RC = ARM::GPRRegisterClass;
1204
Bob Wilson998e1252009-04-20 18:36:57 +00001205 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
1207 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001208 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001210 DAG.getConstant(4, getPointerTy()));
1211 }
1212 if (!MemOps.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001214 &MemOps[0], MemOps.size());
1215 } else
1216 // This will point to the next argument passed via stack.
1217 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1218 }
1219
1220 ArgValues.push_back(Root);
1221
1222 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001223 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001225}
1226
1227/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001228static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001229 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001230 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001231 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001232 // Maybe this has already been legalized into the constant pool?
1233 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001234 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001235 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1236 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001237 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001238 }
1239 }
1240 return false;
1241}
1242
Evan Cheng9a2ef952007-02-02 01:53:26 +00001243static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001244 return ( isThumb && (C & ~255U) == 0) ||
1245 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1246}
1247
1248/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1249/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001250static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dale Johannesende064702009-02-06 21:50:26 +00001251 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb,
1252 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001253 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001254 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001255 if (!isLegalCmpImmediate(C, isThumb)) {
1256 // Constant does not fit, try adjusting it by one?
1257 switch (CC) {
1258 default: break;
1259 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001260 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001261 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001262 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1263 RHS = DAG.getConstant(C-1, MVT::i32);
1264 }
1265 break;
1266 case ISD::SETULT:
1267 case ISD::SETUGE:
1268 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1269 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001270 RHS = DAG.getConstant(C-1, MVT::i32);
1271 }
1272 break;
1273 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001274 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001275 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001276 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1277 RHS = DAG.getConstant(C+1, MVT::i32);
1278 }
1279 break;
1280 case ISD::SETULE:
1281 case ISD::SETUGT:
1282 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1283 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001284 RHS = DAG.getConstant(C+1, MVT::i32);
1285 }
1286 break;
1287 }
1288 }
1289 }
1290
1291 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001292 ARMISD::NodeType CompareType;
1293 switch (CondCode) {
1294 default:
1295 CompareType = ARMISD::CMP;
1296 break;
1297 case ARMCC::EQ:
1298 case ARMCC::NE:
1299 case ARMCC::MI:
1300 case ARMCC::PL:
1301 // Uses only N and Z Flags
1302 CompareType = ARMISD::CMPNZ;
1303 break;
1304 }
Evan Chenga8e29892007-01-19 07:51:42 +00001305 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001306 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001307}
1308
1309/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001310static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001311 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001312 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001313 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001314 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001315 else
Dale Johannesende064702009-02-06 21:50:26 +00001316 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1317 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001318}
1319
Dan Gohman475871a2008-07-27 21:46:04 +00001320static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001321 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001322 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue LHS = Op.getOperand(0);
1324 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001325 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue TrueVal = Op.getOperand(2);
1327 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001328 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001329
1330 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue ARMCC;
1332 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001333 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
1334 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001335 }
1336
1337 ARMCC::CondCodes CondCode, CondCode2;
1338 if (FPCCToARMCC(CC, CondCode, CondCode2))
1339 std::swap(TrueVal, FalseVal);
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1342 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001343 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1344 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001345 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001346 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001348 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001349 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001350 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001351 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001352 }
1353 return Result;
1354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001357 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001359 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue LHS = Op.getOperand(2);
1361 SDValue RHS = Op.getOperand(3);
1362 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001363 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001364
1365 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001366 SDValue ARMCC;
1367 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001368 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001369 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001370 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001371 }
1372
1373 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1374 ARMCC::CondCodes CondCode, CondCode2;
1375 if (FPCCToARMCC(CC, CondCode, CondCode2))
1376 // Swap the LHS/RHS of the comparison if needed.
1377 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001378
Dale Johannesende064702009-02-06 21:50:26 +00001379 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001380 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1381 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001382 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001384 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001385 if (CondCode2 != ARMCC::AL) {
1386 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001388 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001389 }
1390 return Res;
1391}
1392
Dan Gohman475871a2008-07-27 21:46:04 +00001393SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1394 SDValue Chain = Op.getOperand(0);
1395 SDValue Table = Op.getOperand(1);
1396 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001397 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001398
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001400 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1401 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1403 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001404 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001405 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1406 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001407 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001408 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy, dl,
Evan Chenge2446c62007-06-26 18:31:22 +00001409 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001410 Chain = Addr.getValue(1);
1411 if (isPIC)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001412 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
1413 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chenga8e29892007-01-19 07:51:42 +00001414}
1415
Dan Gohman475871a2008-07-27 21:46:04 +00001416static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001417 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001418 unsigned Opc =
1419 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001420 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1421 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001422}
1423
Dan Gohman475871a2008-07-27 21:46:04 +00001424static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001425 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001426 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001427 unsigned Opc =
1428 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1429
Dale Johannesende064702009-02-06 21:50:26 +00001430 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1431 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001432}
1433
Dan Gohman475871a2008-07-27 21:46:04 +00001434static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001435 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001436 SDValue Tmp0 = Op.getOperand(0);
1437 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001438 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001439 MVT VT = Op.getValueType();
1440 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001441 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1442 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001443 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1444 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001445 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001446}
1447
Jim Grosbach0e0da732009-05-12 23:59:14 +00001448SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1449 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1450 MFI->setFrameAddressIsTaken(true);
1451 MVT VT = Op.getValueType();
1452 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1453 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1454 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->useThumbBacktraces())
1455 ? ARM::R7 : ARM::R11;
1456 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1457 while (Depth--)
1458 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1459 return FrameAddr;
1460}
1461
Dan Gohman475871a2008-07-27 21:46:04 +00001462SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001463ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001464 SDValue Chain,
1465 SDValue Dst, SDValue Src,
1466 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001467 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001468 const Value *DstSV, uint64_t DstSVOff,
1469 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001470 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001471 // This requires 4-byte alignment.
1472 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001474 // This requires the copy size to be a constant, preferrably
1475 // within a subtarget-specific limit.
1476 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1477 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001478 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001479 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001480 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001481 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001482
1483 unsigned BytesLeft = SizeVal & 3;
1484 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001485 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001486 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001487 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001488 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001489 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue TFOps[MAX_LOADS_IN_LDM];
1491 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001492 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001493
Evan Cheng4102eb52007-10-22 22:11:27 +00001494 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1495 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001496 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001497 while (EmittedNumMemOps < NumMemOps) {
1498 for (i = 0;
1499 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001500 Loads[i] = DAG.getLoad(VT, dl, Chain,
1501 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001502 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001503 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001504 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001505 SrcOff += VTSize;
1506 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001507 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001508
Evan Cheng4102eb52007-10-22 22:11:27 +00001509 for (i = 0;
1510 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001511 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001512 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001513 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001514 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001515 DstOff += VTSize;
1516 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001517 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001518
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001519 EmittedNumMemOps += i;
1520 }
1521
Bob Wilson2dc4f542009-03-20 22:42:55 +00001522 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001523 return Chain;
1524
1525 // Issue loads / stores for the trailing (1 - 3) bytes.
1526 unsigned BytesLeftSave = BytesLeft;
1527 i = 0;
1528 while (BytesLeft) {
1529 if (BytesLeft >= 2) {
1530 VT = MVT::i16;
1531 VTSize = 2;
1532 } else {
1533 VT = MVT::i8;
1534 VTSize = 1;
1535 }
1536
Dale Johannesen0f502f62009-02-03 22:26:09 +00001537 Loads[i] = DAG.getLoad(VT, dl, Chain,
1538 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001539 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001540 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001541 TFOps[i] = Loads[i].getValue(1);
1542 ++i;
1543 SrcOff += VTSize;
1544 BytesLeft -= VTSize;
1545 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001546 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001547
1548 i = 0;
1549 BytesLeft = BytesLeftSave;
1550 while (BytesLeft) {
1551 if (BytesLeft >= 2) {
1552 VT = MVT::i16;
1553 VTSize = 2;
1554 } else {
1555 VT = MVT::i8;
1556 VTSize = 1;
1557 }
1558
Dale Johannesen0f502f62009-02-03 22:26:09 +00001559 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001560 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001561 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001562 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001563 ++i;
1564 DstOff += VTSize;
1565 BytesLeft -= VTSize;
1566 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001567 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001568}
1569
Duncan Sands1607f052008-12-01 11:39:25 +00001570static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001572 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001573 if (N->getValueType(0) == MVT::f64) {
1574 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001575 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001576 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001577 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001578 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001579 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001580 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001581
Evan Chengc7c77292008-11-04 19:57:48 +00001582 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001583 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Dale Johannesende064702009-02-06 21:50:26 +00001584 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001585
Chris Lattner27a6c732007-11-24 07:07:01 +00001586 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001587 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001588}
1589
Duncan Sands1607f052008-12-01 11:39:25 +00001590static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001591 assert(N->getValueType(0) == MVT::i64 &&
1592 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1593 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001594
Chris Lattner27a6c732007-11-24 07:07:01 +00001595 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1596 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001597 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001598 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001599
Chris Lattner27a6c732007-11-24 07:07:01 +00001600 // If we are in thumb mode, we don't have RRX.
Duncan Sands1607f052008-12-01 11:39:25 +00001601 if (ST->isThumb()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001602
Chris Lattner27a6c732007-11-24 07:07:01 +00001603 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00001604 DebugLoc dl = N->getDebugLoc();
1605 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001606 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001607 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001608 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001609
Chris Lattner27a6c732007-11-24 07:07:01 +00001610 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1611 // captures the result into a carry flag.
1612 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00001613 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001614
Chris Lattner27a6c732007-11-24 07:07:01 +00001615 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00001616 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001617
Chris Lattner27a6c732007-11-24 07:07:01 +00001618 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001619 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00001620}
1621
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001623 switch (Op.getOpcode()) {
1624 default: assert(0 && "Don't know how to custom lower this!"); abort();
1625 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001626 case ISD::GlobalAddress:
1627 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1628 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001629 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001630 case ISD::CALL: return LowerCALL(Op, DAG);
1631 case ISD::RET: return LowerRET(Op, DAG);
1632 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1633 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1634 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1635 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1636 case ISD::SINT_TO_FP:
1637 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1638 case ISD::FP_TO_SINT:
1639 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1640 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001641 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001642 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001643 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001644 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001645 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00001646 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001647 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001648 case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00001649 }
Dan Gohman475871a2008-07-27 21:46:04 +00001650 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001651}
1652
Duncan Sands1607f052008-12-01 11:39:25 +00001653/// ReplaceNodeResults - Replace the results of node with an illegal result
1654/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00001655void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
1656 SmallVectorImpl<SDValue>&Results,
1657 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001658 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00001659 default:
1660 assert(0 && "Don't know how to custom expand this!");
1661 return;
1662 case ISD::BIT_CONVERT:
1663 Results.push_back(ExpandBIT_CONVERT(N, DAG));
1664 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00001665 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001666 case ISD::SRA: {
1667 SDValue Res = ExpandSRx(N, DAG, Subtarget);
1668 if (Res.getNode())
1669 Results.push_back(Res);
1670 return;
1671 }
Chris Lattner27a6c732007-11-24 07:07:01 +00001672 }
1673}
Chris Lattner27a6c732007-11-24 07:07:01 +00001674
Evan Chenga8e29892007-01-19 07:51:42 +00001675//===----------------------------------------------------------------------===//
1676// ARM Scheduler Hooks
1677//===----------------------------------------------------------------------===//
1678
1679MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001680ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00001681 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001682 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00001683 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001684 switch (MI->getOpcode()) {
1685 default: assert(false && "Unexpected instr type to insert");
1686 case ARM::tMOVCCr: {
1687 // To "insert" a SELECT_CC instruction, we actually have to insert the
1688 // diamond control-flow pattern. The incoming instruction knows the
1689 // destination vreg to set, the condition code register to branch on, the
1690 // true/false values to select between, and a branch opcode to use.
1691 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001692 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001693 ++It;
1694
1695 // thisMBB:
1696 // ...
1697 // TrueVal = ...
1698 // cmpTY ccX, r1, r2
1699 // bCC copy1MBB
1700 // fallthrough --> copy0MBB
1701 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001702 MachineFunction *F = BB->getParent();
1703 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1704 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00001705 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001706 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001707 F->insert(It, copy0MBB);
1708 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001709 // Update machine-CFG edges by first adding all successors of the current
1710 // block to the new block which will contain the Phi node for the select.
1711 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1712 e = BB->succ_end(); i != e; ++i)
1713 sinkMBB->addSuccessor(*i);
1714 // Next, remove all successors of the current block, and add the true
1715 // and fallthrough blocks as its successors.
1716 while(!BB->succ_empty())
1717 BB->removeSuccessor(BB->succ_begin());
1718 BB->addSuccessor(copy0MBB);
1719 BB->addSuccessor(sinkMBB);
1720
1721 // copy0MBB:
1722 // %FalseValue = ...
1723 // # fallthrough to sinkMBB
1724 BB = copy0MBB;
1725
1726 // Update machine-CFG edges
1727 BB->addSuccessor(sinkMBB);
1728
1729 // sinkMBB:
1730 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1731 // ...
1732 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00001733 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001734 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1735 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1736
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001737 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001738 return BB;
1739 }
1740 }
1741}
1742
1743//===----------------------------------------------------------------------===//
1744// ARM Optimization Hooks
1745//===----------------------------------------------------------------------===//
1746
Chris Lattnerd1980a52009-03-12 06:52:53 +00001747static
1748SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
1749 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00001750 SelectionDAG &DAG = DCI.DAG;
1751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1752 MVT VT = N->getValueType(0);
1753 unsigned Opc = N->getOpcode();
1754 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
1755 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
1756 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
1757 ISD::CondCode CC = ISD::SETCC_INVALID;
1758
1759 if (isSlctCC) {
1760 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
1761 } else {
1762 SDValue CCOp = Slct.getOperand(0);
1763 if (CCOp.getOpcode() == ISD::SETCC)
1764 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
1765 }
1766
1767 bool DoXform = false;
1768 bool InvCC = false;
1769 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
1770 "Bad input!");
1771
1772 if (LHS.getOpcode() == ISD::Constant &&
1773 cast<ConstantSDNode>(LHS)->isNullValue()) {
1774 DoXform = true;
1775 } else if (CC != ISD::SETCC_INVALID &&
1776 RHS.getOpcode() == ISD::Constant &&
1777 cast<ConstantSDNode>(RHS)->isNullValue()) {
1778 std::swap(LHS, RHS);
1779 SDValue Op0 = Slct.getOperand(0);
1780 MVT OpVT = isSlctCC ? Op0.getValueType() :
1781 Op0.getOperand(0).getValueType();
1782 bool isInt = OpVT.isInteger();
1783 CC = ISD::getSetCCInverse(CC, isInt);
1784
1785 if (!TLI.isCondCodeLegal(CC, OpVT))
1786 return SDValue(); // Inverse operator isn't legal.
1787
1788 DoXform = true;
1789 InvCC = true;
1790 }
1791
1792 if (DoXform) {
1793 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
1794 if (isSlctCC)
1795 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
1796 Slct.getOperand(0), Slct.getOperand(1), CC);
1797 SDValue CCOp = Slct.getOperand(0);
1798 if (InvCC)
1799 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
1800 CCOp.getOperand(0), CCOp.getOperand(1), CC);
1801 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
1802 CCOp, OtherOp, Result);
1803 }
1804 return SDValue();
1805}
1806
1807/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
1808static SDValue PerformADDCombine(SDNode *N,
1809 TargetLowering::DAGCombinerInfo &DCI) {
1810 // added by evan in r37685 with no testcase.
1811 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001812
Chris Lattnerd1980a52009-03-12 06:52:53 +00001813 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
1814 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
1815 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
1816 if (Result.getNode()) return Result;
1817 }
1818 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1819 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1820 if (Result.getNode()) return Result;
1821 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001822
Chris Lattnerd1980a52009-03-12 06:52:53 +00001823 return SDValue();
1824}
1825
1826/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
1827static SDValue PerformSUBCombine(SDNode *N,
1828 TargetLowering::DAGCombinerInfo &DCI) {
1829 // added by evan in r37685 with no testcase.
1830 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001831
Chris Lattnerd1980a52009-03-12 06:52:53 +00001832 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
1833 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1834 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1835 if (Result.getNode()) return Result;
1836 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001837
Chris Lattnerd1980a52009-03-12 06:52:53 +00001838 return SDValue();
1839}
1840
1841
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001842/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001843static SDValue PerformFMRRDCombine(SDNode *N,
1844 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001845 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001847 if (InDouble.getOpcode() == ARMISD::FMDRR)
1848 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001849 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001850}
1851
Dan Gohman475871a2008-07-27 21:46:04 +00001852SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001853 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001854 switch (N->getOpcode()) {
1855 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00001856 case ISD::ADD: return PerformADDCombine(N, DCI);
1857 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001858 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1859 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001860
Dan Gohman475871a2008-07-27 21:46:04 +00001861 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001862}
1863
Evan Chengb01fad62007-03-12 23:30:29 +00001864/// isLegalAddressImmediate - Return true if the integer value can be used
1865/// as the offset of the target addressing mode for load / store of the
1866/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001867static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001868 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001869 if (V == 0)
1870 return true;
1871
Evan Cheng65011532009-03-09 19:15:00 +00001872 if (!VT.isSimple())
1873 return false;
1874
Evan Chengb01fad62007-03-12 23:30:29 +00001875 if (Subtarget->isThumb()) {
1876 if (V < 0)
1877 return false;
1878
1879 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001880 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001881 default: return false;
1882 case MVT::i1:
1883 case MVT::i8:
1884 // Scale == 1;
1885 break;
1886 case MVT::i16:
1887 // Scale == 2;
1888 Scale = 2;
1889 break;
1890 case MVT::i32:
1891 // Scale == 4;
1892 Scale = 4;
1893 break;
1894 }
1895
1896 if ((V & (Scale - 1)) != 0)
1897 return false;
1898 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001899 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001900 }
1901
1902 if (V < 0)
1903 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001904 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001905 default: return false;
1906 case MVT::i1:
1907 case MVT::i8:
1908 case MVT::i32:
1909 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001910 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001911 case MVT::i16:
1912 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001913 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001914 case MVT::f32:
1915 case MVT::f64:
1916 if (!Subtarget->hasVFP2())
1917 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001918 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001919 return false;
1920 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001921 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001922 }
Evan Chenga8e29892007-01-19 07:51:42 +00001923}
1924
Chris Lattner37caf8c2007-04-09 23:33:39 +00001925/// isLegalAddressingMode - Return true if the addressing mode represented
1926/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001927bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001928 const Type *Ty) const {
Bob Wilson2c7dab12009-04-08 17:55:28 +00001929 MVT VT = getValueType(Ty, true);
1930 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001931 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001932
Chris Lattner37caf8c2007-04-09 23:33:39 +00001933 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001934 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001935 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001936
Chris Lattner37caf8c2007-04-09 23:33:39 +00001937 switch (AM.Scale) {
1938 case 0: // no scale reg, must be "r+i" or "r", or "i".
1939 break;
1940 case 1:
1941 if (Subtarget->isThumb())
1942 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001943 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001944 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001945 // ARM doesn't support any R+R*scale+imm addr modes.
1946 if (AM.BaseOffs)
1947 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001948
Bob Wilson2c7dab12009-04-08 17:55:28 +00001949 if (!VT.isSimple())
1950 return false;
1951
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001952 int Scale = AM.Scale;
Bob Wilson2c7dab12009-04-08 17:55:28 +00001953 switch (VT.getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001954 default: return false;
1955 case MVT::i1:
1956 case MVT::i8:
1957 case MVT::i32:
1958 case MVT::i64:
1959 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1960 // ldrd / strd are used, then its address mode is same as i16.
1961 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001962 if (Scale < 0) Scale = -Scale;
1963 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001964 return true;
1965 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001966 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001967 case MVT::i16:
1968 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001969 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001970 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001971 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001972
Chris Lattner37caf8c2007-04-09 23:33:39 +00001973 case MVT::isVoid:
1974 // Note, we allow "void" uses (basically, uses that aren't loads or
1975 // stores), because arm allows folding a scale into many arithmetic
1976 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001977
Chris Lattner37caf8c2007-04-09 23:33:39 +00001978 // Allow r << imm, but the imm has to be a multiple of two.
1979 if (AM.Scale & 1) return false;
1980 return isPowerOf2_32(AM.Scale);
1981 }
1982 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001983 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001984 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001985}
1986
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001988 bool isSEXTLoad, SDValue &Base,
1989 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001990 SelectionDAG &DAG) {
1991 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1992 return false;
1993
1994 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1995 // AddressingMode 3
1996 Base = Ptr->getOperand(0);
1997 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001998 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001999 if (RHSC < 0 && RHSC > -256) {
2000 isInc = false;
2001 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
2002 return true;
2003 }
2004 }
2005 isInc = (Ptr->getOpcode() == ISD::ADD);
2006 Offset = Ptr->getOperand(1);
2007 return true;
2008 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
2009 // AddressingMode 2
2010 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002011 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002012 if (RHSC < 0 && RHSC > -0x1000) {
2013 isInc = false;
2014 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
2015 Base = Ptr->getOperand(0);
2016 return true;
2017 }
2018 }
2019
2020 if (Ptr->getOpcode() == ISD::ADD) {
2021 isInc = true;
2022 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
2023 if (ShOpcVal != ARM_AM::no_shift) {
2024 Base = Ptr->getOperand(1);
2025 Offset = Ptr->getOperand(0);
2026 } else {
2027 Base = Ptr->getOperand(0);
2028 Offset = Ptr->getOperand(1);
2029 }
2030 return true;
2031 }
2032
2033 isInc = (Ptr->getOpcode() == ISD::ADD);
2034 Base = Ptr->getOperand(0);
2035 Offset = Ptr->getOperand(1);
2036 return true;
2037 }
2038
2039 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
2040 return false;
2041}
2042
2043/// getPreIndexedAddressParts - returns true by value, base pointer and
2044/// offset pointer and addressing mode by reference if the node's address
2045/// can be legally represented as pre-indexed load / store address.
2046bool
Dan Gohman475871a2008-07-27 21:46:04 +00002047ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
2048 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002049 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00002050 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002051 if (Subtarget->isThumb())
2052 return false;
2053
Duncan Sands83ec4b62008-06-06 12:08:01 +00002054 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00002055 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00002056 bool isSEXTLoad = false;
2057 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2058 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002059 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002060 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
2061 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
2062 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002063 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002064 } else
2065 return false;
2066
2067 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00002068 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002069 isInc, DAG);
2070 if (isLegal) {
2071 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
2072 return true;
2073 }
2074 return false;
2075}
2076
2077/// getPostIndexedAddressParts - returns true by value, base pointer and
2078/// offset pointer and addressing mode by reference if this node can be
2079/// combined with a load / store to form a post-indexed load / store.
2080bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00002081 SDValue &Base,
2082 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002083 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00002084 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002085 if (Subtarget->isThumb())
2086 return false;
2087
Duncan Sands83ec4b62008-06-06 12:08:01 +00002088 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00002090 bool isSEXTLoad = false;
2091 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002092 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002093 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
2094 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002095 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002096 } else
2097 return false;
2098
2099 bool isInc;
2100 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
2101 isInc, DAG);
2102 if (isLegal) {
2103 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
2104 return true;
2105 }
2106 return false;
2107}
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002110 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00002111 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002112 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00002113 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00002114 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002115 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002116 switch (Op.getOpcode()) {
2117 default: break;
2118 case ARMISD::CMOV: {
2119 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00002120 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00002121 if (KnownZero == 0 && KnownOne == 0) return;
2122
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002123 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00002124 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
2125 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00002126 KnownZero &= KnownZeroRHS;
2127 KnownOne &= KnownOneRHS;
2128 return;
2129 }
2130 }
2131}
2132
2133//===----------------------------------------------------------------------===//
2134// ARM Inline Assembly Support
2135//===----------------------------------------------------------------------===//
2136
2137/// getConstraintType - Given a constraint letter, return the type of
2138/// constraint it is for this target.
2139ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002140ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
2141 if (Constraint.size() == 1) {
2142 switch (Constraint[0]) {
2143 default: break;
2144 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002145 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00002146 }
Evan Chenga8e29892007-01-19 07:51:42 +00002147 }
Chris Lattner4234f572007-03-25 02:14:49 +00002148 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00002149}
2150
Bob Wilson2dc4f542009-03-20 22:42:55 +00002151std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00002152ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002153 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002154 if (Constraint.size() == 1) {
2155 // GCC RS6000 Constraint Letters
2156 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002157 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002158 if (Subtarget->isThumb())
2159 return std::make_pair(0U, ARM::tGPRRegisterClass);
2160 else
2161 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002162 case 'r':
2163 return std::make_pair(0U, ARM::GPRRegisterClass);
2164 case 'w':
2165 if (VT == MVT::f32)
2166 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00002167 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002168 return std::make_pair(0U, ARM::DPRRegisterClass);
2169 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002170 }
2171 }
2172 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2173}
2174
2175std::vector<unsigned> ARMTargetLowering::
2176getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002177 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002178 if (Constraint.size() != 1)
2179 return std::vector<unsigned>();
2180
2181 switch (Constraint[0]) { // GCC ARM Constraint Letters
2182 default: break;
2183 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002184 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
2185 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
2186 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002187 case 'r':
2188 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
2189 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
2190 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
2191 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002192 case 'w':
2193 if (VT == MVT::f32)
2194 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
2195 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
2196 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
2197 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
2198 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
2199 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
2200 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
2201 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
2202 if (VT == MVT::f64)
2203 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
2204 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
2205 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
2206 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
2207 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002208 }
2209
2210 return std::vector<unsigned>();
2211}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00002212
2213/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2214/// vector. If it is invalid, don't add anything to Ops.
2215void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2216 char Constraint,
2217 bool hasMemory,
2218 std::vector<SDValue>&Ops,
2219 SelectionDAG &DAG) const {
2220 SDValue Result(0, 0);
2221
2222 switch (Constraint) {
2223 default: break;
2224 case 'I': case 'J': case 'K': case 'L':
2225 case 'M': case 'N': case 'O':
2226 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2227 if (!C)
2228 return;
2229
2230 int64_t CVal64 = C->getSExtValue();
2231 int CVal = (int) CVal64;
2232 // None of these constraints allow values larger than 32 bits. Check
2233 // that the value fits in an int.
2234 if (CVal != CVal64)
2235 return;
2236
2237 switch (Constraint) {
2238 case 'I':
2239 if (Subtarget->isThumb()) {
2240 // This must be a constant between 0 and 255, for ADD immediates.
2241 if (CVal >= 0 && CVal <= 255)
2242 break;
2243 } else {
2244 // A constant that can be used as an immediate value in a
2245 // data-processing instruction.
2246 if (ARM_AM::getSOImmVal(CVal) != -1)
2247 break;
2248 }
2249 return;
2250
2251 case 'J':
2252 if (Subtarget->isThumb()) {
2253 // This must be a constant between -255 and -1, for negated ADD
2254 // immediates. This can be used in GCC with an "n" modifier that
2255 // prints the negated value, for use with SUB instructions. It is
2256 // not useful otherwise but is implemented for compatibility.
2257 if (CVal >= -255 && CVal <= -1)
2258 break;
2259 } else {
2260 // This must be a constant between -4095 and 4095. It is not clear
2261 // what this constraint is intended for. Implemented for
2262 // compatibility with GCC.
2263 if (CVal >= -4095 && CVal <= 4095)
2264 break;
2265 }
2266 return;
2267
2268 case 'K':
2269 if (Subtarget->isThumb()) {
2270 // A 32-bit value where only one byte has a nonzero value. Exclude
2271 // zero to match GCC. This constraint is used by GCC internally for
2272 // constants that can be loaded with a move/shift combination.
2273 // It is not useful otherwise but is implemented for compatibility.
2274 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
2275 break;
2276 } else {
2277 // A constant whose bitwise inverse can be used as an immediate
2278 // value in a data-processing instruction. This can be used in GCC
2279 // with a "B" modifier that prints the inverted value, for use with
2280 // BIC and MVN instructions. It is not useful otherwise but is
2281 // implemented for compatibility.
2282 if (ARM_AM::getSOImmVal(~CVal) != -1)
2283 break;
2284 }
2285 return;
2286
2287 case 'L':
2288 if (Subtarget->isThumb()) {
2289 // This must be a constant between -7 and 7,
2290 // for 3-operand ADD/SUB immediate instructions.
2291 if (CVal >= -7 && CVal < 7)
2292 break;
2293 } else {
2294 // A constant whose negation can be used as an immediate value in a
2295 // data-processing instruction. This can be used in GCC with an "n"
2296 // modifier that prints the negated value, for use with SUB
2297 // instructions. It is not useful otherwise but is implemented for
2298 // compatibility.
2299 if (ARM_AM::getSOImmVal(-CVal) != -1)
2300 break;
2301 }
2302 return;
2303
2304 case 'M':
2305 if (Subtarget->isThumb()) {
2306 // This must be a multiple of 4 between 0 and 1020, for
2307 // ADD sp + immediate.
2308 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
2309 break;
2310 } else {
2311 // A power of two or a constant between 0 and 32. This is used in
2312 // GCC for the shift amount on shifted register operands, but it is
2313 // useful in general for any shift amounts.
2314 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
2315 break;
2316 }
2317 return;
2318
2319 case 'N':
2320 if (Subtarget->isThumb()) {
2321 // This must be a constant between 0 and 31, for shift amounts.
2322 if (CVal >= 0 && CVal <= 31)
2323 break;
2324 }
2325 return;
2326
2327 case 'O':
2328 if (Subtarget->isThumb()) {
2329 // This must be a multiple of 4 between -508 and 508, for
2330 // ADD/SUB sp = sp + immediate.
2331 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
2332 break;
2333 }
2334 return;
2335 }
2336 Result = DAG.getTargetConstant(CVal, Op.getValueType());
2337 break;
2338 }
2339
2340 if (Result.getNode()) {
2341 Ops.push_back(Result);
2342 return;
2343 }
2344 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
2345 Ops, DAG);
2346}