blob: 9b9fd5798e1d710cbf23d2d218f23a6e124d72bc [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka342837d2011-05-28 01:07:07 +0000110def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>;
111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
132def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000133def IsN64 : Predicate<"Subtarget.isABI_N64()">;
134def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000141def jmptarget : Operand<OtherVT> {
142 let EncoderMethod = "getJumpTargetOpValue";
143}
144def brtarget : Operand<OtherVT> {
145 let EncoderMethod = "getBranchTargetOpValue";
146 let OperandType = "OPERAND_PCREL";
147}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000148def calltarget : Operand<iPTR> {
149 let EncoderMethod = "getJumpTargetOpValue";
150}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000151def calltarget64: Operand<i64>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000152def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000153def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000154def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000156// Unsigned Operand
157def uimm16 : Operand<i32> {
158 let PrintMethod = "printUnsignedImm";
159}
160
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000161// Address operand
162def mem : Operand<i32> {
163 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000164 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000165 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000166}
167
Akira Hatanakad55bb382011-10-11 00:11:12 +0000168def mem64 : Operand<i64> {
169 let PrintMethod = "printMemOperand";
170 let MIOperandInfo = (ops CPU64Regs, simm16_64);
171}
172
Akira Hatanaka03236be2011-07-07 20:54:20 +0000173def mem_ea : Operand<i32> {
174 let PrintMethod = "printMemOperandEA";
175 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000176 let EncoderMethod = "getMemEncoding";
177}
178
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000179def mem_ea_64 : Operand<i64> {
180 let PrintMethod = "printMemOperandEA";
181 let MIOperandInfo = (ops CPU64Regs, simm16_64);
182 let EncoderMethod = "getMemEncoding";
183}
184
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000185// size operand of ext instruction
186def size_ext : Operand<i32> {
187 let EncoderMethod = "getSizeExtEncoding";
188}
189
190// size operand of ins instruction
191def size_ins : Operand<i32> {
192 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000193}
194
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000195// Transformation Function - get the lower 16 bits.
196def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198}]>;
199
200// Transformation Function - get the higher 16 bits.
201def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000203}]>;
204
205// Node immediate fits as 16-bit sign extended on target immediate.
206// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000207def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000208
209// Node immediate fits as 16-bit zero extended on target immediate.
210// The LO16 param means that only the lower 16 bits of the node
211// immediate are caught.
212// e.g. addiu, sltiu
213def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000216 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000218}], LO16>;
219
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000221def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Eric Christopher3c999a22007-10-26 04:00:13 +0000223// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000225def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000227//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000228// Pattern fragment for load/store
229//===----------------------------------------------------------------------===//
230class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
231 LoadSDNode *LD = cast<LoadSDNode>(N);
232 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
233}]>;
234
235class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
236 LoadSDNode *LD = cast<LoadSDNode>(N);
237 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
238}]>;
239
240class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
241 (Node node:$val, node:$ptr), [{
242 StoreSDNode *SD = cast<StoreSDNode>(N);
243 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
244}]>;
245
246class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
247 (Node node:$val, node:$ptr), [{
248 StoreSDNode *SD = cast<StoreSDNode>(N);
249 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
250}]>;
251
252// Load/Store PatFrags.
253def sextloadi16_a : AlignedLoad<sextloadi16>;
254def zextloadi16_a : AlignedLoad<zextloadi16>;
255def extloadi16_a : AlignedLoad<extloadi16>;
256def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000257def sextloadi32_a : AlignedLoad<sextloadi32>;
258def zextloadi32_a : AlignedLoad<zextloadi32>;
259def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000260def truncstorei16_a : AlignedStore<truncstorei16>;
261def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000262def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000263def sextloadi16_u : UnalignedLoad<sextloadi16>;
264def zextloadi16_u : UnalignedLoad<zextloadi16>;
265def extloadi16_u : UnalignedLoad<extloadi16>;
266def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000267def sextloadi32_u : UnalignedLoad<sextloadi32>;
268def zextloadi32_u : UnalignedLoad<zextloadi32>;
269def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000270def truncstorei16_u : UnalignedStore<truncstorei16>;
271def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000272def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000273
274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000275// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000276//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000277
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000278// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000279class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
280 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
281 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
282 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
283 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
284 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000285 let isCommutable = isComm;
286}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000288class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000289 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
290 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
291 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
292 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000293 let isCommutable = isComm;
294}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000296// Arithmetic and logical instructions with 2 register operands.
297class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
298 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000299 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
300 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
301 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000302
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000303class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000304 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000305 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
306 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000307
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000309let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000310class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000312 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000313 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000314 let rd = 0;
315 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000316 let isCommutable = isComm;
317}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318
319// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000320class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
321 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000322 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000323 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000324 let shamt = 0;
325 let isCommutable = 1;
326}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327
328// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000329class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
330 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
331 RegisterClass RC>:
332 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000333 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000334 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
335 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000336}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337
Akira Hatanaka36393462011-10-17 18:06:56 +0000338// 32-bit shift instructions.
339class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
340 SDNode OpNode>:
341 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
342
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000343class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
344 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000345 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000346 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000347 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000348 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
351// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000352class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
353 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000354 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000355 let rs = 0;
356}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000358class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
359 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
360 bits<21> addr;
361 let Inst{25-21} = addr{20-16};
362 let Inst{15-0} = addr{15-0};
363}
364
Eric Christopher3c999a22007-10-26 04:00:13 +0000365// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000366let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000367class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
368 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000369 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000370 !strconcat(instr_asm, "\t$rt, $addr"),
371 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000372 let isPseudo = Pseudo;
373}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374
Akira Hatanakad55bb382011-10-11 00:11:12 +0000375class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
376 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000377 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000378 !strconcat(instr_asm, "\t$rt, $addr"),
379 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000380 let isPseudo = Pseudo;
381}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000382
Akira Hatanaka421455f2011-11-23 22:19:28 +0000383// Memory Load/Store
384let canFoldAsLoad = 1 in
385class LoadX<bits<6> op, RegisterClass RC,
386 Operand MemOpnd>:
387 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
388 "",
389 [], IILoad> {
390}
391
392class StoreX<bits<6> op, RegisterClass RC,
393 Operand MemOpnd>:
394 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
395 "",
396 [], IIStore> {
397}
398
Akira Hatanakad55bb382011-10-11 00:11:12 +0000399// 32-bit load.
400multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
401 bit Pseudo = 0> {
402 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
403 Requires<[NotN64]>;
404 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
405 Requires<[IsN64]>;
406}
407
408// 64-bit load.
409multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
410 bit Pseudo = 0> {
411 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
412 Requires<[NotN64]>;
413 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
414 Requires<[IsN64]>;
415}
416
Akira Hatanaka421455f2011-11-23 22:19:28 +0000417// 32-bit load.
418multiclass LoadX32<bits<6> op> {
419 def #NAME# : LoadX<op, CPURegs, mem>,
420 Requires<[NotN64]>;
421 def _P8 : LoadX<op, CPURegs, mem64>,
422 Requires<[IsN64]>;
423}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000424// 32-bit store.
425multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
426 bit Pseudo = 0> {
427 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
428 Requires<[NotN64]>;
429 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
430 Requires<[IsN64]>;
431}
432
433// 64-bit store.
434multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
435 bit Pseudo = 0> {
436 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
437 Requires<[NotN64]>;
438 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
439 Requires<[IsN64]>;
440}
441
Akira Hatanaka421455f2011-11-23 22:19:28 +0000442// 32-bit store.
443multiclass StoreX32<bits<6> op> {
444 def #NAME# : StoreX<op, CPURegs, mem>,
445 Requires<[NotN64]>;
446 def _P8 : StoreX<op, CPURegs, mem64>,
447 Requires<[IsN64]>;
448}
449
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000450// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000451class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000452 CBranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
453 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
454 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000455 let isBranch = 1;
456 let isTerminator = 1;
457 let hasDelaySlot = 1;
458}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000459
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000460class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
461 RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000462 CBranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
463 !strconcat(instr_asm, "\t$rs, $imm16"),
464 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000465 let rt = _rt;
466 let isBranch = 1;
467 let isTerminator = 1;
468 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000469}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000470
Eric Christopher3c999a22007-10-26 04:00:13 +0000471// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000472class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
473 RegisterClass RC>:
474 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
475 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
476 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000477 IIAlu> {
478 let shamt = 0;
479}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000480
Akira Hatanaka8191f342011-10-11 18:53:46 +0000481class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
482 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000483 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
484 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
485 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000486 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000487
488// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000489let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000490class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000491 FJ<op, (outs), (ins jmptarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000492 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000493
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000494let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
495 isIndirectBranch = 1 in
496class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
497 FR<op, func, (outs), (ins RC:$rs),
498 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000499 let rt = 0;
500 let rd = 0;
501 let shamt = 0;
502}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000503
504// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000505let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000506 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000507 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
508 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000509 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000510 FJ<op, (outs), (ins calltarget:$target, variable_ops),
511 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
512 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000513
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000514 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000515 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000516 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> {
517 let rt = 0;
518 let rd = 31;
519 let shamt = 0;
520 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000521
522 class BranchLink<string instr_asm>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000523 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$imm16, variable_ops),
524 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000525}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000526
Eric Christopher3c999a22007-10-26 04:00:13 +0000527// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000528class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
529 RegisterClass RC, list<Register> DefRegs>:
530 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000531 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
532 let rd = 0;
533 let shamt = 0;
534 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000535 let Defs = DefRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000536}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000537
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000538class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
539 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
540
541class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
542 RegisterClass RC, list<Register> DefRegs>:
543 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
544 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
545 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000546 let rd = 0;
547 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000548 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000549}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000550
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000551class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
552 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
553
Eric Christopher3c999a22007-10-26 04:00:13 +0000554// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000555class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
556 list<Register> UseRegs>:
557 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000558 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
559 let rs = 0;
560 let rt = 0;
561 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000562 let Uses = UseRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000563}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000564
Akira Hatanaka89d30662011-10-17 18:24:15 +0000565class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
566 list<Register> DefRegs>:
567 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000568 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
569 let rt = 0;
570 let rd = 0;
571 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000572 let Defs = DefRegs;
Akira Hatanaka36787932011-10-03 19:28:44 +0000573}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000574
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000575class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
576 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
577 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000578
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000579// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000580class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
581 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
582 !strconcat(instr_asm, "\t$rd, $rs"),
583 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
584 Requires<[HasBitCount]> {
585 let shamt = 0;
586 let rt = rd;
587}
588
589class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
590 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
591 !strconcat(instr_asm, "\t$rd, $rs"),
592 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000593 Requires<[HasBitCount]> {
594 let shamt = 0;
595 let rt = rd;
596}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000597
598// Sign Extend in Register.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000599class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000600 FR<0x1f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000601 !strconcat(instr_asm, "\t$rd, $rt"),
602 [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> {
603 let rs = 0;
604 let shamt = sa;
605 let Predicates = [HasSEInReg];
606}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000607
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000608// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000609class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>:
610 FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt),
611 !strconcat(instr_asm, "\t$rd, $rt"),
612 [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> {
613 let rs = 0;
614 let shamt = sa;
615 let Predicates = [HasSwap];
616}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000617
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000618// Read Hardware
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000619class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$rt), (ins HWRegs:$rd),
620 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000621 let rs = 0;
622 let shamt = 0;
623}
624
Akira Hatanaka667645f2011-08-17 22:59:46 +0000625// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000626class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
627 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
628 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
629 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000630 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000631 bits<5> sz;
632 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000633 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000634 let Predicates = [HasMips32r2];
635}
636
637class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
638 FR<0x1f, _funct, (outs RC:$rt),
639 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
640 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
641 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
642 NoItinerary> {
643 bits<5> pos;
644 bits<5> sz;
645 let rd = sz;
646 let shamt = pos;
647 let Predicates = [HasMips32r2];
648 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000649}
650
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000651// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000652class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
653 RegisterClass PRC> :
654 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000655 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000656 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
657
658multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
659 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
660 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>;
661}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000662
663// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000664class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
665 RegisterClass PRC> :
666 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
667 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
668 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
669
670multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
671 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
672 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>;
673}
674
675class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
676 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
677 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
678 let mayLoad = 1;
679}
680
681class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
682 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
683 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
684 let mayStore = 1;
685 let Constraints = "$rt = $dst";
686}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000687
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000688//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000690//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000691
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000692// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000693let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000694def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000695 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000696 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000697def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000698 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000699 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000700}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000702// Some assembly macros need to avoid pseudoinstructions and assembler
703// automatic reodering, we should reorder ourselves.
704def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
705def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
706def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
707def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
708
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000709// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000710// when using the AT register.
711def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
712def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
713
Eric Christopher3c999a22007-10-26 04:00:13 +0000714// When handling PIC code the assembler needs .cpload and .cprestore
715// directives. If the real instructions corresponding these directives
716// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000717// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000718def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000719def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000720
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000721let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000722 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
723 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
724 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
725 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
726 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
727 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
728 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
729 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
730 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
731 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
732 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
733 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
734 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
735 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
736 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
737 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
738 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
739 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000740
Akira Hatanaka59068062011-11-11 04:14:30 +0000741 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
742 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
743 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000744
Akira Hatanaka59068062011-11-11 04:14:30 +0000745 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
746 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
747 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000748}
749
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000750//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000752//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000754//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000755// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000758/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000759def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
760def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000761def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
762def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000763def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
764def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
765def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000766def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000767
768/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000769def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
770def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000771def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
772def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000773def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
774def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000775def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
776def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
777def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000778def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000779
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000780/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000781def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
782def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
783def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000784def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
785def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
786def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000787
788// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000789let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000790 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000791 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000792}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000794/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000795/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000796defm LB : LoadM32<0x20, "lb", sextloadi8>;
797defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
798defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
799defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
800defm LW : LoadM32<0x23, "lw", load_a>;
801defm SB : StoreM32<0x28, "sb", truncstorei8>;
802defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
803defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000804
805/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000806defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
807defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
808defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
809defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
810defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000811
Akira Hatanaka421455f2011-11-23 22:19:28 +0000812/// Primitives for unaligned
813defm LWL : LoadX32<0x22>;
814defm LWR : LoadX32<0x26>;
815defm SWL : StoreX32<0x2A>;
816defm SWR : StoreX32<0x2E>;
817
Akira Hatanakadb548262011-07-19 23:30:50 +0000818let hasSideEffects = 1 in
819def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000820 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000821{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000822 bits<5> stype;
823 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000824 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000825 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000826 let Inst{5-0} = 15;
827}
828
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000830def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
831def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>;
832def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
833def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000835/// Jump and Branch Instructions
836def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000837def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000838def JAL : JumpLink<0x03, "jal">;
839def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000840def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
841def BNE : CBranch<0x05, "bne", setne, CPURegs>;
842def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
843def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000844def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000845def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000846
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000847let rt=0x11 in
848 def BGEZAL : BranchLink<"bgezal">;
849let rt=0x10 in
850 def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000851
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000852let isReturn=1, isTerminator=1, hasDelaySlot=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000853 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
854 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000855 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
856
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000857/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000858def MULT : Mult32<0x18, "mult", IIImul>;
859def MULTu : Mult32<0x19, "multu", IIImul>;
860def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
861def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000862
Akira Hatanaka89d30662011-10-17 18:24:15 +0000863def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
864def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
865def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
866def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000867
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000868/// Sign Ext In Register Instructions.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000869def SEB : SignExtInReg<0x10, "seb", i8>;
870def SEH : SignExtInReg<0x18, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000871
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000872/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000873def CLZ : CountLeading0<0x20, "clz", CPURegs>;
874def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000875
876/// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000877def WSBW : ByteSwap<0x20, 0x2, "wsbw">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000878
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000879/// No operation
880let addr=0 in
881 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
882
Eric Christopher3c999a22007-10-26 04:00:13 +0000883// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000884// instructions. The same not happens for stack address copies, so an
885// add op with mem ComplexPattern is used and the stack address copy
886// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000887def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000888
Akira Hatanaka21afc632011-06-21 00:40:49 +0000889// DynAlloc node points to dynamically allocated stack space.
890// $sp is added to the list of implicitly used registers to prevent dead code
891// elimination from removing instructions that modify $sp.
892let Uses = [SP] in
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000893def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000894
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000895// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000896def MADD : MArithR<0, "madd", MipsMAdd, 1>;
897def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000898def MSUB : MArithR<4, "msub", MipsMSub>;
899def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000900
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000901// MUL is a assembly macro in the current used ISAs. In recent ISA's
902// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000903def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
904 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000905
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000906def RDHWR : ReadHardware;
907
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000908def EXT : ExtBase<0, "ext", CPURegs>;
909def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000910
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000911//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000912// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000913//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914
915// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000916def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000917 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000918def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000919 (ORi ZERO, imm:$in)>;
920
921// Arbitrary immediates
922def : Pat<(i32 imm:$imm),
923 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
924
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000925// Carry patterns
926def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
927 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
928def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
929 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000930def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000931 (ADDiu CPURegs:$src, imm:$imm)>;
932
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000933// Call
934def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
935 (JAL tglobaladdr:$dst)>;
936def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
937 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000938//def : Pat<(MipsJmpLink CPURegs:$dst),
939// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000940
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000941// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000942def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000943def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000944def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
945def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
946
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000947def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
948def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000949def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
950def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
951
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000952def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000953 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000954def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
955 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000956def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
957 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000958def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
959 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
960
961// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000962def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000963 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000964def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000965 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000966
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000967// tlsgd
968def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)),
969 (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>;
970
971// tprel hi/lo
972def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000973def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000974def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)),
975 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
976
Akira Hatanaka342837d2011-05-28 01:07:07 +0000977// wrapper_pic
978class WrapperPICPat<SDNode node>:
979 Pat<(MipsWrapperPIC node:$in),
980 (ADDiu GP, node:$in)>;
981
982def : WrapperPICPat<tglobaladdr>;
983def : WrapperPICPat<tconstpool>;
984def : WrapperPICPat<texternalsym>;
985def : WrapperPICPat<tblockaddress>;
986def : WrapperPICPat<tjumptable>;
987
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000988// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000989def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000990 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
Eric Christopher3c999a22007-10-26 04:00:13 +0000992// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000993def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
994def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000995def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
996def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000997
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000998// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000999def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1000
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001001// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001002multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1003 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1004 Instruction SLTiuOp, Register ZEROReg> {
1005def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1006 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1007def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1008 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001009
Akira Hatanaka06f82312011-10-11 19:09:09 +00001010def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1011 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1012def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1013 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1014def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1015 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1016def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1017 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001018
Akira Hatanaka06f82312011-10-11 19:09:09 +00001019def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1020 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1021def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1022 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001023
Akira Hatanaka06f82312011-10-11 19:09:09 +00001024def : Pat<(brcond RC:$cond, bb:$dst),
1025 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1026}
1027
1028defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001029
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001030// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001031multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1032 Instruction SLTuOp, Register ZEROReg> {
1033 def : Pat<(seteq RC:$lhs, RC:$rhs),
1034 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1035 def : Pat<(setne RC:$lhs, RC:$rhs),
1036 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1037}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001038
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001039multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1040 def : Pat<(setle RC:$lhs, RC:$rhs),
1041 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1042 def : Pat<(setule RC:$lhs, RC:$rhs),
1043 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1044}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001045
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001046multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1047 def : Pat<(setgt RC:$lhs, RC:$rhs),
1048 (SLTOp RC:$rhs, RC:$lhs)>;
1049 def : Pat<(setugt RC:$lhs, RC:$rhs),
1050 (SLTuOp RC:$rhs, RC:$lhs)>;
1051}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001052
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001053multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1054 def : Pat<(setge RC:$lhs, RC:$rhs),
1055 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1056 def : Pat<(setuge RC:$lhs, RC:$rhs),
1057 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1058}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001059
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001060multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1061 Instruction SLTiuOp> {
1062 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1063 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1064 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1065 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1066}
1067
1068defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1069defm : SetlePats<CPURegs, SLT, SLTu>;
1070defm : SetgtPats<CPURegs, SLT, SLTu>;
1071defm : SetgePats<CPURegs, SLT, SLTu>;
1072defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001073
Akira Hatanaka21afc632011-06-21 00:40:49 +00001074// select MipsDynAlloc
1075def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1076
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001077//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001078// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001079//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001080
1081include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001082include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001083include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001084