Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 17 | |
| 18 | include "MipsInstrFormats.td" |
| 19 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 21 | // Mips profiles and nodes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 22 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 23 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 24 | def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 25 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 26 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 27 | SDTCisSameAs<1, 2>, |
| 28 | SDTCisSameAs<3, 4>, |
| 29 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 30 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 31 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 32 | def SDT_MipsMAddMSub : SDTypeProfile<0, 4, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 33 | [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 34 | SDTCisSameAs<1, 2>, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 35 | SDTCisSameAs<2, 3>]>; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 36 | def SDT_MipsDivRem : SDTypeProfile<0, 2, |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 37 | [SDTCisInt<0>, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 38 | SDTCisSameAs<0, 1>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 39 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 40 | def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 41 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 42 | def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>, |
| 43 | SDTCisSameAs<0, 1>]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 44 | def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 45 | |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 46 | def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 47 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>; |
| 48 | def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 49 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>, |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 50 | SDTCisSameAs<0, 4>]>; |
| 51 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 52 | // Call |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 53 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 54 | [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 55 | SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 56 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 57 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 58 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 59 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 60 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 61 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 62 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 63 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 64 | // TlsGd node is used to handle General Dynamic TLS |
| 65 | def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>; |
| 66 | |
| 67 | // TprelHi and TprelLo nodes are used to handle Local Exec TLS |
| 68 | def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>; |
| 69 | def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>; |
| 70 | |
| 71 | // Thread pointer |
| 72 | def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>; |
| 73 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 74 | // Return |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 75 | def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 76 | SDNPOptInGlue]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 77 | |
| 78 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 79 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 81 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 83 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 84 | // MAdd*/MSub* nodes |
| 85 | def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub, |
| 86 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 87 | def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub, |
| 88 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 89 | def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub, |
| 90 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 91 | def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub, |
| 92 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 93 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 94 | // DivRem(u) nodes |
| 95 | def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem, |
| 96 | [SDNPOutGlue]>; |
| 97 | def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem, |
| 98 | [SDNPOutGlue]>; |
| 99 | |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 100 | // Target constant nodes that are not part of any isel patterns and remain |
| 101 | // unchanged can cause instructions with illegal operands to be emitted. |
| 102 | // Wrapper node patterns give the instruction selector a chance to replace |
| 103 | // target constant nodes that would otherwise remain unchanged with ADDiu |
| 104 | // nodes. Without these wrapper node patterns, the following conditional move |
| 105 | // instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is |
| 106 | // compiled: |
| 107 | // movn %got(d)($gp), %got(c)($gp), $4 |
| 108 | // This instruction is illegal since movn can take only register operands. |
| 109 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 110 | def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>; |
| 111 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 112 | // Pointer to dynamically allocated stack area. |
| 113 | def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc, |
| 114 | [SDNPHasChain, SDNPInGlue]>; |
| 115 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 116 | def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>; |
| 117 | |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 118 | def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>; |
| 119 | def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>; |
| 120 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 121 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 122 | // Mips Instruction Predicate Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 124 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">; |
| 125 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 126 | def HasSwap : Predicate<"Subtarget.hasSwap()">; |
| 127 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">; |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 128 | def HasMips32 : Predicate<"Subtarget.hasMips32()">; |
| 129 | def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">; |
Akira Hatanaka | 1acb7df | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 130 | def HasMips64 : Predicate<"Subtarget.hasMips64()">; |
| 131 | def NotMips64 : Predicate<"!Subtarget.hasMips64()">; |
| 132 | def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 133 | def IsN64 : Predicate<"Subtarget.isABI_N64()">; |
| 134 | def NotN64 : Predicate<"!Subtarget.isABI_N64()">; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 135 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 136 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 137 | // Mips Operand, Complex Patterns and Transformations Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 139 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 140 | // Instruction operand types |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 141 | def jmptarget : Operand<OtherVT> { |
| 142 | let EncoderMethod = "getJumpTargetOpValue"; |
| 143 | } |
| 144 | def brtarget : Operand<OtherVT> { |
| 145 | let EncoderMethod = "getBranchTargetOpValue"; |
| 146 | let OperandType = "OPERAND_PCREL"; |
| 147 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 148 | def calltarget : Operand<iPTR> { |
| 149 | let EncoderMethod = "getJumpTargetOpValue"; |
| 150 | } |
Akira Hatanaka | 642b109 | 2011-11-11 04:03:54 +0000 | [diff] [blame] | 151 | def calltarget64: Operand<i64>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 152 | def simm16 : Operand<i32>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 153 | def simm16_64 : Operand<i64>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 154 | def shamt : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 155 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 156 | // Unsigned Operand |
| 157 | def uimm16 : Operand<i32> { |
| 158 | let PrintMethod = "printUnsignedImm"; |
| 159 | } |
| 160 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 161 | // Address operand |
| 162 | def mem : Operand<i32> { |
| 163 | let PrintMethod = "printMemOperand"; |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 164 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 165 | let EncoderMethod = "getMemEncoding"; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 166 | } |
| 167 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 168 | def mem64 : Operand<i64> { |
| 169 | let PrintMethod = "printMemOperand"; |
| 170 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 171 | } |
| 172 | |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 173 | def mem_ea : Operand<i32> { |
| 174 | let PrintMethod = "printMemOperandEA"; |
| 175 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 176 | let EncoderMethod = "getMemEncoding"; |
| 177 | } |
| 178 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 179 | def mem_ea_64 : Operand<i64> { |
| 180 | let PrintMethod = "printMemOperandEA"; |
| 181 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 182 | let EncoderMethod = "getMemEncoding"; |
| 183 | } |
| 184 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 185 | // size operand of ext instruction |
| 186 | def size_ext : Operand<i32> { |
| 187 | let EncoderMethod = "getSizeExtEncoding"; |
| 188 | } |
| 189 | |
| 190 | // size operand of ins instruction |
| 191 | def size_ins : Operand<i32> { |
| 192 | let EncoderMethod = "getSizeInsEncoding"; |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 193 | } |
| 194 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 195 | // Transformation Function - get the lower 16 bits. |
| 196 | def LO16 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 197 | return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 198 | }]>; |
| 199 | |
| 200 | // Transformation Function - get the higher 16 bits. |
| 201 | def HI16 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 202 | return getI32Imm((unsigned)N->getZExtValue() >> 16); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 203 | }]>; |
| 204 | |
| 205 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 206 | // e.g. addi, andi |
Jakob Stoklund Olesen | 7552a3d | 2010-08-18 23:56:46 +0000 | [diff] [blame] | 207 | def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 208 | |
| 209 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 210 | // The LO16 param means that only the lower 16 bits of the node |
| 211 | // immediate are caught. |
| 212 | // e.g. addiu, sltiu |
| 213 | def immZExt16 : PatLeaf<(imm), [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 215 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 216 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 217 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 218 | }], LO16>; |
| 219 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 220 | // shamt field must fit in 5 bits. |
Akira Hatanaka | a01820a | 2011-10-17 18:01:00 +0000 | [diff] [blame] | 221 | def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 222 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 223 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 224 | // since load and store instructions from stack used it. |
Chris Lattner | eb079a3 | 2010-02-14 21:53:19 +0000 | [diff] [blame] | 225 | def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 226 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 227 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 228 | // Pattern fragment for load/store |
| 229 | //===----------------------------------------------------------------------===// |
| 230 | class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{ |
| 231 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 232 | return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment(); |
| 233 | }]>; |
| 234 | |
| 235 | class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{ |
| 236 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 237 | return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment(); |
| 238 | }]>; |
| 239 | |
| 240 | class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr), |
| 241 | (Node node:$val, node:$ptr), [{ |
| 242 | StoreSDNode *SD = cast<StoreSDNode>(N); |
| 243 | return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment(); |
| 244 | }]>; |
| 245 | |
| 246 | class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr), |
| 247 | (Node node:$val, node:$ptr), [{ |
| 248 | StoreSDNode *SD = cast<StoreSDNode>(N); |
| 249 | return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment(); |
| 250 | }]>; |
| 251 | |
| 252 | // Load/Store PatFrags. |
| 253 | def sextloadi16_a : AlignedLoad<sextloadi16>; |
| 254 | def zextloadi16_a : AlignedLoad<zextloadi16>; |
| 255 | def extloadi16_a : AlignedLoad<extloadi16>; |
| 256 | def load_a : AlignedLoad<load>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 257 | def sextloadi32_a : AlignedLoad<sextloadi32>; |
| 258 | def zextloadi32_a : AlignedLoad<zextloadi32>; |
| 259 | def extloadi32_a : AlignedLoad<extloadi32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 260 | def truncstorei16_a : AlignedStore<truncstorei16>; |
| 261 | def store_a : AlignedStore<store>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 262 | def truncstorei32_a : AlignedStore<truncstorei32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 263 | def sextloadi16_u : UnalignedLoad<sextloadi16>; |
| 264 | def zextloadi16_u : UnalignedLoad<zextloadi16>; |
| 265 | def extloadi16_u : UnalignedLoad<extloadi16>; |
| 266 | def load_u : UnalignedLoad<load>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 267 | def sextloadi32_u : UnalignedLoad<sextloadi32>; |
| 268 | def zextloadi32_u : UnalignedLoad<zextloadi32>; |
| 269 | def extloadi32_u : UnalignedLoad<extloadi32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 270 | def truncstorei16_u : UnalignedStore<truncstorei16>; |
| 271 | def store_u : UnalignedStore<store>; |
Akira Hatanaka | 7bd19bd | 2011-10-11 00:27:28 +0000 | [diff] [blame] | 272 | def truncstorei32_u : UnalignedStore<truncstorei32>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 273 | |
| 274 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 275 | // Instructions specific format |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 276 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 277 | |
Akira Hatanaka | 76d9f1c | 2011-10-11 23:12:12 +0000 | [diff] [blame] | 278 | // Arithmetic and logical instructions with 3 register operands. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 279 | class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode, |
| 280 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 281 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 282 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 283 | [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> { |
| 284 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 285 | let isCommutable = isComm; |
| 286 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 287 | |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 288 | class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm, |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 289 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 290 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 291 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> { |
| 292 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 293 | let isCommutable = isComm; |
| 294 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 295 | |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 296 | // Arithmetic and logical instructions with 2 register operands. |
| 297 | class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode, |
| 298 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 299 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16), |
| 300 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), |
| 301 | [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 302 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 303 | class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode, |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 304 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 305 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16), |
| 306 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 307 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 308 | // Arithmetic Multiply ADD/SUB |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 309 | let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 310 | class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> : |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 311 | FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt), |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 312 | !strconcat(instr_asm, "\t$rs, $rt"), |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 313 | [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 314 | let rd = 0; |
| 315 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 316 | let isCommutable = isComm; |
| 317 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 318 | |
| 319 | // Logical |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 320 | class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>: |
| 321 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 322 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 323 | [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 324 | let shamt = 0; |
| 325 | let isCommutable = 1; |
| 326 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 327 | |
| 328 | // Shifts |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 329 | class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm, |
| 330 | SDNode OpNode, PatFrag PF, Operand ImmOpnd, |
| 331 | RegisterClass RC>: |
| 332 | FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 333 | !strconcat(instr_asm, "\t$rd, $rt, $shamt"), |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 334 | [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> { |
| 335 | let rs = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 336 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 337 | |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 338 | // 32-bit shift instructions. |
| 339 | class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm, |
| 340 | SDNode OpNode>: |
| 341 | shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>; |
| 342 | |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 343 | class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm, |
| 344 | SDNode OpNode, RegisterClass RC>: |
Akira Hatanaka | 68698cc | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 345 | FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 346 | !strconcat(instr_asm, "\t$rd, $rt, $rs"), |
Akira Hatanaka | 68698cc | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 347 | [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 348 | let shamt = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 349 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 350 | |
| 351 | // Load Upper Imediate |
Akira Hatanaka | d83d98d | 2011-11-07 19:10:49 +0000 | [diff] [blame] | 352 | class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>: |
| 353 | FI<op, (outs RC:$rt), (ins Imm:$imm16), |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 354 | !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 355 | let rs = 0; |
| 356 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 357 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 358 | class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern, |
| 359 | InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> { |
| 360 | bits<21> addr; |
| 361 | let Inst{25-21} = addr{20-16}; |
| 362 | let Inst{15-0} = addr{15-0}; |
| 363 | } |
| 364 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 365 | // Memory Load/Store |
Akira Hatanaka | 8ddf653 | 2011-09-09 20:45:50 +0000 | [diff] [blame] | 366 | let canFoldAsLoad = 1 in |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 367 | class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 368 | Operand MemOpnd, bit Pseudo>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 369 | FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 370 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 371 | [(set RC:$rt, (OpNode addr:$addr))], IILoad> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 372 | let isPseudo = Pseudo; |
| 373 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 374 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 375 | class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 376 | Operand MemOpnd, bit Pseudo>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 377 | FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 378 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 379 | [(OpNode RC:$rt, addr:$addr)], IIStore> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 380 | let isPseudo = Pseudo; |
| 381 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 382 | |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 383 | // Memory Load/Store |
| 384 | let canFoldAsLoad = 1 in |
| 385 | class LoadX<bits<6> op, RegisterClass RC, |
| 386 | Operand MemOpnd>: |
| 387 | FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), |
| 388 | "", |
| 389 | [], IILoad> { |
| 390 | } |
| 391 | |
| 392 | class StoreX<bits<6> op, RegisterClass RC, |
| 393 | Operand MemOpnd>: |
| 394 | FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), |
| 395 | "", |
| 396 | [], IIStore> { |
| 397 | } |
| 398 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 399 | // 32-bit load. |
| 400 | multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 401 | bit Pseudo = 0> { |
| 402 | def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
| 403 | Requires<[NotN64]>; |
| 404 | def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
| 405 | Requires<[IsN64]>; |
| 406 | } |
| 407 | |
| 408 | // 64-bit load. |
| 409 | multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 410 | bit Pseudo = 0> { |
| 411 | def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
| 412 | Requires<[NotN64]>; |
| 413 | def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
| 414 | Requires<[IsN64]>; |
| 415 | } |
| 416 | |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 417 | // 32-bit load. |
| 418 | multiclass LoadX32<bits<6> op> { |
| 419 | def #NAME# : LoadX<op, CPURegs, mem>, |
| 420 | Requires<[NotN64]>; |
| 421 | def _P8 : LoadX<op, CPURegs, mem64>, |
| 422 | Requires<[IsN64]>; |
| 423 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 424 | // 32-bit store. |
| 425 | multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 426 | bit Pseudo = 0> { |
| 427 | def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
| 428 | Requires<[NotN64]>; |
| 429 | def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
| 430 | Requires<[IsN64]>; |
| 431 | } |
| 432 | |
| 433 | // 64-bit store. |
| 434 | multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 435 | bit Pseudo = 0> { |
| 436 | def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
| 437 | Requires<[NotN64]>; |
| 438 | def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
| 439 | Requires<[IsN64]>; |
| 440 | } |
| 441 | |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 442 | // 32-bit store. |
| 443 | multiclass StoreX32<bits<6> op> { |
| 444 | def #NAME# : StoreX<op, CPURegs, mem>, |
| 445 | Requires<[NotN64]>; |
| 446 | def _P8 : StoreX<op, CPURegs, mem64>, |
| 447 | Requires<[IsN64]>; |
| 448 | } |
| 449 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 450 | // Conditional Branch |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 451 | class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 452 | CBranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16), |
| 453 | !strconcat(instr_asm, "\t$rs, $rt, $imm16"), |
| 454 | [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 455 | let isBranch = 1; |
| 456 | let isTerminator = 1; |
| 457 | let hasDelaySlot = 1; |
| 458 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 459 | |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 460 | class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op, |
| 461 | RegisterClass RC>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 462 | CBranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16), |
| 463 | !strconcat(instr_asm, "\t$rs, $imm16"), |
| 464 | [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 465 | let rt = _rt; |
| 466 | let isBranch = 1; |
| 467 | let isTerminator = 1; |
| 468 | let hasDelaySlot = 1; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 469 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 470 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 471 | // SetCC |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 472 | class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op, |
| 473 | RegisterClass RC>: |
| 474 | FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt), |
| 475 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 476 | [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 477 | IIAlu> { |
| 478 | let shamt = 0; |
| 479 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 480 | |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 481 | class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od, |
| 482 | PatLeaf imm_type, RegisterClass RC>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 483 | FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16), |
| 484 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), |
| 485 | [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))], |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 486 | IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 487 | |
| 488 | // Unconditional branch |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 489 | let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 490 | class JumpFJ<bits<6> op, string instr_asm>: |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 491 | FJ<op, (outs), (ins jmptarget:$target), |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 492 | !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 493 | |
Akira Hatanaka | 4fd40b3 | 2011-11-16 22:36:01 +0000 | [diff] [blame] | 494 | let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1, |
| 495 | isIndirectBranch = 1 in |
| 496 | class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>: |
| 497 | FR<op, func, (outs), (ins RC:$rs), |
| 498 | !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 499 | let rt = 0; |
| 500 | let rd = 0; |
| 501 | let shamt = 0; |
| 502 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 503 | |
| 504 | // Jump and Link (Call) |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 505 | let isCall=1, hasDelaySlot=1, |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 506 | // All calls clobber the non-callee saved registers... |
Jakob Stoklund Olesen | de12e43 | 2010-02-17 20:18:50 +0000 | [diff] [blame] | 507 | Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9, |
| 508 | K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in { |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 509 | class JumpLink<bits<6> op, string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 510 | FJ<op, (outs), (ins calltarget:$target, variable_ops), |
| 511 | !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)], |
| 512 | IIBranch>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 513 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 514 | class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>: |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 515 | FR<op, func, (outs), (ins CPURegs:$rs, variable_ops), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 516 | !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> { |
| 517 | let rt = 0; |
| 518 | let rd = 31; |
| 519 | let shamt = 0; |
| 520 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 521 | |
| 522 | class BranchLink<string instr_asm>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 523 | FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$imm16, variable_ops), |
| 524 | !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 525 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 526 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 527 | // Mul, Div |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 528 | class Mult<bits<6> func, string instr_asm, InstrItinClass itin, |
| 529 | RegisterClass RC, list<Register> DefRegs>: |
| 530 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 531 | !strconcat(instr_asm, "\t$rs, $rt"), [], itin> { |
| 532 | let rd = 0; |
| 533 | let shamt = 0; |
| 534 | let isCommutable = 1; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 535 | let Defs = DefRegs; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 536 | } |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 537 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 538 | class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>: |
| 539 | Mult<func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 540 | |
| 541 | class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin, |
| 542 | RegisterClass RC, list<Register> DefRegs>: |
| 543 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
| 544 | !strconcat(instr_asm, "\t$$zero, $rs, $rt"), |
| 545 | [(op RC:$rs, RC:$rt)], itin> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 546 | let rd = 0; |
| 547 | let shamt = 0; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 548 | let Defs = DefRegs; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 549 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 550 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 551 | class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>: |
| 552 | Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 553 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 554 | // Move from Hi/Lo |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 555 | class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 556 | list<Register> UseRegs>: |
| 557 | FR<0x00, func, (outs RC:$rd), (ins), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 558 | !strconcat(instr_asm, "\t$rd"), [], IIHiLo> { |
| 559 | let rs = 0; |
| 560 | let rt = 0; |
| 561 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 562 | let Uses = UseRegs; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 563 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 564 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 565 | class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 566 | list<Register> DefRegs>: |
| 567 | FR<0x00, func, (outs), (ins RC:$rs), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 568 | !strconcat(instr_asm, "\t$rs"), [], IIHiLo> { |
| 569 | let rt = 0; |
| 570 | let rd = 0; |
| 571 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 572 | let Defs = DefRegs; |
Akira Hatanaka | 3678793 | 2011-10-03 19:28:44 +0000 | [diff] [blame] | 573 | } |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 574 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 575 | class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> : |
| 576 | FMem<0x09, (outs RC:$rt), (ins Mem:$addr), |
| 577 | instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 578 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 579 | // Count Leading Ones/Zeros in Word |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 580 | class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>: |
| 581 | FR<0x1c, func, (outs RC:$rd), (ins RC:$rs), |
| 582 | !strconcat(instr_asm, "\t$rd, $rs"), |
| 583 | [(set RC:$rd, (ctlz RC:$rs))], IIAlu>, |
| 584 | Requires<[HasBitCount]> { |
| 585 | let shamt = 0; |
| 586 | let rt = rd; |
| 587 | } |
| 588 | |
| 589 | class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>: |
| 590 | FR<0x1c, func, (outs RC:$rd), (ins RC:$rs), |
| 591 | !strconcat(instr_asm, "\t$rd, $rs"), |
| 592 | [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>, |
Bruno Cardoso Lopes | c4bb67c | 2010-11-10 02:13:22 +0000 | [diff] [blame] | 593 | Requires<[HasBitCount]> { |
| 594 | let shamt = 0; |
| 595 | let rt = rd; |
| 596 | } |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 597 | |
| 598 | // Sign Extend in Register. |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 599 | class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 600 | FR<0x1f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 601 | !strconcat(instr_asm, "\t$rd, $rt"), |
| 602 | [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> { |
| 603 | let rs = 0; |
| 604 | let shamt = sa; |
| 605 | let Predicates = [HasSEInReg]; |
| 606 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 607 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 608 | // Byte Swap |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 609 | class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>: |
| 610 | FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt), |
| 611 | !strconcat(instr_asm, "\t$rd, $rt"), |
| 612 | [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> { |
| 613 | let rs = 0; |
| 614 | let shamt = sa; |
| 615 | let Predicates = [HasSwap]; |
| 616 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 617 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 618 | // Read Hardware |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 619 | class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$rt), (ins HWRegs:$rd), |
| 620 | "rdhwr\t$rt, $rd", [], IIAlu> { |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 621 | let rs = 0; |
| 622 | let shamt = 0; |
| 623 | } |
| 624 | |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 625 | // Ext and Ins |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame^] | 626 | class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>: |
| 627 | FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz), |
| 628 | !strconcat(instr_asm, " $rt, $rs, $pos, $sz"), |
| 629 | [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> { |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 630 | bits<5> pos; |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 631 | bits<5> sz; |
| 632 | let rd = sz; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 633 | let shamt = pos; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame^] | 634 | let Predicates = [HasMips32r2]; |
| 635 | } |
| 636 | |
| 637 | class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>: |
| 638 | FR<0x1f, _funct, (outs RC:$rt), |
| 639 | (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src), |
| 640 | !strconcat(instr_asm, " $rt, $rs, $pos, $sz"), |
| 641 | [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))], |
| 642 | NoItinerary> { |
| 643 | bits<5> pos; |
| 644 | bits<5> sz; |
| 645 | let rd = sz; |
| 646 | let shamt = pos; |
| 647 | let Predicates = [HasMips32r2]; |
| 648 | let Constraints = "$src = $rt"; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 649 | } |
| 650 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 651 | // Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*). |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 652 | class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC, |
| 653 | RegisterClass PRC> : |
| 654 | MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr), |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 655 | !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"), |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 656 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>; |
| 657 | |
| 658 | multiclass Atomic2Ops32<PatFrag Op, string Opstr> { |
| 659 | def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>; |
| 660 | def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>; |
| 661 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 662 | |
| 663 | // Atomic Compare & Swap. |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 664 | class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC, |
| 665 | RegisterClass PRC> : |
| 666 | MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap), |
| 667 | !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"), |
| 668 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>; |
| 669 | |
| 670 | multiclass AtomicCmpSwap32<PatFrag Op, string Width> { |
| 671 | def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>; |
| 672 | def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>; |
| 673 | } |
| 674 | |
| 675 | class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> : |
| 676 | FMem<Opc, (outs RC:$rt), (ins Mem:$addr), |
| 677 | !strconcat(opstring, "\t$rt, $addr"), [], IILoad> { |
| 678 | let mayLoad = 1; |
| 679 | } |
| 680 | |
| 681 | class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> : |
| 682 | FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr), |
| 683 | !strconcat(opstring, "\t$rt, $addr"), [], IIStore> { |
| 684 | let mayStore = 1; |
| 685 | let Constraints = "$rt = $dst"; |
| 686 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 687 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 688 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 689 | // Pseudo instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 690 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 691 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 692 | // As stack alignment is always done with addiu, we need a 16-bit immediate |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 693 | let Defs = [SP], Uses = [SP] in { |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 694 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 695 | "!ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 696 | [(callseq_start timm:$amt)]>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 697 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 698 | "!ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 699 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 700 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 701 | |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 702 | // Some assembly macros need to avoid pseudoinstructions and assembler |
| 703 | // automatic reodering, we should reorder ourselves. |
| 704 | def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>; |
| 705 | def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>; |
| 706 | def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>; |
| 707 | def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>; |
| 708 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 709 | // These macros are inserted to prevent GAS from complaining |
Bruno Cardoso Lopes | 99027d7 | 2011-03-04 20:48:08 +0000 | [diff] [blame] | 710 | // when using the AT register. |
| 711 | def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>; |
| 712 | def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>; |
| 713 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 714 | // When handling PIC code the assembler needs .cpload and .cprestore |
| 715 | // directives. If the real instructions corresponding these directives |
| 716 | // are used, we have the same behavior, but get also a bunch of warnings |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 717 | // from the assembler. |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 718 | def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>; |
Akira Hatanaka | 78d62b2 | 2011-07-07 22:06:18 +0000 | [diff] [blame] | 719 | def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 720 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 721 | let usesCustomInserter = 1 in { |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 722 | defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">; |
| 723 | defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">; |
| 724 | defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">; |
| 725 | defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">; |
| 726 | defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">; |
| 727 | defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">; |
| 728 | defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">; |
| 729 | defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">; |
| 730 | defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">; |
| 731 | defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">; |
| 732 | defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">; |
| 733 | defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">; |
| 734 | defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">; |
| 735 | defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">; |
| 736 | defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">; |
| 737 | defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">; |
| 738 | defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">; |
| 739 | defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 740 | |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 741 | defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">; |
| 742 | defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">; |
| 743 | defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 744 | |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 745 | defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">; |
| 746 | defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">; |
| 747 | defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 748 | } |
| 749 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 750 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 751 | // Instruction definition |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 752 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 753 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 754 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 755 | // MipsI Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 756 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 757 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 758 | /// Arithmetic Instructions (ALU Immediate) |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 759 | def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>; |
| 760 | def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 761 | def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>; |
| 762 | def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 763 | def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>; |
| 764 | def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>; |
| 765 | def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>; |
Akira Hatanaka | d83d98d | 2011-11-07 19:10:49 +0000 | [diff] [blame] | 766 | def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 767 | |
| 768 | /// Arithmetic Instructions (3-Operand, R-Type) |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 769 | def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>; |
| 770 | def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>; |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 771 | def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>; |
| 772 | def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 773 | def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>; |
| 774 | def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>; |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 775 | def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>; |
| 776 | def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>; |
| 777 | def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>; |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 778 | def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 779 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 780 | /// Shift Instructions |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 781 | def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>; |
| 782 | def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>; |
| 783 | def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 784 | def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>; |
| 785 | def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>; |
| 786 | def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 787 | |
| 788 | // Rotate Instructions |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 789 | let Predicates = [HasMips32r2] in { |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 790 | def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 791 | def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 792 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 793 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 794 | /// Load and Store Instructions |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 795 | /// aligned |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 796 | defm LB : LoadM32<0x20, "lb", sextloadi8>; |
| 797 | defm LBu : LoadM32<0x24, "lbu", zextloadi8>; |
| 798 | defm LH : LoadM32<0x21, "lh", sextloadi16_a>; |
| 799 | defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>; |
| 800 | defm LW : LoadM32<0x23, "lw", load_a>; |
| 801 | defm SB : StoreM32<0x28, "sb", truncstorei8>; |
| 802 | defm SH : StoreM32<0x29, "sh", truncstorei16_a>; |
| 803 | defm SW : StoreM32<0x2b, "sw", store_a>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 804 | |
| 805 | /// unaligned |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 806 | defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>; |
| 807 | defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>; |
| 808 | defm ULW : LoadM32<0x23, "ulw", load_u, 1>; |
| 809 | defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>; |
| 810 | defm USW : StoreM32<0x2b, "usw", store_u, 1>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 811 | |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 812 | /// Primitives for unaligned |
| 813 | defm LWL : LoadX32<0x22>; |
| 814 | defm LWR : LoadX32<0x26>; |
| 815 | defm SWL : StoreX32<0x2A>; |
| 816 | defm SWR : StoreX32<0x2E>; |
| 817 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 818 | let hasSideEffects = 1 in |
| 819 | def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype", |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 820 | [(MipsSync imm:$stype)], NoItinerary, FrmOther> |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 821 | { |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 822 | bits<5> stype; |
| 823 | let Opcode = 0; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 824 | let Inst{25-11} = 0; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 825 | let Inst{10-6} = stype; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 826 | let Inst{5-0} = 15; |
| 827 | } |
| 828 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 829 | /// Load-linked, Store-conditional |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 830 | def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>; |
| 831 | def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>; |
| 832 | def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>; |
| 833 | def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 834 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 835 | /// Jump and Branch Instructions |
| 836 | def J : JumpFJ<0x02, "j">; |
Akira Hatanaka | 4fd40b3 | 2011-11-16 22:36:01 +0000 | [diff] [blame] | 837 | def JR : JumpFR<0x00, 0x08, "jr", CPURegs>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 838 | def JAL : JumpLink<0x03, "jal">; |
| 839 | def JALR : JumpLinkReg<0x00, 0x09, "jalr">; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 840 | def BEQ : CBranch<0x04, "beq", seteq, CPURegs>; |
| 841 | def BNE : CBranch<0x05, "bne", setne, CPURegs>; |
| 842 | def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>; |
| 843 | def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 844 | def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 845 | def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 846 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 847 | let rt=0x11 in |
| 848 | def BGEZAL : BranchLink<"bgezal">; |
| 849 | let rt=0x10 in |
| 850 | def BLTZAL : BranchLink<"bltzal">; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 851 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 852 | let isReturn=1, isTerminator=1, hasDelaySlot=1, |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 853 | isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in |
| 854 | def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target), |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 855 | "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>; |
| 856 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 857 | /// Multiply and Divide Instructions. |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 858 | def MULT : Mult32<0x18, "mult", IIImul>; |
| 859 | def MULTu : Mult32<0x19, "multu", IIImul>; |
| 860 | def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>; |
| 861 | def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>; |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 862 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 863 | def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>; |
| 864 | def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>; |
| 865 | def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>; |
| 866 | def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 867 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 868 | /// Sign Ext In Register Instructions. |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 869 | def SEB : SignExtInReg<0x10, "seb", i8>; |
| 870 | def SEH : SignExtInReg<0x18, "seh", i16>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 871 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 872 | /// Count Leading |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 873 | def CLZ : CountLeading0<0x20, "clz", CPURegs>; |
| 874 | def CLO : CountLeading1<0x21, "clo", CPURegs>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 875 | |
| 876 | /// Byte Swap |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 877 | def WSBW : ByteSwap<0x20, 0x2, "wsbw">; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 878 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 879 | /// No operation |
| 880 | let addr=0 in |
| 881 | def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>; |
| 882 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 883 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 884 | // instructions. The same not happens for stack address copies, so an |
| 885 | // add op with mem ComplexPattern is used and the stack address copy |
| 886 | // can be matched. It's similar to Sparc LEA_ADDRi |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 887 | def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>; |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 888 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 889 | // DynAlloc node points to dynamically allocated stack space. |
| 890 | // $sp is added to the list of implicitly used registers to prevent dead code |
| 891 | // elimination from removing instructions that modify $sp. |
| 892 | let Uses = [SP] in |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 893 | def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 894 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 895 | // MADD*/MSUB* |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 896 | def MADD : MArithR<0, "madd", MipsMAdd, 1>; |
| 897 | def MADDU : MArithR<1, "maddu", MipsMAddu, 1>; |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 898 | def MSUB : MArithR<4, "msub", MipsMSub>; |
| 899 | def MSUBU : MArithR<5, "msubu", MipsMSubu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 900 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 901 | // MUL is a assembly macro in the current used ISAs. In recent ISA's |
| 902 | // it is a real instruction. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 903 | def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>, |
| 904 | Requires<[HasMips32]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 905 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 906 | def RDHWR : ReadHardware; |
| 907 | |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame^] | 908 | def EXT : ExtBase<0, "ext", CPURegs>; |
| 909 | def INS : InsBase<4, "ins", CPURegs>; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 910 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 911 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 912 | // Arbitrary patterns that map to one or more instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 913 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 914 | |
| 915 | // Small immediates |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 916 | def : Pat<(i32 immSExt16:$in), |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 917 | (ADDiu ZERO, imm:$in)>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 918 | def : Pat<(i32 immZExt16:$in), |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 919 | (ORi ZERO, imm:$in)>; |
| 920 | |
| 921 | // Arbitrary immediates |
| 922 | def : Pat<(i32 imm:$imm), |
| 923 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 924 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 925 | // Carry patterns |
| 926 | def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 927 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 928 | def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 929 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
Bruno Cardoso Lopes | 911a992 | 2011-03-04 17:59:18 +0000 | [diff] [blame] | 930 | def : Pat<(addc CPURegs:$src, immSExt16:$imm), |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 931 | (ADDiu CPURegs:$src, imm:$imm)>; |
| 932 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 933 | // Call |
| 934 | def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 935 | (JAL tglobaladdr:$dst)>; |
| 936 | def : Pat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 937 | (JAL texternalsym:$dst)>; |
Chris Lattner | e0d2753 | 2010-02-28 07:23:21 +0000 | [diff] [blame] | 938 | //def : Pat<(MipsJmpLink CPURegs:$dst), |
| 939 | // (JALR CPURegs:$dst)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 940 | |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 941 | // hi/lo relocs |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 942 | def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
Akira Hatanaka | f48eb53 | 2011-04-25 17:10:45 +0000 | [diff] [blame] | 943 | def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 944 | def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
| 945 | def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
| 946 | |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 947 | def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>; |
| 948 | def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 949 | def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>; |
| 950 | def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>; |
| 951 | |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 952 | def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 953 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 954 | def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)), |
| 955 | (ADDiu CPURegs:$hi, tblockaddress:$lo)>; |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 956 | def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 957 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 958 | def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 959 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 960 | |
| 961 | // gp_rel relocs |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 962 | def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 963 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 964 | def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 965 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 966 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 967 | // tlsgd |
| 968 | def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)), |
| 969 | (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>; |
| 970 | |
| 971 | // tprel hi/lo |
| 972 | def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>; |
Akira Hatanaka | a4b97f3 | 2011-09-13 20:13:58 +0000 | [diff] [blame] | 973 | def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 974 | def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)), |
| 975 | (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>; |
| 976 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 977 | // wrapper_pic |
| 978 | class WrapperPICPat<SDNode node>: |
| 979 | Pat<(MipsWrapperPIC node:$in), |
| 980 | (ADDiu GP, node:$in)>; |
| 981 | |
| 982 | def : WrapperPICPat<tglobaladdr>; |
| 983 | def : WrapperPICPat<tconstpool>; |
| 984 | def : WrapperPICPat<texternalsym>; |
| 985 | def : WrapperPICPat<tblockaddress>; |
| 986 | def : WrapperPICPat<tjumptable>; |
| 987 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 988 | // Mips does not have "not", so we expand our way |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 989 | def : Pat<(not CPURegs:$in), |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 990 | (NOR CPURegs:$in, ZERO)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 991 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 992 | // extended load and stores |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 993 | def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>; |
| 994 | def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>; |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 995 | def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>; |
| 996 | def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 997 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 998 | // peepholes |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 999 | def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
| 1000 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1001 | // brcond patterns |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1002 | multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp, |
| 1003 | Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp, |
| 1004 | Instruction SLTiuOp, Register ZEROReg> { |
| 1005 | def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst), |
| 1006 | (BNEOp RC:$lhs, ZEROReg, bb:$dst)>; |
| 1007 | def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst), |
| 1008 | (BEQOp RC:$lhs, ZEROReg, bb:$dst)>; |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 1009 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1010 | def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1011 | (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1012 | def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1013 | (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1014 | def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1015 | (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 1016 | def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1017 | (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1018 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1019 | def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst), |
| 1020 | (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
| 1021 | def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst), |
| 1022 | (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1023 | |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1024 | def : Pat<(brcond RC:$cond, bb:$dst), |
| 1025 | (BNEOp RC:$cond, ZEROReg, bb:$dst)>; |
| 1026 | } |
| 1027 | |
| 1028 | defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1029 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1030 | // setcc patterns |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1031 | multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp, |
| 1032 | Instruction SLTuOp, Register ZEROReg> { |
| 1033 | def : Pat<(seteq RC:$lhs, RC:$rhs), |
| 1034 | (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>; |
| 1035 | def : Pat<(setne RC:$lhs, RC:$rhs), |
| 1036 | (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>; |
| 1037 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1038 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1039 | multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 1040 | def : Pat<(setle RC:$lhs, RC:$rhs), |
| 1041 | (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>; |
| 1042 | def : Pat<(setule RC:$lhs, RC:$rhs), |
| 1043 | (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>; |
| 1044 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1045 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1046 | multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 1047 | def : Pat<(setgt RC:$lhs, RC:$rhs), |
| 1048 | (SLTOp RC:$rhs, RC:$lhs)>; |
| 1049 | def : Pat<(setugt RC:$lhs, RC:$rhs), |
| 1050 | (SLTuOp RC:$rhs, RC:$lhs)>; |
| 1051 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1052 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1053 | multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
| 1054 | def : Pat<(setge RC:$lhs, RC:$rhs), |
| 1055 | (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>; |
| 1056 | def : Pat<(setuge RC:$lhs, RC:$rhs), |
| 1057 | (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>; |
| 1058 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1059 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1060 | multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp, |
| 1061 | Instruction SLTiuOp> { |
| 1062 | def : Pat<(setge RC:$lhs, immSExt16:$rhs), |
| 1063 | (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1064 | def : Pat<(setuge RC:$lhs, immSExt16:$rhs), |
| 1065 | (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1066 | } |
| 1067 | |
| 1068 | defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>; |
| 1069 | defm : SetlePats<CPURegs, SLT, SLTu>; |
| 1070 | defm : SetgtPats<CPURegs, SLT, SLTu>; |
| 1071 | defm : SetgePats<CPURegs, SLT, SLTu>; |
| 1072 | defm : SetgeImmPats<CPURegs, SLTi, SLTiu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1073 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1074 | // select MipsDynAlloc |
| 1075 | def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>; |
| 1076 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1077 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1078 | // Floating Point Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1079 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1080 | |
| 1081 | include "MipsInstrFPU.td" |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 1082 | include "Mips64InstrInfo.td" |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1083 | include "MipsCondMov.td" |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1084 | |