blob: 7bf2693ef6c7b241b64e7ebab073605ffc9c998c [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
25#include <iostream>
26
27using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
35 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
36 MF.addLiveIn(PReg, VReg);
37 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
44 setSetCCResultType(MVT::i64);
45 setSetCCResultContents(ZeroOrOneSetCCResult);
46
Chris Lattner111c2fa2006-10-06 22:46:51 +000047 setUsesGlobalOffsetTable(true);
48
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000049 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000050 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
51 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000052
Evan Chengc5484282006-10-04 00:56:09 +000053 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
54 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
55
56 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
57 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
58
59 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
60 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
61 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000062
63 setStoreXAction(MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000064
Evan Chengc35497f2006-10-30 08:02:39 +000065 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
66 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000067 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000069
Andrew Lenharth7794bd32006-06-27 23:19:14 +000070 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
71
Chris Lattner3e2bafd2005-09-28 22:29:17 +000072 setOperationAction(ISD::FREM, MVT::f32, Expand);
73 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000074
75 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000076 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000077 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
78 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
79
Andrew Lenharth120ab482005-09-29 22:54:56 +000080 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000081 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
83 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
84 }
Nate Begemand88fc032006-01-14 03:14:10 +000085 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000086 setOperationAction(ISD::ROTL , MVT::i64, Expand);
87 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000088
Andrew Lenharth53d89702005-12-25 01:34:27 +000089 setOperationAction(ISD::SREM , MVT::i64, Custom);
90 setOperationAction(ISD::UREM , MVT::i64, Custom);
91 setOperationAction(ISD::SDIV , MVT::i64, Custom);
92 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000093
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000094 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
95 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
96 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
97
98 // We don't support sin/cos/sqrt
99 setOperationAction(ISD::FSIN , MVT::f64, Expand);
100 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000103
104 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000105 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000106
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000107 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000108
109 // We don't have line number support yet.
110 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000111 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
112 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000113
114 // Not implemented yet.
115 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
116 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000117 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
118
Andrew Lenharth53d89702005-12-25 01:34:27 +0000119 // We want to legalize GlobalAddress and ConstantPool and
120 // ExternalSymbols nodes into the appropriate instructions to
121 // materialize the address.
122 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
123 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
124 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000125
Andrew Lenharth0e538792006-01-25 21:54:38 +0000126 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000127 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000128 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000129 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000130 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000131
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000132 setOperationAction(ISD::RET, MVT::Other, Custom);
133
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000134 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000135 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000136
Andrew Lenharth739027e2006-01-16 21:22:38 +0000137 setStackPointerRegisterToSaveRestore(Alpha::R30);
138
Chris Lattner08a90222006-01-29 06:25:22 +0000139 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
140 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000141 addLegalFPImmediate(+0.0); //F31
142 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000143
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000144 setJumpBufSize(272);
145 setJumpBufAlignment(16);
146
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000147 computeRegisterProperties();
148
149 useITOF = TM.getSubtarget<AlphaSubtarget>().hasF2I();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000150}
151
Andrew Lenharth84a06052006-01-16 19:53:25 +0000152const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
153 switch (Opcode) {
154 default: return 0;
155 case AlphaISD::ITOFT_: return "Alpha::ITOFT_";
156 case AlphaISD::FTOIT_: return "Alpha::FTOIT_";
157 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
158 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
159 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
160 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
161 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
162 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000163 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000164 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000165 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000166 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000167 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
168 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000169 }
170}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000171
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000172static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
173 MVT::ValueType PtrVT = Op.getValueType();
174 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
175 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
176 SDOperand Zero = DAG.getConstant(0, PtrVT);
177
178 const TargetMachine &TM = DAG.getTarget();
179
180 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000181 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000182 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
183 return Lo;
184}
185
Chris Lattnere21492b2006-08-11 17:19:54 +0000186//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
187//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000188
189//For now, just use variable size stack frame format
190
191//In a standard call, the first six items are passed in registers $16
192//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
193//of argument-to-register correspondence.) The remaining items are
194//collected in a memory argument list that is a naturally aligned
195//array of quadwords. In a standard call, this list, if present, must
196//be passed at 0(SP).
197//7 ... n 0(SP) ... (n-7)*8(SP)
198
199// //#define FP $15
200// //#define RA $26
201// //#define PV $27
202// //#define GP $29
203// //#define SP $30
204
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000205static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
206 int &VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000207 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000208 MachineFunction &MF = DAG.getMachineFunction();
209 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000210 SSARegMap *RegMap = MF.getSSARegMap();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000212 SDOperand Root = Op.getOperand(0);
213
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000214 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
215 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000216
Andrew Lenharthf71df332005-09-04 06:12:19 +0000217 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000219 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000220 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000221
222 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000223 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000224 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
225 SDOperand ArgVal;
226
227 if (ArgNo < 6) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228 unsigned Vreg;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000229 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000230 default:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000231 std::cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000232 abort();
233 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000234 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
235 &Alpha::F8RCRegClass);
236 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000237 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000238 case MVT::f32:
239 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
240 &Alpha::F4RCRegClass);
241 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
242 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000243 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000244 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
245 &Alpha::GPRCRegClass);
246 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000247 break;
248 }
249 } else { //more args
250 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000251 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000252
253 // Create the SelectionDAG nodes corresponding to a load
254 //from this parameter
255 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000256 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000257 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000258 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000259 }
260
261 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000262 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
263 if (isVarArg) {
264 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000265 std::vector<SDOperand> LS;
266 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000267 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000268 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
269 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000270 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
271 if (i == 0) VarArgsBase = FI;
272 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000273 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000274
Chris Lattnerf2cded72005-09-13 19:03:13 +0000275 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000276 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
277 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000278 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
279 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000280 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000281 }
282
283 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000284 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000285 }
286
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000287 ArgValues.push_back(Root);
288
289 // Return the new list of results.
290 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
291 Op.Val->value_end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000292 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000293}
294
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000295static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000296 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Chris Lattnere21492b2006-08-11 17:19:54 +0000297 DAG.getNode(AlphaISD::GlobalRetAddr,
298 MVT::i64),
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000299 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000300 switch (Op.getNumOperands()) {
301 default:
302 assert(0 && "Do not know how to return this many arguments!");
303 abort();
304 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000305 break;
306 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000307 case 3: {
308 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
309 unsigned ArgReg;
310 if (MVT::isInteger(ArgVT))
311 ArgReg = Alpha::R0;
312 else {
313 assert(MVT::isFloatingPoint(ArgVT));
314 ArgReg = Alpha::F0;
315 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000316 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000317 if(DAG.getMachineFunction().liveout_empty())
318 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000319 break;
320 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000321 }
322 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000323}
324
325std::pair<SDOperand, SDOperand>
326AlphaTargetLowering::LowerCallTo(SDOperand Chain,
327 const Type *RetTy, bool isVarArg,
328 unsigned CallingConv, bool isTailCall,
329 SDOperand Callee, ArgListTy &Args,
330 SelectionDAG &DAG) {
331 int NumBytes = 0;
332 if (Args.size() > 6)
333 NumBytes = (Args.size() - 6) * 8;
334
Chris Lattner94dd2922006-02-13 09:00:43 +0000335 Chain = DAG.getCALLSEQ_START(Chain,
336 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000337 std::vector<SDOperand> args_to_use;
338 for (unsigned i = 0, e = Args.size(); i != e; ++i)
339 {
340 switch (getValueType(Args[i].second)) {
341 default: assert(0 && "Unexpected ValueType for argument!");
342 case MVT::i1:
343 case MVT::i8:
344 case MVT::i16:
345 case MVT::i32:
346 // Promote the integer to 64 bits. If the input type is signed use a
347 // sign extend, otherwise use a zero extend.
348 if (Args[i].second->isSigned())
349 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
350 else
351 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
352 break;
353 case MVT::i64:
354 case MVT::f64:
355 case MVT::f32:
356 break;
357 }
358 args_to_use.push_back(Args[i].first);
359 }
360
361 std::vector<MVT::ValueType> RetVals;
362 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000363 MVT::ValueType ActualRetTyVT = RetTyVT;
364 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
365 ActualRetTyVT = MVT::i64;
366
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000367 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000368 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000369 RetVals.push_back(MVT::Other);
370
Chris Lattner2d90bd52006-01-27 23:39:00 +0000371 std::vector<SDOperand> Ops;
372 Ops.push_back(Chain);
373 Ops.push_back(Callee);
374 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000375 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000376 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
377 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
378 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000379 SDOperand RetVal = TheCall;
380
381 if (RetTyVT != ActualRetTyVT) {
382 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
383 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
384 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
385 }
386
387 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000388}
389
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000390static int getUID()
391{
392 static int id = 0;
393 return ++id;
394}
395
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000396/// LowerOperation - Provide custom lowering hooks for some operations.
397///
398SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
399 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000400 default: assert(0 && "Wasn't expecting to be able to lower this!");
401 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
402 VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000403 VarArgsOffset);
404
405 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000406 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
407
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000408 case ISD::SINT_TO_FP: {
409 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
410 "Unhandled SINT_TO_FP type in custom expander!");
411 SDOperand LD;
412 bool isDouble = MVT::f64 == Op.getValueType();
413 if (useITOF) {
414 LD = DAG.getNode(AlphaISD::ITOFT_, MVT::f64, Op.getOperand(0));
415 } else {
416 int FrameIdx =
417 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
418 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng786225a2006-10-05 23:01:46 +0000419 SDOperand ST = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000420 Op.getOperand(0), FI, NULL, 0);
Evan Cheng466685d2006-10-09 20:57:25 +0000421 LD = DAG.getLoad(MVT::f64, ST, FI, NULL, 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000422 }
423 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
424 isDouble?MVT::f64:MVT::f32, LD);
425 return FP;
426 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000427 case ISD::FP_TO_SINT: {
428 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
429 SDOperand src = Op.getOperand(0);
430
431 if (!isDouble) //Promote
432 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
433
434 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
435
436 if (useITOF) {
437 return DAG.getNode(AlphaISD::FTOIT_, MVT::i64, src);
438 } else {
439 int FrameIdx =
440 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
441 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000442 SDOperand ST = DAG.getStore(DAG.getEntryNode(), src, FI, NULL, 0);
Evan Cheng466685d2006-10-09 20:57:25 +0000443 return DAG.getLoad(MVT::i64, ST, FI, NULL, 0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000444 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000445 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000446 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000447 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000448 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000449 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000450
451 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000452 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000453 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
454 return Lo;
455 }
456 case ISD::GlobalAddress: {
457 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
458 GlobalValue *GV = GSDN->getGlobal();
459 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
460
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000461 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
462 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000463 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000464 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000465 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
466 return Lo;
467 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000468 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
469 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000470 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000471 case ISD::ExternalSymbol: {
472 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000473 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
474 ->getSymbol(), MVT::i64),
475 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000476 }
477
Andrew Lenharth53d89702005-12-25 01:34:27 +0000478 case ISD::UREM:
479 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000480 //Expand only on constant case
481 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
482 MVT::ValueType VT = Op.Val->getValueType(0);
483 unsigned Opc = Op.Val->getOpcode() == ISD::UREM ? ISD::UDIV : ISD::SDIV;
484 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000485 BuildUDIV(Op.Val, DAG, NULL) :
486 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000487 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
488 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
489 return Tmp1;
490 }
491 //fall through
492 case ISD::SDIV:
493 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000494 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000495 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000496 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
497 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000498 const char* opstr = 0;
499 switch(Op.getOpcode()) {
500 case ISD::UREM: opstr = "__remqu"; break;
501 case ISD::SREM: opstr = "__remq"; break;
502 case ISD::UDIV: opstr = "__divqu"; break;
503 case ISD::SDIV: opstr = "__divq"; break;
504 }
505 SDOperand Tmp1 = Op.getOperand(0),
506 Tmp2 = Op.getOperand(1),
507 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
508 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
509 }
510 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000511
Nate Begemanacc398c2006-01-25 18:21:52 +0000512 case ISD::VAARG: {
513 SDOperand Chain = Op.getOperand(0);
514 SDOperand VAListP = Op.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000515 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000516
Evan Cheng466685d2006-10-09 20:57:25 +0000517 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS->getValue(),
518 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000519 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
520 DAG.getConstant(8, MVT::i64));
521 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000522 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
524 if (MVT::isFloatingPoint(Op.getValueType()))
525 {
526 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
527 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
528 DAG.getConstant(8*6, MVT::i64));
529 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
530 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
531 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
532 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000533
Nate Begemanacc398c2006-01-25 18:21:52 +0000534 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
535 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000536 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
537 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000538
539 SDOperand Result;
540 if (Op.getValueType() == MVT::i32)
541 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000542 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 else
Evan Cheng466685d2006-10-09 20:57:25 +0000544 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 return Result;
546 }
547 case ISD::VACOPY: {
548 SDOperand Chain = Op.getOperand(0);
549 SDOperand DestP = Op.getOperand(1);
550 SDOperand SrcP = Op.getOperand(2);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000551 SrcValueSDNode *DestS = cast<SrcValueSDNode>(Op.getOperand(3));
Evan Cheng466685d2006-10-09 20:57:25 +0000552 SrcValueSDNode *SrcS = cast<SrcValueSDNode>(Op.getOperand(4));
Nate Begemanacc398c2006-01-25 18:21:52 +0000553
Evan Cheng466685d2006-10-09 20:57:25 +0000554 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
555 SrcS->getValue(), SrcS->getOffset());
Evan Cheng8b2794a2006-10-13 21:14:26 +0000556 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS->getValue(),
557 DestS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000558 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
559 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000560 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
562 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000563 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000564 }
565 case ISD::VASTART: {
566 SDOperand Chain = Op.getOperand(0);
567 SDOperand VAListP = Op.getOperand(1);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000568 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(3));
Nate Begemanacc398c2006-01-25 18:21:52 +0000569
570 // vastart stores the address of the VarArgsBase and VarArgsOffset
571 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000572 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS->getValue(),
573 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000574 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
575 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000576 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
577 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000578 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000579 }
580
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000581 return SDOperand();
582}
Nate Begeman0aed7842006-01-28 03:14:31 +0000583
584SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
585 SelectionDAG &DAG) {
586 assert(Op.getValueType() == MVT::i32 &&
587 Op.getOpcode() == ISD::VAARG &&
588 "Unknown node to custom promote!");
589
590 // The code in LowerOperation already handles i32 vaarg
591 return LowerOperation(Op, DAG);
592}
Andrew Lenharth17255992006-06-21 13:37:27 +0000593
594
595//Inline Asm
596
597/// getConstraintType - Given a constraint letter, return the type of
598/// constraint it is for this target.
599AlphaTargetLowering::ConstraintType
600AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
601 switch (ConstraintLetter) {
602 default: break;
603 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000604 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000605 return C_RegisterClass;
606 }
607 return TargetLowering::getConstraintType(ConstraintLetter);
608}
609
610std::vector<unsigned> AlphaTargetLowering::
611getRegClassForInlineAsmConstraint(const std::string &Constraint,
612 MVT::ValueType VT) const {
613 if (Constraint.size() == 1) {
614 switch (Constraint[0]) {
615 default: break; // Unknown constriant letter
616 case 'f':
617 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
618 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
619 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
620 Alpha::F9 , Alpha::F10, Alpha::F11,
621 Alpha::F12, Alpha::F13, Alpha::F14,
622 Alpha::F15, Alpha::F16, Alpha::F17,
623 Alpha::F18, Alpha::F19, Alpha::F20,
624 Alpha::F21, Alpha::F22, Alpha::F23,
625 Alpha::F24, Alpha::F25, Alpha::F26,
626 Alpha::F27, Alpha::F28, Alpha::F29,
627 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000628 case 'r':
629 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
630 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
631 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
632 Alpha::R9 , Alpha::R10, Alpha::R11,
633 Alpha::R12, Alpha::R13, Alpha::R14,
634 Alpha::R15, Alpha::R16, Alpha::R17,
635 Alpha::R18, Alpha::R19, Alpha::R20,
636 Alpha::R21, Alpha::R22, Alpha::R23,
637 Alpha::R24, Alpha::R25, Alpha::R26,
638 Alpha::R27, Alpha::R28, Alpha::R29,
639 Alpha::R30, Alpha::R31, 0);
640
Andrew Lenharth17255992006-06-21 13:37:27 +0000641 }
642 }
643
644 return std::vector<unsigned>();
645}