blob: 63866e76daccfa3adcd2bb0d75e8cbd302e97043 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
18#include "X86Subtarget.h"
19#include "X86RegisterInfo.h"
Gordon Henriksen18ace102008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
22#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindoladdb88da2007-08-31 15:06:30 +000023#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024
25namespace llvm {
26 namespace X86ISD {
27 // X86 Specific DAG Nodes
28 enum NodeType {
29 // Start the numbering where the builtin ops leave off.
30 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
31
Evan Cheng48679f42007-12-14 02:13:44 +000032 /// BSF - Bit scan forward.
33 /// BSR - Bit scan reverse.
34 BSF,
35 BSR,
36
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 /// SHLD, SHRD - Double shift instructions. These correspond to
38 /// X86::SHLDxx and X86::SHRDxx instructions.
39 SHLD,
40 SHRD,
41
42 /// FAND - Bitwise logical AND of floating point values. This corresponds
43 /// to X86::ANDPS or X86::ANDPD.
44 FAND,
45
46 /// FOR - Bitwise logical OR of floating point values. This corresponds
47 /// to X86::ORPS or X86::ORPD.
48 FOR,
49
50 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
51 /// to X86::XORPS or X86::XORPD.
52 FXOR,
53
54 /// FSRL - Bitwise logical right shift of floating point values. These
55 /// corresponds to X86::PSRLDQ.
56 FSRL,
57
58 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
59 /// integer source in memory and FP reg result. This corresponds to the
60 /// X86::FILD*m instructions. It has three inputs (token chain, address,
61 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
62 /// also produces a flag).
63 FILD,
64 FILD_FLAG,
65
66 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
67 /// integer destination in memory and a FP reg source. This corresponds
68 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
69 /// has two inputs (token chain and address) and two outputs (int value
70 /// and token chain).
71 FP_TO_INT16_IN_MEM,
72 FP_TO_INT32_IN_MEM,
73 FP_TO_INT64_IN_MEM,
74
75 /// FLD - This instruction implements an extending load to FP stack slots.
76 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
77 /// operand, ptr to load from, and a ValueType node indicating the type
78 /// to load to.
79 FLD,
80
81 /// FST - This instruction implements a truncating store to FP stack
82 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
83 /// chain operand, value to store, address, and a ValueType to store it
84 /// as.
85 FST,
86
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 /// CALL/TAILCALL - These operations represent an abstract X86 call
88 /// instruction, which includes a bunch of information. In particular the
89 /// operands of these node are:
90 ///
91 /// #0 - The incoming token chain
92 /// #1 - The callee
93 /// #2 - The number of arg bytes the caller pushes on the stack.
94 /// #3 - The number of arg bytes the callee pops off the stack.
95 /// #4 - The value to pass in AL/AX/EAX (optional)
96 /// #5 - The value to pass in DL/DX/EDX (optional)
97 ///
98 /// The result values of these nodes are:
99 ///
100 /// #0 - The outgoing token chain
101 /// #1 - The first register result value (optional)
102 /// #2 - The second register result value (optional)
103 ///
104 /// The CALL vs TAILCALL distinction boils down to whether the callee is
105 /// known not to modify the caller's stack frame, as is standard with
106 /// LLVM.
107 CALL,
108 TAILCALL,
109
110 /// RDTSC_DAG - This operation implements the lowering for
111 /// readcyclecounter
112 RDTSC_DAG,
113
114 /// X86 compare and logical compare instructions.
Evan Cheng904febe2007-09-17 17:42:53 +0000115 CMP, COMI, UCOMI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116
117 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
118 /// operand produced by a CMP instruction.
119 SETCC,
120
121 /// X86 conditional moves. Operand 1 and operand 2 are the two values
122 /// to select from (operand 1 is a R/W operand). Operand 3 is the
123 /// condition code, and operand 4 is the flag operand produced by a CMP
124 /// or TEST instruction. It also writes a flag result.
125 CMOV,
126
127 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
128 /// is the block to branch if condition is true, operand 3 is the
129 /// condition code, and operand 4 is the flag operand produced by a CMP
130 /// or TEST instruction.
131 BRCOND,
132
133 /// Return with a flag operand. Operand 1 is the chain operand, operand
134 /// 2 is the number of bytes of stack to pop.
135 RET_FLAG,
136
137 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
138 REP_STOS,
139
140 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
141 REP_MOVS,
142
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
144 /// at function entry, used for PIC code.
145 GlobalBaseReg,
146
147 /// Wrapper - A wrapper node for TargetConstantPool,
148 /// TargetExternalSymbol, and TargetGlobalAddress.
149 Wrapper,
150
151 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
152 /// relative displacements.
153 WrapperRIP,
154
Nate Begemand77e59e2008-02-11 04:19:36 +0000155 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
156 /// i32, corresponds to X86::PEXTRB.
157 PEXTRB,
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
160 /// i32, corresponds to X86::PEXTRW.
161 PEXTRW,
162
Nate Begemand77e59e2008-02-11 04:19:36 +0000163 /// INSERTPS - Insert any element of a 4 x float vector into any element
164 /// of a destination 4 x floatvector.
165 INSERTPS,
166
167 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
168 /// corresponds to X86::PINSRB.
169 PINSRB,
170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRW.
173 PINSRW,
174
175 /// FMAX, FMIN - Floating point max and min.
176 ///
177 FMAX, FMIN,
178
179 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
180 /// approximation. Note that these typically require refinement
181 /// in order to obtain suitable precision.
182 FRSQRT, FRCP,
183
Evan Cheng40ee6e52008-05-08 00:57:18 +0000184 // TLSADDR, THREAThread - Thread Local Storage.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 TLSADDR, THREAD_POINTER,
186
Evan Cheng40ee6e52008-05-08 00:57:18 +0000187 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000188 EH_RETURN,
189
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000190 /// TC_RETURN - Tail call return.
191 /// operand #0 chain
192 /// operand #1 callee (register or absolute)
193 /// operand #2 stack adjustment
194 /// operand #3 optional in flag
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000195 TC_RETURN,
196
Evan Cheng40ee6e52008-05-08 00:57:18 +0000197 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000198 LCMPXCHG_DAG,
Andrew Lenharth81580822008-03-05 01:15:49 +0000199 LCMPXCHG8_DAG,
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000200
Evan Cheng40ee6e52008-05-08 00:57:18 +0000201 // FNSTCW16m - Store FP control world into i16 memory.
202 FNSTCW16m,
203
Evan Chenge9b9c672008-05-09 21:53:03 +0000204 // VZEXT_MOVL - Vector move low and zero extend.
205 VZEXT_MOVL,
206
207 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengdea99362008-05-29 08:22:04 +0000208 VZEXT_LOAD,
209
210 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman03605a02008-07-17 16:51:19 +0000211 VSHL, VSRL,
212
213 // CMPPD, CMPPS - Vector double/float comparison.
214 CMPPD, CMPPS,
215
216 // PCMP* - Vector integer comparisons.
217 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
218 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 };
220 }
221
Evan Cheng931a8f42008-01-29 19:34:22 +0000222 /// Define some predicates that are used for node matching.
223 namespace X86 {
224 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
225 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
226 bool isPSHUFDMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227
Evan Cheng931a8f42008-01-29 19:34:22 +0000228 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
229 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
230 bool isPSHUFHWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231
Evan Cheng931a8f42008-01-29 19:34:22 +0000232 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
233 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
234 bool isPSHUFLWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235
Evan Cheng931a8f42008-01-29 19:34:22 +0000236 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
237 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
238 bool isSHUFPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239
Evan Cheng931a8f42008-01-29 19:34:22 +0000240 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
241 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
242 bool isMOVHLPSMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243
Evan Cheng931a8f42008-01-29 19:34:22 +0000244 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
245 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
246 /// <2, 3, 2, 3>
247 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248
Evan Cheng931a8f42008-01-29 19:34:22 +0000249 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
250 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
251 bool isMOVLPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252
Evan Cheng931a8f42008-01-29 19:34:22 +0000253 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
254 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
255 /// as well as MOVLHPS.
256 bool isMOVHPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257
Evan Cheng931a8f42008-01-29 19:34:22 +0000258 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
259 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
260 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
Evan Cheng931a8f42008-01-29 19:34:22 +0000262 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
263 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
264 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
Evan Cheng931a8f42008-01-29 19:34:22 +0000266 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
267 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
268 /// <0, 0, 1, 1>
269 bool isUNPCKL_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270
Evan Cheng931a8f42008-01-29 19:34:22 +0000271 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
272 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
273 /// <2, 2, 3, 3>
274 bool isUNPCKH_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275
Evan Cheng931a8f42008-01-29 19:34:22 +0000276 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
277 /// specifies a shuffle of elements that is suitable for input to MOVSS,
278 /// MOVSD, and MOVD, i.e. setting the lowest element.
279 bool isMOVLMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280
Evan Cheng931a8f42008-01-29 19:34:22 +0000281 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
282 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
283 bool isMOVSHDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284
Evan Cheng931a8f42008-01-29 19:34:22 +0000285 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
286 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
287 bool isMOVSLDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
Evan Cheng931a8f42008-01-29 19:34:22 +0000289 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
290 /// specifies a splat of a single element.
291 bool isSplatMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292
Evan Cheng931a8f42008-01-29 19:34:22 +0000293 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
294 /// specifies a splat of zero element.
295 bool isSplatLoMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296
Evan Cheng931a8f42008-01-29 19:34:22 +0000297 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
298 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
299 /// instructions.
300 unsigned getShuffleSHUFImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
Evan Cheng931a8f42008-01-29 19:34:22 +0000302 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
303 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
304 /// instructions.
305 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306
Evan Cheng931a8f42008-01-29 19:34:22 +0000307 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
308 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
309 /// instructions.
310 unsigned getShufflePSHUFLWImmediate(SDNode *N);
311 }
312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 //===--------------------------------------------------------------------===//
314 // X86TargetLowering - X86 Implementation of the TargetLowering interface
315 class X86TargetLowering : public TargetLowering {
316 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
317 int RegSaveFrameIndex; // X86-64 vararg func register save area.
318 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
319 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
321 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000322
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000324 explicit X86TargetLowering(X86TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325
Evan Cheng6fb06762007-11-09 01:32:10 +0000326 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
327 /// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000328 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000329 SelectionDAG &DAG) const;
330
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 // Return the number of bytes that a function should pop when it returns (in
332 // addition to the space used by the return address).
333 //
334 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
335
336 // Return the number of bytes that the caller reserves for arguments passed
337 // to this function.
338 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
339
340 /// getStackPtrReg - Return the stack pointer register we are using: either
341 /// ESP or RSP.
342 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng5a67b812008-01-23 23:17:41 +0000343
344 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
345 /// function arguments in the caller parameter area. For X86, aggregates
346 /// that contains are placed at 16-byte boundaries while the rest are at
347 /// 4-byte boundaries.
348 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Cheng8c590372008-05-15 08:39:06 +0000349
350 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000351 /// and store operations as a result of memset, memcpy, and memmove
352 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000353 /// determining it.
354 virtual
Duncan Sands92c43912008-06-06 12:08:01 +0000355 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
356 bool isSrcConst, bool isSrcStr) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357
358 /// LowerOperation - Provide custom lowering hooks for some operations.
359 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000360 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361
Duncan Sandsac496a12008-07-04 11:47:58 +0000362 /// ReplaceNodeResults - Replace a node with an illegal result type
363 /// with a new node built out of custom code.
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000364 ///
Duncan Sandsac496a12008-07-04 11:47:58 +0000365 virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000366
367
Dan Gohman8181bd12008-07-27 21:46:04 +0000368 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369
Evan Chenge637db12008-01-30 18:18:23 +0000370 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
371 MachineBasicBlock *MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372
Mon P Wang078a62d2008-05-05 19:05:59 +0000373
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 /// getTargetNodeName - This method returns the name of a target specific
375 /// DAG node.
376 virtual const char *getTargetNodeName(unsigned Opcode) const;
377
Scott Michel502151f2008-03-10 15:42:14 +0000378 /// getSetCCResultType - Return the ISD::SETCC ValueType
Dan Gohman8181bd12008-07-27 21:46:04 +0000379 virtual MVT getSetCCResultType(const SDValue &) const;
Scott Michel502151f2008-03-10 15:42:14 +0000380
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
382 /// in Mask are known to be either zero or one and return them in the
383 /// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +0000384 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000385 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000386 APInt &KnownZero,
387 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 const SelectionDAG &DAG,
389 unsigned Depth = 0) const;
Evan Chengef7be082008-05-12 19:56:52 +0000390
391 virtual bool
392 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393
Dan Gohman8181bd12008-07-27 21:46:04 +0000394 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395
396 ConstraintType getConstraintType(const std::string &Constraint) const;
397
398 std::vector<unsigned>
399 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000400 MVT VT) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000401
Duncan Sands92c43912008-06-06 12:08:01 +0000402 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesene99fc902008-01-29 02:21:21 +0000403
Chris Lattnera531abc2007-08-25 00:47:38 +0000404 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
405 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +0000406 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +0000407 char ConstraintLetter,
Dan Gohman8181bd12008-07-27 21:46:04 +0000408 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +0000409 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410
411 /// getRegForInlineAsmConstraint - Given a physical register constraint
412 /// (e.g. {edx}), return the register number and the register class for the
413 /// register. This should only be used for C_Register constraints. On
414 /// error, this returns a register number of 0.
415 std::pair<unsigned, const TargetRegisterClass*>
416 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000417 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418
419 /// isLegalAddressingMode - Return true if the addressing mode represented
420 /// by AM is legal for this target, for a load/store of the specified type.
421 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
422
Evan Cheng27a820a2007-10-26 01:56:11 +0000423 /// isTruncateFree - Return true if it's free to truncate a value of
424 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
425 /// register EAX to i16 by referencing its sub-register AX.
426 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands92c43912008-06-06 12:08:01 +0000427 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Evan Cheng27a820a2007-10-26 01:56:11 +0000428
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 /// isShuffleMaskLegal - Targets can use this to indicate that they only
430 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
431 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
432 /// values are assumed to be legal.
Dan Gohman8181bd12008-07-27 21:46:04 +0000433 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
435 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
436 /// used by Targets can use this to indicate if there is a suitable
437 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
438 /// pool entry.
Dan Gohman8181bd12008-07-27 21:46:04 +0000439 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +0000440 MVT EVT, SelectionDAG &DAG) const;
Evan Cheng35190fd2008-03-05 01:30:59 +0000441
442 /// ShouldShrinkFPConstant - If true, then instruction selection should
443 /// seek to shrink the FP constant of the specified type to a smaller type
444 /// in order to save space and / or reduce runtime.
Duncan Sands92c43912008-06-06 12:08:01 +0000445 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng35190fd2008-03-05 01:30:59 +0000446 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
447 // expensive than a straight movsd. On the other hand, it's important to
448 // shrink long double fp constant since fldt is very slow.
449 return !X86ScalarSSEf64 || VT == MVT::f80;
450 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000451
452 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
453 /// for tail call optimization. Target which want to do tail call
454 /// optimization should implement this function.
Dan Gohman8181bd12008-07-27 21:46:04 +0000455 virtual bool IsEligibleForTailCallOptimization(SDValue Call,
456 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000457 SelectionDAG &DAG) const;
458
Dan Gohmane8b391e2008-04-12 04:36:06 +0000459 virtual const X86Subtarget* getSubtarget() {
460 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000461 }
462
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000463 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
464 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands92c43912008-06-06 12:08:01 +0000465 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000466 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
467 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
468 }
469
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 private:
471 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
472 /// make the right decision when generating code for different targets.
473 const X86Subtarget *Subtarget;
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000474 const X86RegisterInfo *RegInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475
476 /// X86StackPtr - X86 physical register used as stack ptr.
477 unsigned X86StackPtr;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000478
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000479 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
480 /// floating point ops.
481 /// When SSE is available, use it for f32 operations.
482 /// When SSE2 is available, use it for f64 operations.
483 bool X86ScalarSSEf32;
484 bool X86ScalarSSEf64;
Evan Cheng931a8f42008-01-29 19:34:22 +0000485
Dan Gohman8181bd12008-07-27 21:46:04 +0000486 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, SDNode*TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng931a8f42008-01-29 19:34:22 +0000488
Dan Gohman8181bd12008-07-27 21:46:04 +0000489 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000490 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman8181bd12008-07-27 21:46:04 +0000491 unsigned CC, SDValue Root, unsigned i);
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000492
Dan Gohman8181bd12008-07-27 21:46:04 +0000493 SDValue LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
494 const SDValue &StackPtr,
495 const CCValAssign &VA, SDValue Chain,
496 SDValue Arg);
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000497
Gordon Henriksen18ace102008-01-05 16:56:59 +0000498 // Call lowering helpers.
Dan Gohman8181bd12008-07-27 21:46:04 +0000499 bool IsCalleePop(SDValue Op);
Arnold Schwaighofer87f75262008-02-26 22:21:54 +0000500 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
501 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Dan Gohman8181bd12008-07-27 21:46:04 +0000502 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
503 SDValue Chain, bool IsTailCall, bool Is64Bit,
Arnold Schwaighofera38df102008-04-12 18:11:06 +0000504 int FPDiff);
Arnold Schwaighofera38df102008-04-12 18:11:06 +0000505
Dan Gohman8181bd12008-07-27 21:46:04 +0000506 CCAssignFn *CCAssignFnForNode(SDValue Op) const;
507 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000508 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
Dan Gohman8181bd12008-07-27 21:46:04 +0000510 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000511 SelectionDAG &DAG);
512
Dan Gohman8181bd12008-07-27 21:46:04 +0000513 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
514 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
515 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
516 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
517 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
518 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
519 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
520 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
521 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
522 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
523 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
524 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
525 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
526 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
527 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
528 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
529 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
530 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
531 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
532 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
533 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
534 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
535 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
536 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
537 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
538 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
539 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
540 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
541 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
542 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
543 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
544 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
545 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
546 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
547 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
548 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
549 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
550 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
551 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
552 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000553 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
554 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000555 SDNode *ExpandATOMIC_CMP_SWAP(SDNode *N, SelectionDAG &DAG);
556 SDNode *ExpandATOMIC_LOAD_SUB(SDNode *N, SelectionDAG &DAG);
Mon P Wang078a62d2008-05-05 19:05:59 +0000557
Dan Gohman8181bd12008-07-27 21:46:04 +0000558 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG,
559 SDValue Chain,
560 SDValue Dst, SDValue Src,
561 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +0000562 const Value *DstSV, uint64_t DstSVOff);
Dan Gohman8181bd12008-07-27 21:46:04 +0000563 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG,
564 SDValue Chain,
565 SDValue Dst, SDValue Src,
566 SDValue Size, unsigned Align,
Dan Gohmane8b391e2008-04-12 04:36:06 +0000567 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +0000568 const Value *DstSV, uint64_t DstSVOff,
569 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang078a62d2008-05-05 19:05:59 +0000570
571 /// Utility function to emit atomic bitwise operations (and, or, xor).
572 // It takes the bitwise instruction to expand, the associated machine basic
573 // block, and the associated X86 opcodes for reg/reg and reg/imm.
574 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
575 MachineInstr *BInstr,
576 MachineBasicBlock *BB,
577 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +0000578 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +0000579 unsigned loadOpc,
580 unsigned cxchgOpc,
581 unsigned copyOpc,
582 unsigned notOpc,
583 unsigned EAXreg,
584 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +0000585 bool invSrc = false);
Mon P Wang078a62d2008-05-05 19:05:59 +0000586
587 /// Utility function to emit atomic min and max. It takes the min/max
588 // instruction to expand, the associated basic block, and the associated
589 // cmov opcode for moving the min or max value.
590 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
591 MachineBasicBlock *BB,
592 unsigned cmovOpc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 };
594}
595
596#endif // X86ISELLOWERING_H