Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 24 | #include "llvm/Target/TargetAsmInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 29 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
| 30 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 31 | static inline |
| 32 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 33 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
| 34 | } |
| 35 | |
| 36 | static inline |
| 37 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 38 | return MIB.addReg(0); |
| 39 | } |
| 40 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 42 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | RI(*this, STI) { |
| 44 | } |
| 45 | |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 46 | const TargetRegisterClass *ARMInstrInfo::getPointerRegClass() const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | return &ARM::GPRRegClass; |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 48 | } |
| 49 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 50 | /// Return true if the instruction is a register to register move and |
| 51 | /// leave the source and dest operands in the passed parameters. |
| 52 | /// |
| 53 | bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | unsigned &SrcReg, unsigned &DstReg) const { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 55 | unsigned oc = MI.getOpcode(); |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 56 | switch (oc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | default: |
| 58 | return false; |
| 59 | case ARM::FCPYS: |
| 60 | case ARM::FCPYD: |
| 61 | SrcReg = MI.getOperand(1).getReg(); |
| 62 | DstReg = MI.getOperand(0).getReg(); |
| 63 | return true; |
Evan Cheng | 9f6636f | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 64 | case ARM::MOVr: |
| 65 | case ARM::tMOVr: |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 66 | assert(MI.getDesc().getNumOperands() >= 2 && |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 67 | MI.getOperand(0).isRegister() && |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 68 | MI.getOperand(1).isRegister() && |
| 69 | "Invalid ARM MOV instruction"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | SrcReg = MI.getOperand(1).getReg(); |
| 71 | DstReg = MI.getOperand(0).getReg(); |
| 72 | return true; |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 73 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 74 | } |
Chris Lattner | 578e64a | 2006-10-24 16:47:57 +0000 | [diff] [blame] | 75 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 76 | unsigned ARMInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const{ |
| 77 | switch (MI->getOpcode()) { |
| 78 | default: break; |
| 79 | case ARM::LDR: |
| 80 | if (MI->getOperand(1).isFrameIndex() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 81 | MI->getOperand(2).isRegister() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | MI->getOperand(3).isImmediate() && |
| 83 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 84 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 85 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | return MI->getOperand(0).getReg(); |
| 87 | } |
| 88 | break; |
| 89 | case ARM::FLDD: |
| 90 | case ARM::FLDS: |
| 91 | if (MI->getOperand(1).isFrameIndex() && |
| 92 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 93 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 94 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | return MI->getOperand(0).getReg(); |
| 96 | } |
| 97 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 98 | case ARM::tRestore: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | if (MI->getOperand(1).isFrameIndex() && |
| 100 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 101 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 102 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | return MI->getOperand(0).getReg(); |
| 104 | } |
| 105 | break; |
| 106 | } |
| 107 | return 0; |
| 108 | } |
| 109 | |
| 110 | unsigned ARMInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 111 | switch (MI->getOpcode()) { |
| 112 | default: break; |
| 113 | case ARM::STR: |
| 114 | if (MI->getOperand(1).isFrameIndex() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 115 | MI->getOperand(2).isRegister() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 116 | MI->getOperand(3).isImmediate() && |
| 117 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 118 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 119 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 120 | return MI->getOperand(0).getReg(); |
| 121 | } |
| 122 | break; |
| 123 | case ARM::FSTD: |
| 124 | case ARM::FSTS: |
| 125 | if (MI->getOperand(1).isFrameIndex() && |
| 126 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 127 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 128 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | return MI->getOperand(0).getReg(); |
| 130 | } |
| 131 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 132 | case ARM::tSpill: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | if (MI->getOperand(1).isFrameIndex() && |
| 134 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 135 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 136 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 137 | return MI->getOperand(0).getReg(); |
| 138 | } |
| 139 | break; |
| 140 | } |
| 141 | return 0; |
| 142 | } |
| 143 | |
| 144 | static unsigned getUnindexedOpcode(unsigned Opc) { |
| 145 | switch (Opc) { |
| 146 | default: break; |
| 147 | case ARM::LDR_PRE: |
| 148 | case ARM::LDR_POST: |
| 149 | return ARM::LDR; |
| 150 | case ARM::LDRH_PRE: |
| 151 | case ARM::LDRH_POST: |
| 152 | return ARM::LDRH; |
| 153 | case ARM::LDRB_PRE: |
| 154 | case ARM::LDRB_POST: |
| 155 | return ARM::LDRB; |
| 156 | case ARM::LDRSH_PRE: |
| 157 | case ARM::LDRSH_POST: |
| 158 | return ARM::LDRSH; |
| 159 | case ARM::LDRSB_PRE: |
| 160 | case ARM::LDRSB_POST: |
| 161 | return ARM::LDRSB; |
| 162 | case ARM::STR_PRE: |
| 163 | case ARM::STR_POST: |
| 164 | return ARM::STR; |
| 165 | case ARM::STRH_PRE: |
| 166 | case ARM::STRH_POST: |
| 167 | return ARM::STRH; |
| 168 | case ARM::STRB_PRE: |
| 169 | case ARM::STRB_POST: |
| 170 | return ARM::STRB; |
| 171 | } |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | MachineInstr * |
| 176 | ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 177 | MachineBasicBlock::iterator &MBBI, |
| 178 | LiveVariables &LV) const { |
| 179 | if (!EnableARM3Addr) |
| 180 | return NULL; |
| 181 | |
| 182 | MachineInstr *MI = MBBI; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 183 | unsigned TSFlags = MI->getDesc().TSFlags; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 184 | bool isPre = false; |
| 185 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 186 | default: return NULL; |
| 187 | case ARMII::IndexModePre: |
| 188 | isPre = true; |
| 189 | break; |
| 190 | case ARMII::IndexModePost: |
| 191 | break; |
| 192 | } |
| 193 | |
| 194 | // Try spliting an indexed load / store to a un-indexed one plus an add/sub |
| 195 | // operation. |
| 196 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 197 | if (MemOpc == 0) |
| 198 | return NULL; |
| 199 | |
| 200 | MachineInstr *UpdateMI = NULL; |
| 201 | MachineInstr *MemMI = NULL; |
| 202 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 203 | const TargetInstrDesc &TID = MI->getDesc(); |
| 204 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 205 | bool isLoad = !TID.mayStore(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 207 | const MachineOperand &Base = MI->getOperand(2); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 208 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 209 | unsigned WBReg = WB.getReg(); |
| 210 | unsigned BaseReg = Base.getReg(); |
| 211 | unsigned OffReg = Offset.getReg(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 212 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 213 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | switch (AddrMode) { |
| 215 | default: |
| 216 | assert(false && "Unknown indexed op!"); |
| 217 | return NULL; |
| 218 | case ARMII::AddrMode2: { |
| 219 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 220 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 221 | if (OffReg == 0) { |
| 222 | int SOImmVal = ARM_AM::getSOImmVal(Amt); |
| 223 | if (SOImmVal == -1) |
| 224 | // Can't encode it in a so_imm operand. This transformation will |
| 225 | // add more than 1 instruction. Abandon! |
| 226 | return NULL; |
| 227 | UpdateMI = BuildMI(get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 228 | .addReg(BaseReg).addImm(SOImmVal) |
| 229 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 230 | } else if (Amt != 0) { |
| 231 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 232 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
| 233 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 234 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 235 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | } else |
| 237 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 238 | .addReg(BaseReg).addReg(OffReg) |
| 239 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 240 | break; |
| 241 | } |
| 242 | case ARMII::AddrMode3 : { |
| 243 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 244 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 245 | if (OffReg == 0) |
| 246 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
| 247 | UpdateMI = BuildMI(get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 248 | .addReg(BaseReg).addImm(Amt) |
| 249 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 250 | else |
| 251 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 252 | .addReg(BaseReg).addReg(OffReg) |
| 253 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 254 | break; |
| 255 | } |
| 256 | } |
| 257 | |
| 258 | std::vector<MachineInstr*> NewMIs; |
| 259 | if (isPre) { |
| 260 | if (isLoad) |
| 261 | MemMI = BuildMI(get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 262 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 263 | else |
| 264 | MemMI = BuildMI(get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 265 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | NewMIs.push_back(MemMI); |
| 267 | NewMIs.push_back(UpdateMI); |
| 268 | } else { |
| 269 | if (isLoad) |
| 270 | MemMI = BuildMI(get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 271 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | else |
| 273 | MemMI = BuildMI(get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 274 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 | if (WB.isDead()) |
| 276 | UpdateMI->getOperand(0).setIsDead(); |
| 277 | NewMIs.push_back(UpdateMI); |
| 278 | NewMIs.push_back(MemMI); |
| 279 | } |
| 280 | |
| 281 | // Transfer LiveVariables states, kill / dead info. |
| 282 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 283 | MachineOperand &MO = MI->getOperand(i); |
| 284 | if (MO.isRegister() && MO.getReg() && |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 285 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 286 | unsigned Reg = MO.getReg(); |
| 287 | LiveVariables::VarInfo &VI = LV.getVarInfo(Reg); |
| 288 | if (MO.isDef()) { |
| 289 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 290 | if (MO.isDead()) |
| 291 | LV.addVirtualRegisterDead(Reg, NewMI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 292 | } |
| 293 | if (MO.isUse() && MO.isKill()) { |
| 294 | for (unsigned j = 0; j < 2; ++j) { |
| 295 | // Look at the two new MI's in reverse order. |
| 296 | MachineInstr *NewMI = NewMIs[j]; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 297 | if (!NewMI->readsRegister(Reg)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | continue; |
| 299 | LV.addVirtualRegisterKilled(Reg, NewMI); |
| 300 | if (VI.removeKill(MI)) |
| 301 | VI.Kills.push_back(NewMI); |
| 302 | break; |
| 303 | } |
| 304 | } |
| 305 | } |
| 306 | } |
| 307 | |
| 308 | MFI->insert(MBBI, NewMIs[1]); |
| 309 | MFI->insert(MBBI, NewMIs[0]); |
| 310 | return NewMIs[0]; |
| 311 | } |
| 312 | |
| 313 | // Branch analysis. |
| 314 | bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 315 | MachineBasicBlock *&FBB, |
| 316 | std::vector<MachineOperand> &Cond) const { |
| 317 | // If the block has no terminators, it just falls into the block after it. |
| 318 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 319 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 | return false; |
| 321 | |
| 322 | // Get the last instruction in the block. |
| 323 | MachineInstr *LastInst = I; |
| 324 | |
| 325 | // If there is only one terminator instruction, process it. |
| 326 | unsigned LastOpc = LastInst->getOpcode(); |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 327 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | if (LastOpc == ARM::B || LastOpc == ARM::tB) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 329 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | return false; |
| 331 | } |
| 332 | if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) { |
| 333 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 334 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 335 | Cond.push_back(LastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 336 | Cond.push_back(LastInst->getOperand(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 337 | return false; |
| 338 | } |
| 339 | return true; // Can't handle indirect branch. |
| 340 | } |
| 341 | |
| 342 | // Get the instruction before it if it is a terminator. |
| 343 | MachineInstr *SecondLastInst = I; |
| 344 | |
| 345 | // If there are three terminators, we don't know what sort of block this is. |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 346 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | return true; |
| 348 | |
| 349 | // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it. |
| 350 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 351 | if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) || |
| 352 | (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 353 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 354 | Cond.push_back(SecondLastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 355 | Cond.push_back(SecondLastInst->getOperand(2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 356 | FBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | return false; |
| 358 | } |
| 359 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 360 | // If the block ends with two unconditional branches, handle it. The second |
| 361 | // one is not executed, so remove it. |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 362 | if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) && |
| 363 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 364 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 365 | I = LastInst; |
| 366 | I->eraseFromParent(); |
| 367 | return false; |
| 368 | } |
| 369 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 370 | // Likewise if it ends with a branch table followed by an unconditional branch. |
| 371 | // The branch folder can create these, and we must get rid of them for |
| 372 | // correctness of Thumb constant islands. |
| 373 | if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm || |
| 374 | SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) && |
| 375 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
| 376 | I = LastInst; |
| 377 | I->eraseFromParent(); |
| 378 | return true; |
| 379 | } |
| 380 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 381 | // Otherwise, can't handle this. |
| 382 | return true; |
| 383 | } |
| 384 | |
| 385 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 386 | unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 387 | MachineFunction &MF = *MBB.getParent(); |
| 388 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 389 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 390 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 391 | |
| 392 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 393 | if (I == MBB.begin()) return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | --I; |
| 395 | if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 396 | return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | |
| 398 | // Remove the branch. |
| 399 | I->eraseFromParent(); |
| 400 | |
| 401 | I = MBB.end(); |
| 402 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 403 | if (I == MBB.begin()) return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | --I; |
| 405 | if (I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 406 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | |
| 408 | // Remove the branch. |
| 409 | I->eraseFromParent(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 410 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 | } |
| 412 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 413 | unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 414 | MachineBasicBlock *FBB, |
| 415 | const std::vector<MachineOperand> &Cond) const { |
| 416 | MachineFunction &MF = *MBB.getParent(); |
| 417 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 418 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 419 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 420 | |
| 421 | // Shouldn't be a fall through. |
| 422 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 423 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 424 | "ARM branch conditions have two components!"); |
| 425 | |
| 426 | if (FBB == 0) { |
| 427 | if (Cond.empty()) // Unconditional branch? |
| 428 | BuildMI(&MBB, get(BOpc)).addMBB(TBB); |
| 429 | else |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 430 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 431 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 432 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | // Two-way conditional branch. |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 436 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 437 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | BuildMI(&MBB, get(BOpc)).addMBB(FBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 439 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 442 | void ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 443 | MachineBasicBlock::iterator I, |
| 444 | unsigned DestReg, unsigned SrcReg, |
| 445 | const TargetRegisterClass *DestRC, |
| 446 | const TargetRegisterClass *SrcRC) const { |
| 447 | if (DestRC != SrcRC) { |
| 448 | cerr << "Not yet supported!"; |
| 449 | abort(); |
| 450 | } |
| 451 | |
| 452 | if (DestRC == ARM::GPRRegisterClass) { |
| 453 | MachineFunction &MF = *MBB.getParent(); |
| 454 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 455 | if (AFI->isThumbFunction()) |
| 456 | BuildMI(MBB, I, get(ARM::tMOVr), DestReg).addReg(SrcReg); |
| 457 | else |
| 458 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, get(ARM::MOVr), DestReg) |
| 459 | .addReg(SrcReg))); |
| 460 | } else if (DestRC == ARM::SPRRegisterClass) |
| 461 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYS), DestReg) |
| 462 | .addReg(SrcReg)); |
| 463 | else if (DestRC == ARM::DPRRegisterClass) |
| 464 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYD), DestReg) |
| 465 | .addReg(SrcReg)); |
| 466 | else |
| 467 | abort(); |
| 468 | } |
| 469 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 470 | static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB, |
| 471 | MachineOperand &MO) { |
| 472 | if (MO.isRegister()) |
| 473 | MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit()); |
| 474 | else if (MO.isImmediate()) |
| 475 | MIB = MIB.addImm(MO.getImm()); |
| 476 | else if (MO.isFrameIndex()) |
| 477 | MIB = MIB.addFrameIndex(MO.getIndex()); |
| 478 | else |
| 479 | assert(0 && "Unknown operand for ARMInstrAddOperand!"); |
| 480 | |
| 481 | return MIB; |
| 482 | } |
| 483 | |
| 484 | void ARMInstrInfo:: |
| 485 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 486 | unsigned SrcReg, bool isKill, int FI, |
| 487 | const TargetRegisterClass *RC) const { |
| 488 | if (RC == ARM::GPRRegisterClass) { |
| 489 | MachineFunction &MF = *MBB.getParent(); |
| 490 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 491 | if (AFI->isThumbFunction()) |
| 492 | BuildMI(MBB, I, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill) |
| 493 | .addFrameIndex(FI).addImm(0); |
| 494 | else |
| 495 | AddDefaultPred(BuildMI(MBB, I, get(ARM::STR)) |
| 496 | .addReg(SrcReg, false, false, isKill) |
| 497 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 498 | } else if (RC == ARM::DPRRegisterClass) { |
| 499 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTD)) |
| 500 | .addReg(SrcReg, false, false, isKill) |
| 501 | .addFrameIndex(FI).addImm(0)); |
| 502 | } else { |
| 503 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 504 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTS)) |
| 505 | .addReg(SrcReg, false, false, isKill) |
| 506 | .addFrameIndex(FI).addImm(0)); |
| 507 | } |
| 508 | } |
| 509 | |
| 510 | void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 511 | bool isKill, |
| 512 | SmallVectorImpl<MachineOperand> &Addr, |
| 513 | const TargetRegisterClass *RC, |
| 514 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 515 | unsigned Opc = 0; |
| 516 | if (RC == ARM::GPRRegisterClass) { |
| 517 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 518 | if (AFI->isThumbFunction()) { |
| 519 | Opc = Addr[0].isFrameIndex() ? ARM::tSpill : ARM::tSTR; |
| 520 | MachineInstrBuilder MIB = |
| 521 | BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill); |
| 522 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 523 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 524 | NewMIs.push_back(MIB); |
| 525 | return; |
| 526 | } |
| 527 | Opc = ARM::STR; |
| 528 | } else if (RC == ARM::DPRRegisterClass) { |
| 529 | Opc = ARM::FSTD; |
| 530 | } else { |
| 531 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 532 | Opc = ARM::FSTS; |
| 533 | } |
| 534 | |
| 535 | MachineInstrBuilder MIB = |
| 536 | BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill); |
| 537 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 538 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 539 | AddDefaultPred(MIB); |
| 540 | NewMIs.push_back(MIB); |
| 541 | return; |
| 542 | } |
| 543 | |
| 544 | void ARMInstrInfo:: |
| 545 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 546 | unsigned DestReg, int FI, |
| 547 | const TargetRegisterClass *RC) const { |
| 548 | if (RC == ARM::GPRRegisterClass) { |
| 549 | MachineFunction &MF = *MBB.getParent(); |
| 550 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 551 | if (AFI->isThumbFunction()) |
| 552 | BuildMI(MBB, I, get(ARM::tRestore), DestReg) |
| 553 | .addFrameIndex(FI).addImm(0); |
| 554 | else |
| 555 | AddDefaultPred(BuildMI(MBB, I, get(ARM::LDR), DestReg) |
| 556 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 557 | } else if (RC == ARM::DPRRegisterClass) { |
| 558 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDD), DestReg) |
| 559 | .addFrameIndex(FI).addImm(0)); |
| 560 | } else { |
| 561 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 562 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDS), DestReg) |
| 563 | .addFrameIndex(FI).addImm(0)); |
| 564 | } |
| 565 | } |
| 566 | |
| 567 | void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 568 | SmallVectorImpl<MachineOperand> &Addr, |
| 569 | const TargetRegisterClass *RC, |
| 570 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 571 | unsigned Opc = 0; |
| 572 | if (RC == ARM::GPRRegisterClass) { |
| 573 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 574 | if (AFI->isThumbFunction()) { |
| 575 | Opc = Addr[0].isFrameIndex() ? ARM::tRestore : ARM::tLDR; |
| 576 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 577 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 578 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 579 | NewMIs.push_back(MIB); |
| 580 | return; |
| 581 | } |
| 582 | Opc = ARM::LDR; |
| 583 | } else if (RC == ARM::DPRRegisterClass) { |
| 584 | Opc = ARM::FLDD; |
| 585 | } else { |
| 586 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 587 | Opc = ARM::FLDS; |
| 588 | } |
| 589 | |
| 590 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 591 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 592 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 593 | AddDefaultPred(MIB); |
| 594 | NewMIs.push_back(MIB); |
| 595 | return; |
| 596 | } |
| 597 | |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 598 | bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 599 | MachineBasicBlock::iterator MI, |
| 600 | const std::vector<CalleeSavedInfo> &CSI) const { |
| 601 | MachineFunction &MF = *MBB.getParent(); |
| 602 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 603 | if (!AFI->isThumbFunction() || CSI.empty()) |
| 604 | return false; |
| 605 | |
| 606 | MachineInstrBuilder MIB = BuildMI(MBB, MI, get(ARM::tPUSH)); |
| 607 | for (unsigned i = CSI.size(); i != 0; --i) { |
| 608 | unsigned Reg = CSI[i-1].getReg(); |
| 609 | // Add the callee-saved register as live-in. It's killed at the spill. |
| 610 | MBB.addLiveIn(Reg); |
| 611 | MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/); |
| 612 | } |
| 613 | return true; |
| 614 | } |
| 615 | |
| 616 | bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 617 | MachineBasicBlock::iterator MI, |
| 618 | const std::vector<CalleeSavedInfo> &CSI) const { |
| 619 | MachineFunction &MF = *MBB.getParent(); |
| 620 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 621 | if (!AFI->isThumbFunction() || CSI.empty()) |
| 622 | return false; |
| 623 | |
| 624 | bool isVarArg = AFI->getVarArgsRegSaveSize() > 0; |
| 625 | MachineInstr *PopMI = new MachineInstr(get(ARM::tPOP)); |
| 626 | MBB.insert(MI, PopMI); |
| 627 | for (unsigned i = CSI.size(); i != 0; --i) { |
| 628 | unsigned Reg = CSI[i-1].getReg(); |
| 629 | if (Reg == ARM::LR) { |
| 630 | // Special epilogue for vararg functions. See emitEpilogue |
| 631 | if (isVarArg) |
| 632 | continue; |
| 633 | Reg = ARM::PC; |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 634 | PopMI->setDesc(get(ARM::tPOP_RET)); |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 635 | MBB.erase(MI); |
| 636 | } |
| 637 | PopMI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 638 | } |
| 639 | return true; |
| 640 | } |
| 641 | |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 642 | MachineInstr *ARMInstrInfo::foldMemoryOperand(MachineFunction &MF, |
| 643 | MachineInstr *MI, |
| 644 | SmallVectorImpl<unsigned> &Ops, |
| 645 | int FI) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 646 | if (Ops.size() != 1) return NULL; |
| 647 | |
| 648 | unsigned OpNum = Ops[0]; |
| 649 | unsigned Opc = MI->getOpcode(); |
| 650 | MachineInstr *NewMI = NULL; |
| 651 | switch (Opc) { |
| 652 | default: break; |
| 653 | case ARM::MOVr: { |
| 654 | if (MI->getOperand(4).getReg() == ARM::CPSR) |
| 655 | // If it is updating CPSR, then it cannot be foled. |
| 656 | break; |
| 657 | unsigned Pred = MI->getOperand(2).getImm(); |
| 658 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 659 | if (OpNum == 0) { // move -> store |
| 660 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 661 | NewMI = BuildMI(get(ARM::STR)).addReg(SrcReg).addFrameIndex(FI) |
| 662 | .addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
| 663 | } else { // move -> load |
| 664 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 665 | NewMI = BuildMI(get(ARM::LDR), DstReg).addFrameIndex(FI).addReg(0) |
| 666 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 667 | } |
| 668 | break; |
| 669 | } |
| 670 | case ARM::tMOVr: { |
| 671 | if (OpNum == 0) { // move -> store |
| 672 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 673 | if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg)) |
| 674 | // tSpill cannot take a high register operand. |
| 675 | break; |
| 676 | NewMI = BuildMI(get(ARM::tSpill)).addReg(SrcReg).addFrameIndex(FI) |
| 677 | .addImm(0); |
| 678 | } else { // move -> load |
| 679 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 680 | if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg)) |
| 681 | // tRestore cannot target a high register operand. |
| 682 | break; |
| 683 | NewMI = BuildMI(get(ARM::tRestore), DstReg).addFrameIndex(FI) |
| 684 | .addImm(0); |
| 685 | } |
| 686 | break; |
| 687 | } |
| 688 | case ARM::FCPYS: { |
| 689 | unsigned Pred = MI->getOperand(2).getImm(); |
| 690 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 691 | if (OpNum == 0) { // move -> store |
| 692 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 693 | NewMI = BuildMI(get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI) |
| 694 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 695 | } else { // move -> load |
| 696 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 697 | NewMI = BuildMI(get(ARM::FLDS), DstReg).addFrameIndex(FI) |
| 698 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 699 | } |
| 700 | break; |
| 701 | } |
| 702 | case ARM::FCPYD: { |
| 703 | unsigned Pred = MI->getOperand(2).getImm(); |
| 704 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 705 | if (OpNum == 0) { // move -> store |
| 706 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 707 | NewMI = BuildMI(get(ARM::FSTD)).addReg(SrcReg).addFrameIndex(FI) |
| 708 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 709 | } else { // move -> load |
| 710 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 711 | NewMI = BuildMI(get(ARM::FLDD), DstReg).addFrameIndex(FI) |
| 712 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 713 | } |
| 714 | break; |
| 715 | } |
| 716 | } |
| 717 | |
| 718 | if (NewMI) |
| 719 | NewMI->copyKillDeadInfo(MI); |
| 720 | return NewMI; |
| 721 | } |
| 722 | |
| 723 | bool ARMInstrInfo::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 724 | SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 725 | if (Ops.size() != 1) return false; |
| 726 | |
| 727 | unsigned OpNum = Ops[0]; |
| 728 | unsigned Opc = MI->getOpcode(); |
| 729 | switch (Opc) { |
| 730 | default: break; |
| 731 | case ARM::MOVr: |
| 732 | // If it is updating CPSR, then it cannot be foled. |
| 733 | return MI->getOperand(4).getReg() != ARM::CPSR; |
| 734 | case ARM::tMOVr: { |
| 735 | if (OpNum == 0) { // move -> store |
| 736 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 737 | if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg)) |
| 738 | // tSpill cannot take a high register operand. |
| 739 | return false; |
| 740 | } else { // move -> load |
| 741 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 742 | if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg)) |
| 743 | // tRestore cannot target a high register operand. |
| 744 | return false; |
| 745 | } |
| 746 | return true; |
| 747 | } |
| 748 | case ARM::FCPYS: |
| 749 | case ARM::FCPYD: |
| 750 | return true; |
| 751 | } |
| 752 | |
| 753 | return false; |
| 754 | } |
| 755 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | bool ARMInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const { |
| 757 | if (MBB.empty()) return false; |
| 758 | |
| 759 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 5a18ebc | 2007-05-21 18:56:31 +0000 | [diff] [blame] | 760 | case ARM::BX_RET: // Return. |
| 761 | case ARM::LDM_RET: |
| 762 | case ARM::tBX_RET: |
| 763 | case ARM::tBX_RET_vararg: |
| 764 | case ARM::tPOP_RET: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 765 | case ARM::B: |
| 766 | case ARM::tB: // Uncond branch. |
Evan Cheng | c322a9a | 2007-01-30 08:03:06 +0000 | [diff] [blame] | 767 | case ARM::tBR_JTr: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 768 | case ARM::BR_JTr: // Jumptable branch. |
| 769 | case ARM::BR_JTm: // Jumptable branch through mem. |
| 770 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 771 | return true; |
| 772 | default: return false; |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | bool ARMInstrInfo:: |
| 777 | ReverseBranchCondition(std::vector<MachineOperand> &Cond) const { |
| 778 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 779 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 780 | return false; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 781 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 782 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 783 | bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const { |
| 784 | int PIdx = MI->findFirstPredOperandIdx(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 785 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 786 | } |
| 787 | |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 788 | bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI, |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 789 | const std::vector<MachineOperand> &Pred) const { |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 790 | unsigned Opc = MI->getOpcode(); |
| 791 | if (Opc == ARM::B || Opc == ARM::tB) { |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 792 | MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc)); |
Chris Lattner | c8bd287 | 2007-12-30 01:01:54 +0000 | [diff] [blame] | 793 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 794 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 795 | return true; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 796 | } |
| 797 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 798 | int PIdx = MI->findFirstPredOperandIdx(); |
| 799 | if (PIdx != -1) { |
| 800 | MachineOperand &PMO = MI->getOperand(PIdx); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 801 | PMO.setImm(Pred[0].getImm()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 802 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 803 | return true; |
| 804 | } |
| 805 | return false; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 806 | } |
| 807 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 808 | bool |
| 809 | ARMInstrInfo::SubsumesPredicate(const std::vector<MachineOperand> &Pred1, |
| 810 | const std::vector<MachineOperand> &Pred2) const{ |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 811 | if (Pred1.size() > 2 || Pred2.size() > 2) |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 812 | return false; |
| 813 | |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 814 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 815 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 816 | if (CC1 == CC2) |
| 817 | return true; |
| 818 | |
| 819 | switch (CC1) { |
| 820 | default: |
| 821 | return false; |
| 822 | case ARMCC::AL: |
| 823 | return true; |
| 824 | case ARMCC::HS: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 825 | return CC2 == ARMCC::HI; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 826 | case ARMCC::LS: |
| 827 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 828 | case ARMCC::GE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 829 | return CC2 == ARMCC::GT; |
Evan Cheng | 9328c1a | 2007-06-07 01:37:54 +0000 | [diff] [blame] | 830 | case ARMCC::LE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 831 | return CC2 == ARMCC::LT; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 832 | } |
| 833 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 834 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 835 | bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI, |
| 836 | std::vector<MachineOperand> &Pred) const { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 837 | const TargetInstrDesc &TID = MI->getDesc(); |
| 838 | if (!TID.getImplicitDefs() && !TID.hasOptionalDef()) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 839 | return false; |
| 840 | |
| 841 | bool Found = false; |
| 842 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 843 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 844 | if (MO.isRegister() && MO.getReg() == ARM::CPSR) { |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 845 | Pred.push_back(MO); |
| 846 | Found = true; |
| 847 | } |
| 848 | } |
| 849 | |
| 850 | return Found; |
| 851 | } |
| 852 | |
| 853 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 854 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing |
| 855 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 856 | unsigned JTI) DISABLE_INLINE; |
| 857 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 858 | unsigned JTI) { |
| 859 | return JT[JTI].MBBs.size(); |
| 860 | } |
| 861 | |
| 862 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 863 | /// |
| 864 | unsigned ARM::GetInstSize(MachineInstr *MI) { |
| 865 | MachineBasicBlock &MBB = *MI->getParent(); |
| 866 | const MachineFunction *MF = MBB.getParent(); |
| 867 | const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo(); |
| 868 | |
| 869 | // Basic size info comes from the TSFlags field. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 870 | const TargetInstrDesc &TID = MI->getDesc(); |
| 871 | unsigned TSFlags = TID.TSFlags; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 872 | |
| 873 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
| 874 | default: |
| 875 | // If this machine instr is an inline asm, measure it. |
| 876 | if (MI->getOpcode() == ARM::INLINEASM) |
| 877 | return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 878 | if (MI->getOpcode() == ARM::LABEL) |
| 879 | return 0; |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 880 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) |
| 881 | return 0; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 882 | assert(0 && "Unknown or unset size field for instr!"); |
| 883 | break; |
| 884 | case ARMII::Size8Bytes: return 8; // Arm instruction x 2. |
| 885 | case ARMII::Size4Bytes: return 4; // Arm instruction. |
| 886 | case ARMII::Size2Bytes: return 2; // Thumb instruction. |
| 887 | case ARMII::SizeSpecial: { |
| 888 | switch (MI->getOpcode()) { |
| 889 | case ARM::CONSTPOOL_ENTRY: |
| 890 | // If this machine instr is a constant pool entry, its size is recorded as |
| 891 | // operand #2. |
| 892 | return MI->getOperand(2).getImm(); |
| 893 | case ARM::BR_JTr: |
| 894 | case ARM::BR_JTm: |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 895 | case ARM::BR_JTadd: |
| 896 | case ARM::tBR_JTr: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 897 | // These are jumptable branches, i.e. a branch followed by an inlined |
| 898 | // jumptable. The size is 4 + 4 * number of entries. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 899 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 94679e6 | 2007-05-21 23:17:32 +0000 | [diff] [blame] | 900 | MachineOperand JTOP = |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 901 | MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 902 | unsigned JTI = JTOP.getIndex(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 903 | MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 904 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 905 | assert(JTI < JT.size()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 906 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 907 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 908 | // the JT entries. The size does not include this padding; the |
| 909 | // constant islands pass does separate bookkeeping for it. |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 910 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 911 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 912 | // alignment issue. |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 913 | return getNumJTEntries(JT, JTI) * 4 + |
| 914 | (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 915 | } |
| 916 | default: |
| 917 | // Otherwise, pseudo-instruction sizes are zero. |
| 918 | return 0; |
| 919 | } |
| 920 | } |
| 921 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame^] | 922 | return 0; // Not reached |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 923 | } |
| 924 | |
| 925 | /// GetFunctionSize - Returns the size of the specified MachineFunction. |
| 926 | /// |
| 927 | unsigned ARM::GetFunctionSize(MachineFunction &MF) { |
| 928 | unsigned FnSize = 0; |
| 929 | for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end(); |
| 930 | MBBI != E; ++MBBI) { |
| 931 | MachineBasicBlock &MBB = *MBBI; |
| 932 | for (MachineBasicBlock::iterator I = MBB.begin(),E = MBB.end(); I != E; ++I) |
| 933 | FnSize += ARM::GetInstSize(I); |
| 934 | } |
| 935 | return FnSize; |
| 936 | } |