blob: cc9d42a86c08ba232c622e93763af59287435b61 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000160 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000161 bool SelectCmp(const Instruction *I);
162 bool SelectFPExt(const Instruction *I);
163 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000164 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
165 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000166 bool SelectIToFP(const Instruction *I, bool isSigned);
167 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000168 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000169 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000170 bool SelectCall(const Instruction *I, const char *IntrMemName);
171 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000172 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000173 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000174 bool SelectTrunc(const Instruction *I);
175 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000176
Eric Christopher83007122010-08-23 21:44:12 +0000177 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000178 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000179 bool isTypeLegal(Type *Ty, MVT &VT);
180 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000181 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
182 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000183 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
184 unsigned Alignment = 0, bool isZExt = true,
185 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000186
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000187 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
188 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000189 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000190 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000191 bool ARMIsMemCpySmall(uint64_t Len);
192 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000193 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000194 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000195 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000196 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000197 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000198 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000199 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000200
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000201 // Call handling routines.
202 private:
203 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000204 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
208 SmallVectorImpl<unsigned> &RegArgs,
209 CallingConv::ID CC,
210 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000211 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000212 const Instruction *I, CallingConv::ID CC,
213 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000214 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000215
216 // OptionalDef handling routines.
217 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000218 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000219 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
220 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000221 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000222 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000223 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000224};
Eric Christopherab695882010-07-21 22:26:11 +0000225
226} // end anonymous namespace
227
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000228#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000229
Eric Christopher456144e2010-08-19 00:37:05 +0000230// DefinesOptionalPredicate - This is different from DefinesPredicate in that
231// we don't care about implicit defs here, just places we'll need to add a
232// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
233bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000234 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000235 return false;
236
237 // Look to see if our OptionalDef is defining CPSR or CCR.
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000240 if (!MO.isReg() || !MO.isDef()) continue;
241 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000242 *CPSR = true;
243 }
244 return true;
245}
246
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000248 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000249
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000251 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 AFI->isThumb2Function())
253 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000254
Evan Chenge837dea2011-06-28 19:10:37 +0000255 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
256 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000258
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 return false;
260}
261
Eric Christopher456144e2010-08-19 00:37:05 +0000262// If the machine is predicable go ahead and add the predicate operands, if
263// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000264// TODO: If we want to support thumb1 then we'll need to deal with optional
265// CPSR defs that need to be added before the remaining operands. See s_cc_out
266// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000267const MachineInstrBuilder &
268ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
269 MachineInstr *MI = &*MIB;
270
Eric Christopheraf3dce52011-03-12 01:09:29 +0000271 // Do we use a predicate? or...
272 // Are we NEON in ARM mode and have a predicate operand? If so, I know
273 // we're not predicable but add it anyways.
274 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000275 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000276
Eric Christopher456144e2010-08-19 00:37:05 +0000277 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
278 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000279 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000280 if (DefinesOptionalPredicate(MI, &CPSR)) {
281 if (CPSR)
282 AddDefaultT1CC(MIB);
283 else
284 AddDefaultCC(MIB);
285 }
286 return MIB;
287}
288
Eric Christopher0fe7d542010-08-17 01:25:29 +0000289unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
290 const TargetRegisterClass* RC) {
291 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000292 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293
Eric Christopher456144e2010-08-19 00:37:05 +0000294 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295 return ResultReg;
296}
297
298unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
299 const TargetRegisterClass *RC,
300 unsigned Op0, bool Op0IsKill) {
301 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000302 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303
304 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 .addReg(Op0, Op0IsKill * RegState::Kill));
307 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 TII.get(TargetOpcode::COPY), ResultReg)
312 .addReg(II.ImplicitDefs[0]));
313 }
314 return ResultReg;
315}
316
317unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
318 const TargetRegisterClass *RC,
319 unsigned Op0, bool Op0IsKill,
320 unsigned Op1, bool Op1IsKill) {
321 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000322 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323
324 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000325 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326 .addReg(Op0, Op0IsKill * RegState::Kill)
327 .addReg(Op1, Op1IsKill * RegState::Kill));
328 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 .addReg(Op0, Op0IsKill * RegState::Kill)
331 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 TII.get(TargetOpcode::COPY), ResultReg)
334 .addReg(II.ImplicitDefs[0]));
335 }
336 return ResultReg;
337}
338
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000339unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
340 const TargetRegisterClass *RC,
341 unsigned Op0, bool Op0IsKill,
342 unsigned Op1, bool Op1IsKill,
343 unsigned Op2, bool Op2IsKill) {
344 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000345 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000346
347 if (II.getNumDefs() >= 1)
348 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
349 .addReg(Op0, Op0IsKill * RegState::Kill)
350 .addReg(Op1, Op1IsKill * RegState::Kill)
351 .addReg(Op2, Op2IsKill * RegState::Kill));
352 else {
353 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
354 .addReg(Op0, Op0IsKill * RegState::Kill)
355 .addReg(Op1, Op1IsKill * RegState::Kill)
356 .addReg(Op2, Op2IsKill * RegState::Kill));
357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
358 TII.get(TargetOpcode::COPY), ResultReg)
359 .addReg(II.ImplicitDefs[0]));
360 }
361 return ResultReg;
362}
363
Eric Christopher0fe7d542010-08-17 01:25:29 +0000364unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
365 const TargetRegisterClass *RC,
366 unsigned Op0, bool Op0IsKill,
367 uint64_t Imm) {
368 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000369 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370
371 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373 .addReg(Op0, Op0IsKill * RegState::Kill)
374 .addImm(Imm));
375 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000376 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000377 .addReg(Op0, Op0IsKill * RegState::Kill)
378 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000380 TII.get(TargetOpcode::COPY), ResultReg)
381 .addReg(II.ImplicitDefs[0]));
382 }
383 return ResultReg;
384}
385
386unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
387 const TargetRegisterClass *RC,
388 unsigned Op0, bool Op0IsKill,
389 const ConstantFP *FPImm) {
390 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000391 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392
393 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395 .addReg(Op0, Op0IsKill * RegState::Kill)
396 .addFPImm(FPImm));
397 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000399 .addReg(Op0, Op0IsKill * RegState::Kill)
400 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000401 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402 TII.get(TargetOpcode::COPY), ResultReg)
403 .addReg(II.ImplicitDefs[0]));
404 }
405 return ResultReg;
406}
407
408unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
409 const TargetRegisterClass *RC,
410 unsigned Op0, bool Op0IsKill,
411 unsigned Op1, bool Op1IsKill,
412 uint64_t Imm) {
413 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000414 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000415
416 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418 .addReg(Op0, Op0IsKill * RegState::Kill)
419 .addReg(Op1, Op1IsKill * RegState::Kill)
420 .addImm(Imm));
421 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000422 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000423 .addReg(Op0, Op0IsKill * RegState::Kill)
424 .addReg(Op1, Op1IsKill * RegState::Kill)
425 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000426 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000427 TII.get(TargetOpcode::COPY), ResultReg)
428 .addReg(II.ImplicitDefs[0]));
429 }
430 return ResultReg;
431}
432
433unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
434 const TargetRegisterClass *RC,
435 uint64_t Imm) {
436 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000437 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000438
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000441 .addImm(Imm));
442 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 TII.get(TargetOpcode::COPY), ResultReg)
447 .addReg(II.ImplicitDefs[0]));
448 }
449 return ResultReg;
450}
451
Eric Christopherd94bc542011-04-29 22:07:50 +0000452unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
453 const TargetRegisterClass *RC,
454 uint64_t Imm1, uint64_t Imm2) {
455 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000456 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000457
Eric Christopherd94bc542011-04-29 22:07:50 +0000458 if (II.getNumDefs() >= 1)
459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
460 .addImm(Imm1).addImm(Imm2));
461 else {
462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
463 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000465 TII.get(TargetOpcode::COPY),
466 ResultReg)
467 .addReg(II.ImplicitDefs[0]));
468 }
469 return ResultReg;
470}
471
Eric Christopher0fe7d542010-08-17 01:25:29 +0000472unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
473 unsigned Op0, bool Op0IsKill,
474 uint32_t Idx) {
475 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
476 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
477 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000478 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000479 DL, TII.get(TargetOpcode::COPY), ResultReg)
480 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
481 return ResultReg;
482}
483
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000484// TODO: Don't worry about 64-bit now, but when this is fixed remove the
485// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000486unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000487 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000488
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000489 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
490 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
491 TII.get(ARM::VMOVRS), MoveReg)
492 .addReg(SrcReg));
493 return MoveReg;
494}
495
496unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000497 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000498
Eric Christopheraa3ace12010-09-09 20:49:25 +0000499 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
500 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000501 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 .addReg(SrcReg));
503 return MoveReg;
504}
505
Eric Christopher9ed58df2010-09-09 00:19:41 +0000506// For double width floating point we need to materialize two constants
507// (the high and the low) into integer registers then use a move to get
508// the combined constant into an FP reg.
509unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
510 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000511 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000512
Eric Christopher9ed58df2010-09-09 00:19:41 +0000513 // This checks to see if we can use VFP3 instructions to materialize
514 // a constant, otherwise we have to go through the constant pool.
515 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000516 int Imm;
517 unsigned Opc;
518 if (is64bit) {
519 Imm = ARM_AM::getFP64Imm(Val);
520 Opc = ARM::FCONSTD;
521 } else {
522 Imm = ARM_AM::getFP32Imm(Val);
523 Opc = ARM::FCONSTS;
524 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000525 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
526 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
527 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000528 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000529 return DestReg;
530 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000531
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000532 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000533 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopher238bb162010-09-09 23:50:00 +0000535 // MachineConstantPool wants an explicit alignment.
536 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
537 if (Align == 0) {
538 // TODO: Figure out if this is correct.
539 Align = TD.getTypeAllocSize(CFP->getType());
540 }
541 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
542 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
543 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000544
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000545 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000546 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
547 DestReg)
548 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000549 .addReg(0));
550 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000551}
552
Eric Christopher744c7c82010-09-28 22:47:54 +0000553unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000554
Chad Rosier44e89572011-11-04 22:29:00 +0000555 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
556 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000557
558 // If we can do this in a single instruction without a constant pool entry
559 // do so now.
560 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000561 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000562 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000563 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000564 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000565 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000566 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000567 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000568 }
569
Chad Rosier4e89d972011-11-11 00:36:21 +0000570 // Use MVN to emit negative constants.
571 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
572 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000575 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
577 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
579 TII.get(Opc), ImmReg)
580 .addImm(Imm));
581 return ImmReg;
582 }
583 }
584
585 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000586 if (VT != MVT::i32)
587 return false;
588
589 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
590
Eric Christopher56d2b722010-09-02 23:43:26 +0000591 // MachineConstantPool wants an explicit alignment.
592 unsigned Align = TD.getPrefTypeAlignment(C->getType());
593 if (Align == 0) {
594 // TODO: Figure out if this is correct.
595 Align = TD.getTypeAllocSize(C->getType());
596 }
597 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000598
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000599 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000601 TII.get(ARM::t2LDRpci), DestReg)
602 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000604 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000606 TII.get(ARM::LDRcp), DestReg)
607 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000608 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000609
Eric Christopher56d2b722010-09-02 23:43:26 +0000610 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000611}
612
Eric Christopherc9932f62010-10-01 23:24:42 +0000613unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000615 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000620 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000621
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000623
624 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000625 // Darwin targets don't support movt with Reloc::Static, see
626 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
627 // static movt relocations.
628 if (Subtarget->useMovt() &&
629 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000630 unsigned Opc;
631 switch (RelocM) {
632 case Reloc::PIC_:
633 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
634 break;
635 case Reloc::DynamicNoPIC:
636 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
637 break;
638 default:
639 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
640 break;
641 }
642 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
643 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000644 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000645 // MachineConstantPool wants an explicit alignment.
646 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
647 if (Align == 0) {
648 // TODO: Figure out if this is correct.
649 Align = TD.getTypeAllocSize(GV->getType());
650 }
651
652 // Grab index.
653 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
654 (Subtarget->isThumb() ? 4 : 8);
655 unsigned Id = AFI->createPICLabelUId();
656 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
657 ARMCP::CPValue,
658 PCAdj);
659 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
660
661 // Load value.
662 MachineInstrBuilder MIB;
663 if (isThumb2) {
664 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
665 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
666 .addConstantPoolIndex(Idx);
667 if (RelocM == Reloc::PIC_)
668 MIB.addImm(Id);
669 } else {
670 // The extra immediate is for addrmode2.
671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
672 DestReg)
673 .addConstantPoolIndex(Idx)
674 .addImm(0);
675 }
676 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000677 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000678
679 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000681 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000682 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000683 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
684 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000685 .addReg(DestReg)
686 .addImm(0);
687 else
688 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
689 NewDestReg)
690 .addReg(DestReg)
691 .addImm(0);
692 DestReg = NewDestReg;
693 AddOptionalDefs(MIB);
694 }
695
Eric Christopher890dbbe2010-10-02 00:32:44 +0000696 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000697}
698
Eric Christopher9ed58df2010-09-09 00:19:41 +0000699unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
700 EVT VT = TLI.getValueType(C->getType(), true);
701
702 // Only handle simple types.
703 if (!VT.isSimple()) return 0;
704
705 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
706 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000707 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
708 return ARMMaterializeGV(GV, VT);
709 else if (isa<ConstantInt>(C))
710 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000711
Eric Christopherc9932f62010-10-01 23:24:42 +0000712 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000713}
714
Chad Rosier944d82b2011-11-17 21:46:13 +0000715// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
716
Eric Christopherf9764fa2010-09-30 20:49:44 +0000717unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
718 // Don't handle dynamic allocas.
719 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000720
Duncan Sands1440e8b2010-11-03 11:35:31 +0000721 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000722 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000723
Eric Christopherf9764fa2010-09-30 20:49:44 +0000724 DenseMap<const AllocaInst*, int>::iterator SI =
725 FuncInfo.StaticAllocaMap.find(AI);
726
727 // This will get lowered later into the correct offsets and registers
728 // via rewriteXFrameIndex.
729 if (SI != FuncInfo.StaticAllocaMap.end()) {
730 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
731 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000732 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000733 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000734 TII.get(Opc), ResultReg)
735 .addFrameIndex(SI->second)
736 .addImm(0));
737 return ResultReg;
738 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Eric Christopherf9764fa2010-09-30 20:49:44 +0000740 return 0;
741}
742
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000743bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000744 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000745
Eric Christopherb1cc8482010-08-25 07:23:49 +0000746 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000747 if (evt == MVT::Other || !evt.isSimple()) return false;
748 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000749
Eric Christopherdc908042010-08-31 01:28:42 +0000750 // Handle all legal types, i.e. a register that will directly hold this
751 // value.
752 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000753}
754
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000755bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000758 // If this is a type than can be sign or zero-extended to a basic operation
759 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000760 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000761 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000763 return false;
764}
765
Eric Christopher88de86b2010-11-19 22:36:41 +0000766// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000767bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000768 // Some boilerplate from the X86 FastISel.
769 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000770 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000771 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000772 // Don't walk into other basic blocks unless the object is an alloca from
773 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000774 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
775 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
776 Opcode = I->getOpcode();
777 U = I;
778 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000779 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000780 Opcode = C->getOpcode();
781 U = C;
782 }
783
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000784 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000785 if (Ty->getAddressSpace() > 255)
786 // Fast instruction selection doesn't support the special
787 // address spaces.
788 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789
Eric Christopher83007122010-08-23 21:44:12 +0000790 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000791 default:
Eric Christopher83007122010-08-23 21:44:12 +0000792 break;
Eric Christopher55324332010-10-12 00:43:21 +0000793 case Instruction::BitCast: {
794 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000795 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000796 }
797 case Instruction::IntToPtr: {
798 // Look past no-op inttoptrs.
799 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000800 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000801 break;
802 }
803 case Instruction::PtrToInt: {
804 // Look past no-op ptrtoints.
805 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000806 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000807 break;
808 }
Eric Christophereae84392010-10-14 09:29:41 +0000809 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000810 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000811 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000812
Eric Christophereae84392010-10-14 09:29:41 +0000813 // Iterate through the GEP folding the constants into offsets where
814 // we can.
815 gep_type_iterator GTI = gep_type_begin(U);
816 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
817 i != e; ++i, ++GTI) {
818 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000819 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000820 const StructLayout *SL = TD.getStructLayout(STy);
821 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
822 TmpOffset += SL->getElementOffset(Idx);
823 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000824 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000825 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000826 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
827 // Constant-offset addressing.
828 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000829 break;
830 }
831 if (isa<AddOperator>(Op) &&
832 (!isa<Instruction>(Op) ||
833 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
834 == FuncInfo.MBB) &&
835 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000836 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000838 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000840 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 // Iterate on the other operand.
842 Op = cast<AddOperator>(Op)->getOperand(0);
843 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000844 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000845 // Unsupported
846 goto unsupported_gep;
847 }
Eric Christophereae84392010-10-14 09:29:41 +0000848 }
849 }
Eric Christopher2896df82010-10-15 18:02:07 +0000850
851 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000852 Addr.Offset = TmpOffset;
853 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000854
855 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000856 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000857
Eric Christophereae84392010-10-14 09:29:41 +0000858 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000859 break;
860 }
Eric Christopher83007122010-08-23 21:44:12 +0000861 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000862 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000863 DenseMap<const AllocaInst*, int>::iterator SI =
864 FuncInfo.StaticAllocaMap.find(AI);
865 if (SI != FuncInfo.StaticAllocaMap.end()) {
866 Addr.BaseType = Address::FrameIndexBase;
867 Addr.Base.FI = SI->second;
868 return true;
869 }
870 break;
Eric Christopher83007122010-08-23 21:44:12 +0000871 }
872 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000873
Eric Christophercb0b04b2010-08-24 00:07:24 +0000874 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000875 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
876 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000877}
878
Chad Rosierb29b9502011-11-13 02:23:59 +0000879void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000880
Eric Christopher212ae932010-10-21 19:40:30 +0000881 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000882
Eric Christopher212ae932010-10-21 19:40:30 +0000883 bool needsLowering = false;
884 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000885 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000886 case MVT::i1:
887 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000888 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000889 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000890 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000891 // Integer loads/stores handle 12-bit offsets.
892 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000893 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000894 if (needsLowering && isThumb2)
895 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
896 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000897 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000898 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000899 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000900 }
Eric Christopher212ae932010-10-21 19:40:30 +0000901 break;
902 case MVT::f32:
903 case MVT::f64:
904 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000905 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000906 break;
907 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000908
Eric Christopher827656d2010-11-20 22:38:27 +0000909 // If this is a stack pointer and the offset needs to be simplified then
910 // put the alloca address into a register, set the base type back to
911 // register and continue. This should almost never happen.
912 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000913 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000914 ARM::GPRRegisterClass;
915 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000916 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000917 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000918 TII.get(Opc), ResultReg)
919 .addFrameIndex(Addr.Base.FI)
920 .addImm(0));
921 Addr.Base.Reg = ResultReg;
922 Addr.BaseType = Address::RegBase;
923 }
924
Eric Christopher212ae932010-10-21 19:40:30 +0000925 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000926 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000927 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000928 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
929 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000930 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000931 }
Eric Christopher83007122010-08-23 21:44:12 +0000932}
933
Eric Christopher564857f2010-12-01 01:40:24 +0000934void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000936 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000937 // addrmode5 output depends on the selection dag addressing dividing the
938 // offset by 4 that it then later multiplies. Do this here as well.
939 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
940 VT.getSimpleVT().SimpleTy == MVT::f64)
941 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000942
Eric Christopher564857f2010-12-01 01:40:24 +0000943 // Frame base works a bit differently. Handle it separately.
944 if (Addr.BaseType == Address::FrameIndexBase) {
945 int FI = Addr.Base.FI;
946 int Offset = Addr.Offset;
947 MachineMemOperand *MMO =
948 FuncInfo.MF->getMachineMemOperand(
949 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000950 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000951 MFI.getObjectSize(FI),
952 MFI.getObjectAlignment(FI));
953 // Now add the rest of the operands.
954 MIB.addFrameIndex(FI);
955
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000956 // ARM halfword load/stores and signed byte loads need an additional
957 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000958 if (useAM3) {
959 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
960 MIB.addReg(0);
961 MIB.addImm(Imm);
962 } else {
963 MIB.addImm(Addr.Offset);
964 }
Eric Christopher564857f2010-12-01 01:40:24 +0000965 MIB.addMemOperand(MMO);
966 } else {
967 // Now add the rest of the operands.
968 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000969
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000970 // ARM halfword load/stores and signed byte loads need an additional
971 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000972 if (useAM3) {
973 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
974 MIB.addReg(0);
975 MIB.addImm(Imm);
976 } else {
977 MIB.addImm(Addr.Offset);
978 }
Eric Christopher564857f2010-12-01 01:40:24 +0000979 }
980 AddOptionalDefs(MIB);
981}
982
Chad Rosierb29b9502011-11-13 02:23:59 +0000983bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000984 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000985 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000986 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000987 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000988 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000989 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000990 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000991 // This is mostly going to be Neon/vector support.
992 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000993 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000995 if (isThumb2) {
996 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
997 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
998 else
999 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001001 if (isZExt) {
1002 Opc = ARM::LDRBi12;
1003 } else {
1004 Opc = ARM::LDRSB;
1005 useAM3 = true;
1006 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001008 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001009 break;
Chad Rosier73463472011-11-09 21:30:12 +00001010 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001011 if (isThumb2) {
1012 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1013 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1014 else
1015 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1016 } else {
1017 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1018 useAM3 = true;
1019 }
Chad Rosier73463472011-11-09 21:30:12 +00001020 RC = ARM::GPRRegisterClass;
1021 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001022 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001023 if (isThumb2) {
1024 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1025 Opc = ARM::t2LDRi8;
1026 else
1027 Opc = ARM::t2LDRi12;
1028 } else {
1029 Opc = ARM::LDRi12;
1030 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001031 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001032 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001033 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001034 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001035 // Unaligned loads need special handling. Floats require word-alignment.
1036 if (Alignment && Alignment < 4) {
1037 needVMOV = true;
1038 VT = MVT::i32;
1039 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1040 RC = ARM::GPRRegisterClass;
1041 } else {
1042 Opc = ARM::VLDRS;
1043 RC = TLI.getRegClassFor(VT);
1044 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001045 break;
1046 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001047 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001048 // FIXME: Unaligned loads need special handling. Doublewords require
1049 // word-alignment.
1050 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001052
Eric Christopher6dab1372010-09-18 01:59:37 +00001053 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001054 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001055 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001056 }
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001058 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001059
Eric Christopher564857f2010-12-01 01:40:24 +00001060 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001061 if (allocReg)
1062 ResultReg = createResultReg(RC);
1063 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001064 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1065 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067
1068 // If we had an unaligned load of a float we've converted it to an regular
1069 // load. Now we must move from the GRP to the FP register.
1070 if (needVMOV) {
1071 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1072 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1073 TII.get(ARM::VMOVSR), MoveReg)
1074 .addReg(ResultReg));
1075 ResultReg = MoveReg;
1076 }
Eric Christopherdc908042010-08-31 01:28:42 +00001077 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001078}
1079
Eric Christopher43b62be2010-09-27 06:02:23 +00001080bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001081 // Atomic loads need special handling.
1082 if (cast<LoadInst>(I)->isAtomic())
1083 return false;
1084
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001085 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001086 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001087 if (!isLoadTypeLegal(I->getType(), VT))
1088 return false;
1089
Eric Christopher564857f2010-12-01 01:40:24 +00001090 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001091 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001092 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093
1094 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001095 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1096 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001097 UpdateValueMap(I, ResultReg);
1098 return true;
1099}
1100
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001101bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1102 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001103 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001104 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001105 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001106 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001107 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001108 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001109 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001110 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001111 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001112 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1113 TII.get(Opc), Res)
1114 .addReg(SrcReg).addImm(1));
1115 SrcReg = Res;
1116 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001117 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001118 if (isThumb2) {
1119 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1120 StrOpc = ARM::t2STRBi8;
1121 else
1122 StrOpc = ARM::t2STRBi12;
1123 } else {
1124 StrOpc = ARM::STRBi12;
1125 }
Eric Christopher15418772010-10-12 05:39:06 +00001126 break;
1127 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001128 if (isThumb2) {
1129 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1130 StrOpc = ARM::t2STRHi8;
1131 else
1132 StrOpc = ARM::t2STRHi12;
1133 } else {
1134 StrOpc = ARM::STRH;
1135 useAM3 = true;
1136 }
Eric Christopher15418772010-10-12 05:39:06 +00001137 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001138 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001139 if (isThumb2) {
1140 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1141 StrOpc = ARM::t2STRi8;
1142 else
1143 StrOpc = ARM::t2STRi12;
1144 } else {
1145 StrOpc = ARM::STRi12;
1146 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001147 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001148 case MVT::f32:
1149 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001150 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001151 if (Alignment && Alignment < 4) {
1152 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1153 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1154 TII.get(ARM::VMOVRS), MoveReg)
1155 .addReg(SrcReg));
1156 SrcReg = MoveReg;
1157 VT = MVT::i32;
1158 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001159 } else {
1160 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001161 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001162 break;
1163 case MVT::f64:
1164 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001165 // FIXME: Unaligned stores need special handling. Doublewords require
1166 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001167 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001168 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001169
Eric Christopher56d2b722010-09-02 23:43:26 +00001170 StrOpc = ARM::VSTRD;
1171 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001172 }
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001174 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001175
Eric Christopher564857f2010-12-01 01:40:24 +00001176 // Create the base instruction, then add the operands.
1177 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1178 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001179 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001180 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001181 return true;
1182}
1183
Eric Christopher43b62be2010-09-27 06:02:23 +00001184bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 Value *Op0 = I->getOperand(0);
1186 unsigned SrcReg = 0;
1187
Eli Friedman4136d232011-09-02 22:33:24 +00001188 // Atomic stores need special handling.
1189 if (cast<StoreInst>(I)->isAtomic())
1190 return false;
1191
Eric Christopher564857f2010-12-01 01:40:24 +00001192 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001193 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001194 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001195 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001196
Eric Christopher1b61ef42010-09-02 01:48:11 +00001197 // Get the value to be stored into a register.
1198 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001199 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001200
Eric Christopher564857f2010-12-01 01:40:24 +00001201 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001202 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001203 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001204 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001205
Chad Rosier9eff1e32011-12-03 02:21:57 +00001206 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1207 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001208 return true;
1209}
1210
1211static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1212 switch (Pred) {
1213 // Needs two compares...
1214 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001215 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001216 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001217 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001218 return ARMCC::AL;
1219 case CmpInst::ICMP_EQ:
1220 case CmpInst::FCMP_OEQ:
1221 return ARMCC::EQ;
1222 case CmpInst::ICMP_SGT:
1223 case CmpInst::FCMP_OGT:
1224 return ARMCC::GT;
1225 case CmpInst::ICMP_SGE:
1226 case CmpInst::FCMP_OGE:
1227 return ARMCC::GE;
1228 case CmpInst::ICMP_UGT:
1229 case CmpInst::FCMP_UGT:
1230 return ARMCC::HI;
1231 case CmpInst::FCMP_OLT:
1232 return ARMCC::MI;
1233 case CmpInst::ICMP_ULE:
1234 case CmpInst::FCMP_OLE:
1235 return ARMCC::LS;
1236 case CmpInst::FCMP_ORD:
1237 return ARMCC::VC;
1238 case CmpInst::FCMP_UNO:
1239 return ARMCC::VS;
1240 case CmpInst::FCMP_UGE:
1241 return ARMCC::PL;
1242 case CmpInst::ICMP_SLT:
1243 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001244 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001245 case CmpInst::ICMP_SLE:
1246 case CmpInst::FCMP_ULE:
1247 return ARMCC::LE;
1248 case CmpInst::FCMP_UNE:
1249 case CmpInst::ICMP_NE:
1250 return ARMCC::NE;
1251 case CmpInst::ICMP_UGE:
1252 return ARMCC::HS;
1253 case CmpInst::ICMP_ULT:
1254 return ARMCC::LO;
1255 }
Eric Christopher543cf052010-09-01 22:16:27 +00001256}
1257
Eric Christopher43b62be2010-09-27 06:02:23 +00001258bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001259 const BranchInst *BI = cast<BranchInst>(I);
1260 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1261 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001262
Eric Christophere5734102010-09-03 00:35:47 +00001263 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001264
Eric Christopher0e6233b2010-10-29 21:08:19 +00001265 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1266 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001268 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269
1270 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001271 // Try to take advantage of fallthrough opportunities.
1272 CmpInst::Predicate Predicate = CI->getPredicate();
1273 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1274 std::swap(TBB, FBB);
1275 Predicate = CmpInst::getInversePredicate(Predicate);
1276 }
1277
1278 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001279
1280 // We may not handle every CC for now.
1281 if (ARMPred == ARMCC::AL) return false;
1282
Chad Rosier75698f32011-10-26 23:17:28 +00001283 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001284 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001285 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001286
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001287 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1289 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1290 FastEmitBranch(FBB, DL);
1291 FuncInfo.MBB->addSuccessor(TBB);
1292 return true;
1293 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001294 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1295 MVT SourceVT;
1296 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001297 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001298 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001299 unsigned OpReg = getRegForValue(TI->getOperand(0));
1300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1301 TII.get(TstOpc))
1302 .addReg(OpReg).addImm(1));
1303
1304 unsigned CCMode = ARMCC::NE;
1305 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1306 std::swap(TBB, FBB);
1307 CCMode = ARMCC::EQ;
1308 }
1309
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001310 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001311 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1312 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1313
1314 FastEmitBranch(FBB, DL);
1315 FuncInfo.MBB->addSuccessor(TBB);
1316 return true;
1317 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001318 } else if (const ConstantInt *CI =
1319 dyn_cast<ConstantInt>(BI->getCondition())) {
1320 uint64_t Imm = CI->getZExtValue();
1321 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1322 FastEmitBranch(Target, DL);
1323 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001325
Eric Christopher0e6233b2010-10-29 21:08:19 +00001326 unsigned CmpReg = getRegForValue(BI->getCondition());
1327 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001328
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001329 // We've been divorced from our compare! Our block was split, and
1330 // now our compare lives in a predecessor block. We musn't
1331 // re-compare here, as the children of the compare aren't guaranteed
1332 // live across the block boundary (we *could* check for this).
1333 // Regardless, the compare has been done in the predecessor block,
1334 // and it left a value for us in a virtual register. Ergo, we test
1335 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001336 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1338 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001339
Eric Christopher7a20a372011-04-28 16:52:09 +00001340 unsigned CCMode = ARMCC::NE;
1341 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1342 std::swap(TBB, FBB);
1343 CCMode = ARMCC::EQ;
1344 }
1345
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001346 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001347 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001348 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001349 FastEmitBranch(FBB, DL);
1350 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001351 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001352}
1353
Chad Rosier60c8fa62012-02-07 23:56:08 +00001354bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1355 unsigned AddrReg = getRegForValue(I->getOperand(0));
1356 if (AddrReg == 0) return false;
1357
1358 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1360 .addReg(AddrReg));
1361 return true;
1362}
1363
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001364bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1365 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001366 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001367 EVT SrcVT = TLI.getValueType(Ty, true);
1368 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001369
Chad Rosierade62002011-10-26 23:25:44 +00001370 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1371 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001372 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001373
Chad Rosier2f2fe412011-11-09 03:22:02 +00001374 // Check to see if the 2nd operand is a constant that we can encode directly
1375 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001376 int Imm = 0;
1377 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001379 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1380 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001381 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1382 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1383 SrcVT == MVT::i1) {
1384 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001385 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1386 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001387 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001388 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001389 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001390 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1391 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001392 }
1393 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1394 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1395 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001396 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001397 }
1398
Eric Christopherd43393a2010-09-08 23:13:45 +00001399 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001400 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001401 bool needsExt = false;
1402 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001403 default: return false;
1404 // TODO: Verify compares.
1405 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001406 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001407 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 break;
1409 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001411 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001413 case MVT::i1:
1414 case MVT::i8:
1415 case MVT::i16:
1416 needsExt = true;
1417 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001418 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001419 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001420 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001421 CmpOpc = ARM::t2CMPrr;
1422 else
1423 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1424 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001425 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001426 CmpOpc = ARM::CMPrr;
1427 else
1428 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1429 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001430 break;
1431 }
1432
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001433 unsigned SrcReg1 = getRegForValue(Src1Value);
1434 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001435
Duncan Sands4c0c5452011-11-28 10:31:27 +00001436 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001437 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001438 SrcReg2 = getRegForValue(Src2Value);
1439 if (SrcReg2 == 0) return false;
1440 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001441
1442 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1443 if (needsExt) {
1444 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001445 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001446 if (ResultReg == 0) return false;
1447 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001448 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1450 if (ResultReg == 0) return false;
1451 SrcReg2 = ResultReg;
1452 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001453 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001454
Chad Rosier1c47de82011-11-11 06:27:41 +00001455 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1457 TII.get(CmpOpc))
1458 .addReg(SrcReg1).addReg(SrcReg2));
1459 } else {
1460 MachineInstrBuilder MIB;
1461 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1462 .addReg(SrcReg1);
1463
1464 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1465 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001466 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 AddOptionalDefs(MIB);
1468 }
Chad Rosierade62002011-10-26 23:25:44 +00001469
1470 // For floating point we need to move the result to a comparison register
1471 // that we can then use for branches.
1472 if (Ty->isFloatTy() || Ty->isDoubleTy())
1473 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1474 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001475 return true;
1476}
1477
1478bool ARMFastISel::SelectCmp(const Instruction *I) {
1479 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001480 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001481
Eric Christopher229207a2010-09-29 01:14:47 +00001482 // Get the compare predicate.
1483 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001484
Eric Christopher229207a2010-09-29 01:14:47 +00001485 // We may not handle every CC for now.
1486 if (ARMPred == ARMCC::AL) return false;
1487
Chad Rosier530f7ce2011-10-26 22:47:55 +00001488 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001489 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001490 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001491
Eric Christopher229207a2010-09-29 01:14:47 +00001492 // Now set a register based on the comparison. Explicitly set the predicates
1493 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001494 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1495 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001496 : ARM::GPRRegisterClass;
1497 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001498 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001499 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001500 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001501 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1503 .addReg(ZeroReg).addImm(1)
1504 .addImm(ARMPred).addReg(CondReg);
1505
Eric Christophera5b1e682010-09-17 22:28:18 +00001506 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001507 return true;
1508}
1509
Eric Christopher43b62be2010-09-27 06:02:23 +00001510bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001511 // Make sure we have VFP and that we're extending float to double.
1512 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001513
Eric Christopher46203602010-09-09 00:26:48 +00001514 Value *V = I->getOperand(0);
1515 if (!I->getType()->isDoubleTy() ||
1516 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001517
Eric Christopher46203602010-09-09 00:26:48 +00001518 unsigned Op = getRegForValue(V);
1519 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001520
Eric Christopher46203602010-09-09 00:26:48 +00001521 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001523 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001524 .addReg(Op));
1525 UpdateValueMap(I, Result);
1526 return true;
1527}
1528
Eric Christopher43b62be2010-09-27 06:02:23 +00001529bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001530 // Make sure we have VFP and that we're truncating double to float.
1531 if (!Subtarget->hasVFP2()) return false;
1532
1533 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001534 if (!(I->getType()->isFloatTy() &&
1535 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001536
1537 unsigned Op = getRegForValue(V);
1538 if (Op == 0) return false;
1539
1540 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001542 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001543 .addReg(Op));
1544 UpdateValueMap(I, Result);
1545 return true;
1546}
1547
Chad Rosierae46a332012-02-03 21:14:11 +00001548bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001549 // Make sure we have VFP.
1550 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001551
Duncan Sands1440e8b2010-11-03 11:35:31 +00001552 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001553 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001554 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001555 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001556
Chad Rosier463fe242011-11-03 02:04:59 +00001557 Value *Src = I->getOperand(0);
1558 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1559 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001560 return false;
1561
Chad Rosier463fe242011-11-03 02:04:59 +00001562 unsigned SrcReg = getRegForValue(Src);
1563 if (SrcReg == 0) return false;
1564
1565 // Handle sign-extension.
1566 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1567 EVT DestVT = MVT::i32;
Chad Rosierae46a332012-02-03 21:14:11 +00001568 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
1569 /*isZExt*/!isSigned);
Chad Rosier463fe242011-11-03 02:04:59 +00001570 if (ResultReg == 0) return false;
1571 SrcReg = ResultReg;
1572 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001574 // The conversion routine works on fp-reg to fp-reg and the operand above
1575 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001576 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001577 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001578
Eric Christopher9a040492010-09-09 18:54:59 +00001579 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001580 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1581 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001582 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001583
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001584 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001585 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1586 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001587 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001588 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001589 return true;
1590}
1591
Chad Rosierae46a332012-02-03 21:14:11 +00001592bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001593 // Make sure we have VFP.
1594 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Duncan Sands1440e8b2010-11-03 11:35:31 +00001596 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001597 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001598 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001599 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001600
Eric Christopher9a040492010-09-09 18:54:59 +00001601 unsigned Op = getRegForValue(I->getOperand(0));
1602 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001603
Eric Christopher9a040492010-09-09 18:54:59 +00001604 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001605 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001606 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1607 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001608 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001609
Chad Rosieree8901c2012-02-03 20:27:51 +00001610 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001611 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001612 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1613 ResultReg)
1614 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 // This result needs to be in an integer register, but the conversion only
1617 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001618 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001619 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001620
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001621 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001622 return true;
1623}
1624
Eric Christopher3bbd3962010-10-11 08:27:59 +00001625bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001626 MVT VT;
1627 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001628 return false;
1629
1630 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001631 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001632 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1633
1634 unsigned CondReg = getRegForValue(I->getOperand(0));
1635 if (CondReg == 0) return false;
1636 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1637 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001638
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001639 // Check to see if we can use an immediate in the conditional move.
1640 int Imm = 0;
1641 bool UseImm = false;
1642 bool isNegativeImm = false;
1643 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1644 assert (VT == MVT::i32 && "Expecting an i32.");
1645 Imm = (int)ConstInt->getValue().getZExtValue();
1646 if (Imm < 0) {
1647 isNegativeImm = true;
1648 Imm = ~Imm;
1649 }
1650 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1651 (ARM_AM::getSOImmVal(Imm) != -1);
1652 }
1653
Duncan Sands4c0c5452011-11-28 10:31:27 +00001654 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001655 if (!UseImm) {
1656 Op2Reg = getRegForValue(I->getOperand(2));
1657 if (Op2Reg == 0) return false;
1658 }
1659
1660 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001661 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001662 .addReg(CondReg).addImm(0));
1663
1664 unsigned MovCCOpc;
1665 if (!UseImm) {
1666 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1667 } else {
1668 if (!isNegativeImm) {
1669 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1670 } else {
1671 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1672 }
1673 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001674 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001675 if (!UseImm)
1676 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1677 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1678 else
1679 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1680 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001681 UpdateValueMap(I, ResultReg);
1682 return true;
1683}
1684
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001685bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001686 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001687 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001688 if (!isTypeLegal(Ty, VT))
1689 return false;
1690
1691 // If we have integer div support we should have selected this automagically.
1692 // In case we have a real miss go ahead and return false and we'll pick
1693 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001694 if (Subtarget->hasDivide()) return false;
1695
Eric Christopher08637852010-09-30 22:34:19 +00001696 // Otherwise emit a libcall.
1697 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001698 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001699 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001700 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001702 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001704 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001706 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001707 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001708 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001709
Eric Christopher08637852010-09-30 22:34:19 +00001710 return ARMEmitLibcall(I, LC);
1711}
1712
Chad Rosier769422f2012-02-03 21:23:45 +00001713bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001714 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001715 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001716 if (!isTypeLegal(Ty, VT))
1717 return false;
1718
1719 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1720 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001721 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001726 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001728 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001729 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001730 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001731
Eric Christopher6a880d62010-10-11 08:37:26 +00001732 return ARMEmitLibcall(I, LC);
1733}
1734
Chad Rosier3901c3e2012-02-06 23:50:07 +00001735bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001736 EVT DestVT = TLI.getValueType(I->getType(), true);
1737
1738 // We can get here in the case when we have a binary operation on a non-legal
1739 // type and the target independent selector doesn't know how to handle it.
1740 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1741 return false;
1742
Chad Rosier6fde8752012-02-08 02:29:21 +00001743 unsigned Opc;
1744 switch (ISDOpcode) {
1745 default: return false;
1746 case ISD::ADD:
1747 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1748 break;
1749 case ISD::OR:
1750 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1751 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001752 case ISD::SUB:
1753 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1754 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001755 }
1756
Chad Rosier3901c3e2012-02-06 23:50:07 +00001757 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1758 if (SrcReg1 == 0) return false;
1759
1760 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1761 // in the instruction, rather then materializing the value in a register.
1762 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1763 if (SrcReg2 == 0) return false;
1764
Chad Rosier3901c3e2012-02-06 23:50:07 +00001765 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1766 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1767 TII.get(Opc), ResultReg)
1768 .addReg(SrcReg1).addReg(SrcReg2));
1769 UpdateValueMap(I, ResultReg);
1770 return true;
1771}
1772
1773bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001774 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001775
Eric Christopherbc39b822010-09-09 00:53:57 +00001776 // We can get here in the case when we want to use NEON for our fp
1777 // operations, but can't figure out how to. Just use the vfp instructions
1778 // if we have them.
1779 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001780 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001781 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1782 if (isFloat && !Subtarget->hasVFP2())
1783 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001784
Eric Christopherbc39b822010-09-09 00:53:57 +00001785 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001786 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001787 switch (ISDOpcode) {
1788 default: return false;
1789 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001790 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001791 break;
1792 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001793 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001794 break;
1795 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001796 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001797 break;
1798 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001799 unsigned Op1 = getRegForValue(I->getOperand(0));
1800 if (Op1 == 0) return false;
1801
1802 unsigned Op2 = getRegForValue(I->getOperand(1));
1803 if (Op2 == 0) return false;
1804
Eric Christopherbd6bf082010-09-09 01:02:03 +00001805 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001806 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1807 TII.get(Opc), ResultReg)
1808 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001809 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001810 return true;
1811}
1812
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001813// Call Handling Code
1814
1815// This is largely taken directly from CCAssignFnForNode - we don't support
1816// varargs in FastISel so that part has been removed.
1817// TODO: We may not support all of this.
1818CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1819 switch (CC) {
1820 default:
1821 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001822 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001823 // Ignore fastcc. Silence compiler warnings.
1824 (void)RetFastCC_ARM_APCS;
1825 (void)FastCC_ARM_APCS;
1826 // Fallthrough
1827 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001828 // Use target triple & subtarget features to do actual dispatch.
1829 if (Subtarget->isAAPCS_ABI()) {
1830 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001831 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001832 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1833 else
1834 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1835 } else
1836 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1837 case CallingConv::ARM_AAPCS_VFP:
1838 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1839 case CallingConv::ARM_AAPCS:
1840 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1841 case CallingConv::ARM_APCS:
1842 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1843 }
1844}
1845
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001846bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1847 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001848 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001849 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1850 SmallVectorImpl<unsigned> &RegArgs,
1851 CallingConv::ID CC,
1852 unsigned &NumBytes) {
1853 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001854 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001855 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1856
1857 // Get a count of how many bytes are to be pushed on the stack.
1858 NumBytes = CCInfo.getNextStackOffset();
1859
1860 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001861 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001862 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1863 TII.get(AdjStackDown))
1864 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001865
1866 // Process the args.
1867 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1868 CCValAssign &VA = ArgLocs[i];
1869 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001870 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001871
Eric Christopher4a2b3162011-01-27 05:44:56 +00001872 // We don't handle NEON/vector parameters yet.
1873 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001874 return false;
1875
Eric Christopherf9764fa2010-09-30 20:49:44 +00001876 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001877 switch (VA.getLocInfo()) {
1878 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001879 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001880 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001881 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1882 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001883 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001884 break;
1885 }
Chad Rosier42536af2011-11-05 20:16:15 +00001886 case CCValAssign::AExt:
1887 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001888 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001889 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001890 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1891 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001892 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001893 break;
1894 }
1895 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001897 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001898 assert(BC != 0 && "Failed to emit a bitcast!");
1899 Arg = BC;
1900 ArgVT = VA.getLocVT();
1901 break;
1902 }
1903 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001904 }
1905
1906 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001907 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001909 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001910 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001911 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001912 } else if (VA.needsCustom()) {
1913 // TODO: We need custom lowering for vector (v2f64) args.
1914 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001915
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001916 CCValAssign &NextVA = ArgLocs[++i];
1917
1918 // TODO: Only handle register args for now.
1919 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1920
1921 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1922 TII.get(ARM::VMOVRRD), VA.getLocReg())
1923 .addReg(NextVA.getLocReg(), RegState::Define)
1924 .addReg(Arg));
1925 RegArgs.push_back(VA.getLocReg());
1926 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001927 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001928 assert(VA.isMemLoc());
1929 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001930 Address Addr;
1931 Addr.BaseType = Address::RegBase;
1932 Addr.Base.Reg = ARM::SP;
1933 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001934
Eric Christopher0d581222010-11-19 22:30:02 +00001935 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001936 }
1937 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001938 return true;
1939}
1940
Duncan Sands1440e8b2010-11-03 11:35:31 +00001941bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001942 const Instruction *I, CallingConv::ID CC,
1943 unsigned &NumBytes) {
1944 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001945 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001946 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1947 TII.get(AdjStackUp))
1948 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001949
1950 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001951 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001952 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001953 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001954 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1955
1956 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001957 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001958 // For this move we copy into two registers and then move into the
1959 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001960 EVT DestVT = RVLocs[0].getValVT();
1961 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1962 unsigned ResultReg = createResultReg(DstRC);
1963 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1964 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001965 .addReg(RVLocs[0].getLocReg())
1966 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001967
Eric Christopher3659ac22010-10-20 08:02:24 +00001968 UsedRegs.push_back(RVLocs[0].getLocReg());
1969 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001970
Eric Christopherdccd2c32010-10-11 08:38:55 +00001971 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001972 UpdateValueMap(I, ResultReg);
1973 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001974 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001975 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001976
1977 // Special handling for extended integers.
1978 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1979 CopyVT = MVT::i32;
1980
Eric Christopher14df8822010-10-01 00:00:11 +00001981 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001982
Eric Christopher14df8822010-10-01 00:00:11 +00001983 unsigned ResultReg = createResultReg(DstRC);
1984 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1985 ResultReg).addReg(RVLocs[0].getLocReg());
1986 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001987
Eric Christopherdccd2c32010-10-11 08:38:55 +00001988 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001989 UpdateValueMap(I, ResultReg);
1990 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001991 }
1992
Eric Christopherdccd2c32010-10-11 08:38:55 +00001993 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001994}
1995
Eric Christopher4f512ef2010-10-22 01:28:00 +00001996bool ARMFastISel::SelectRet(const Instruction *I) {
1997 const ReturnInst *Ret = cast<ReturnInst>(I);
1998 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001999
Eric Christopher4f512ef2010-10-22 01:28:00 +00002000 if (!FuncInfo.CanLowerReturn)
2001 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002002
Eric Christopher4f512ef2010-10-22 01:28:00 +00002003 if (F.isVarArg())
2004 return false;
2005
2006 CallingConv::ID CC = F.getCallingConv();
2007 if (Ret->getNumOperands() > 0) {
2008 SmallVector<ISD::OutputArg, 4> Outs;
2009 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2010 Outs, TLI);
2011
2012 // Analyze operands of the call, assigning locations to each operand.
2013 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002014 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002015 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
2016
2017 const Value *RV = Ret->getOperand(0);
2018 unsigned Reg = getRegForValue(RV);
2019 if (Reg == 0)
2020 return false;
2021
2022 // Only handle a single return value for now.
2023 if (ValLocs.size() != 1)
2024 return false;
2025
2026 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002027
Eric Christopher4f512ef2010-10-22 01:28:00 +00002028 // Don't bother handling odd stuff for now.
2029 if (VA.getLocInfo() != CCValAssign::Full)
2030 return false;
2031 // Only handle register returns for now.
2032 if (!VA.isRegLoc())
2033 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002034
2035 unsigned SrcReg = Reg + VA.getValNo();
2036 EVT RVVT = TLI.getValueType(RV->getType());
2037 EVT DestVT = VA.getValVT();
2038 // Special handling for extended integers.
2039 if (RVVT != DestVT) {
2040 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2041 return false;
2042
2043 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
2044 return false;
2045
2046 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2047
2048 bool isZExt = Outs[0].Flags.isZExt();
2049 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
2050 if (ResultReg == 0) return false;
2051 SrcReg = ResultReg;
2052 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002053
Eric Christopher4f512ef2010-10-22 01:28:00 +00002054 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002055 unsigned DstReg = VA.getLocReg();
2056 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2057 // Avoid a cross-class copy. This is very unlikely.
2058 if (!SrcRC->contains(DstReg))
2059 return false;
2060 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2061 DstReg).addReg(SrcReg);
2062
2063 // Mark the register as live out of the function.
2064 MRI.addLiveOut(VA.getLocReg());
2065 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002066
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002067 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002068 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2069 TII.get(RetOpc)));
2070 return true;
2071}
2072
Eric Christopher872f4a22011-02-22 01:37:10 +00002073unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2074
Evan Chengafff9412011-12-20 18:26:50 +00002075 // iOS needs the r9 versions of the opcodes.
2076 bool isiOS = Subtarget->isTargetIOS();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002077 if (isThumb2) {
Evan Chengafff9412011-12-20 18:26:50 +00002078 return isiOS ? ARM::tBLr9 : ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002079 } else {
Evan Chengafff9412011-12-20 18:26:50 +00002080 return isiOS ? ARM::BLr9 : ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002081 }
2082}
2083
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002084// A quick function that will emit a call for a named libcall in F with the
2085// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002086// can emit a call for any libcall we can produce. This is an abridged version
2087// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002088// like computed function pointers or strange arguments at call sites.
2089// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2090// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002091bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2092 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002093
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002094 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002095 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002096 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002097 if (RetTy->isVoidTy())
2098 RetVT = MVT::isVoid;
2099 else if (!isTypeLegal(RetTy, RetVT))
2100 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002101
Eric Christopher836c6242010-12-15 23:47:29 +00002102 // TODO: For now if we have long calls specified we don't handle the call.
2103 if (EnableARMLongCalls) return false;
2104
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002105 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002106 SmallVector<Value*, 8> Args;
2107 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002108 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002109 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2110 Args.reserve(I->getNumOperands());
2111 ArgRegs.reserve(I->getNumOperands());
2112 ArgVTs.reserve(I->getNumOperands());
2113 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002114 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002115 Value *Op = I->getOperand(i);
2116 unsigned Arg = getRegForValue(Op);
2117 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002118
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002119 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002120 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002121 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002122
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002123 ISD::ArgFlagsTy Flags;
2124 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2125 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002126
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002127 Args.push_back(Op);
2128 ArgRegs.push_back(Arg);
2129 ArgVTs.push_back(ArgVT);
2130 ArgFlags.push_back(Flags);
2131 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002132
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002133 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002134 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002135 unsigned NumBytes;
2136 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2137 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002138
Evan Chengafff9412011-12-20 18:26:50 +00002139 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002140 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002141 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002142 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002143 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002144 // Explicitly adding the predicate here.
2145 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2146 TII.get(CallOpc)))
2147 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002148 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002149 // Explicitly adding the predicate here.
2150 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2151 TII.get(CallOpc))
2152 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002153
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002154 // Add implicit physical register uses to the call.
2155 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2156 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002157
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002158 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002159 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002160 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002161
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002162 // Set all unused physreg defs as dead.
2163 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002164
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002165 return true;
2166}
2167
Chad Rosier11add262011-11-11 23:31:03 +00002168bool ARMFastISel::SelectCall(const Instruction *I,
2169 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002170 const CallInst *CI = cast<CallInst>(I);
2171 const Value *Callee = CI->getCalledValue();
2172
Chad Rosier11add262011-11-11 23:31:03 +00002173 // Can't handle inline asm.
2174 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002175
Eric Christopher52f6c032011-05-02 20:16:33 +00002176 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002177 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002178 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002179 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002180
Eric Christopherf9764fa2010-09-30 20:49:44 +00002181 // Check the calling convention.
2182 ImmutableCallSite CS(CI);
2183 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002184
Eric Christopherf9764fa2010-09-30 20:49:44 +00002185 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002186
Eric Christopherf9764fa2010-09-30 20:49:44 +00002187 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002188 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2189 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002190 if (FTy->isVarArg())
2191 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002192
Eric Christopherf9764fa2010-09-30 20:49:44 +00002193 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002194 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002195 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002196 if (RetTy->isVoidTy())
2197 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002198 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2199 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002200 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002201
Eric Christopher836c6242010-12-15 23:47:29 +00002202 // TODO: For now if we have long calls specified we don't handle the call.
2203 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002204
Eric Christopherf9764fa2010-09-30 20:49:44 +00002205 // Set up the argument vectors.
2206 SmallVector<Value*, 8> Args;
2207 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002208 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002209 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2210 Args.reserve(CS.arg_size());
2211 ArgRegs.reserve(CS.arg_size());
2212 ArgVTs.reserve(CS.arg_size());
2213 ArgFlags.reserve(CS.arg_size());
2214 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2215 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002216 // If we're lowering a memory intrinsic instead of a regular call, skip the
2217 // last two arguments, which shouldn't be passed to the underlying function.
2218 if (IntrMemName && e-i <= 2)
2219 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220
Eric Christopherf9764fa2010-09-30 20:49:44 +00002221 ISD::ArgFlagsTy Flags;
2222 unsigned AttrInd = i - CS.arg_begin() + 1;
2223 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2224 Flags.setSExt();
2225 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2226 Flags.setZExt();
2227
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002228 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002229 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2230 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2231 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2232 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2233 return false;
2234
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002235 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002236 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002237 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2238 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002239 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002240
2241 unsigned Arg = getRegForValue(*i);
2242 if (Arg == 0)
2243 return false;
2244
Eric Christopherf9764fa2010-09-30 20:49:44 +00002245 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2246 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002247
Eric Christopherf9764fa2010-09-30 20:49:44 +00002248 Args.push_back(*i);
2249 ArgRegs.push_back(Arg);
2250 ArgVTs.push_back(ArgVT);
2251 ArgFlags.push_back(Flags);
2252 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002253
Eric Christopherf9764fa2010-09-30 20:49:44 +00002254 // Handle the arguments now that we've gotten them.
2255 SmallVector<unsigned, 4> RegArgs;
2256 unsigned NumBytes;
2257 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2258 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002259
Evan Chengafff9412011-12-20 18:26:50 +00002260 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002261 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002262 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002263 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002264 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002265 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002266 // Explicitly adding the predicate here.
2267 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002268 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002269 if (!IntrMemName)
2270 MIB.addGlobalAddress(GV, 0, 0);
2271 else
2272 MIB.addExternalSymbol(IntrMemName, 0);
2273 } else {
2274 if (!IntrMemName)
2275 // Explicitly adding the predicate here.
2276 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2277 TII.get(CallOpc))
2278 .addGlobalAddress(GV, 0, 0));
2279 else
2280 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2281 TII.get(CallOpc))
2282 .addExternalSymbol(IntrMemName, 0));
2283 }
Chad Rosier11add262011-11-11 23:31:03 +00002284
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 // Add implicit physical register uses to the call.
2286 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2287 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002288
Eric Christopherf9764fa2010-09-30 20:49:44 +00002289 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002290 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002291 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002292
Eric Christopherf9764fa2010-09-30 20:49:44 +00002293 // Set all unused physreg defs as dead.
2294 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002295
Eric Christopherf9764fa2010-09-30 20:49:44 +00002296 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002297}
2298
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002299bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002300 return Len <= 16;
2301}
2302
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002303bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002304 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002305 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002306 return false;
2307
2308 // We don't care about alignment here since we just emit integer accesses.
2309 while (Len) {
2310 MVT VT;
2311 if (Len >= 4)
2312 VT = MVT::i32;
2313 else if (Len >= 2)
2314 VT = MVT::i16;
2315 else {
2316 assert(Len == 1);
2317 VT = MVT::i8;
2318 }
2319
2320 bool RV;
2321 unsigned ResultReg;
2322 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002323 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002324 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002325 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002326 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002327
2328 unsigned Size = VT.getSizeInBits()/8;
2329 Len -= Size;
2330 Dest.Offset += Size;
2331 Src.Offset += Size;
2332 }
2333
2334 return true;
2335}
2336
Chad Rosier11add262011-11-11 23:31:03 +00002337bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2338 // FIXME: Handle more intrinsics.
2339 switch (I.getIntrinsicID()) {
2340 default: return false;
2341 case Intrinsic::memcpy:
2342 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002343 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2344 // Don't handle volatile.
2345 if (MTI.isVolatile())
2346 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002347
2348 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2349 // we would emit dead code because we don't currently handle memmoves.
2350 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2351 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002352 // Small memcpy's are common enough that we want to do them without a call
2353 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002354 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002355 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002356 Address Dest, Src;
2357 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2358 !ARMComputeAddress(MTI.getRawSource(), Src))
2359 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002360 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002361 return true;
2362 }
2363 }
Chad Rosier11add262011-11-11 23:31:03 +00002364
2365 if (!MTI.getLength()->getType()->isIntegerTy(32))
2366 return false;
2367
2368 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2369 return false;
2370
2371 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2372 return SelectCall(&I, IntrMemName);
2373 }
2374 case Intrinsic::memset: {
2375 const MemSetInst &MSI = cast<MemSetInst>(I);
2376 // Don't handle volatile.
2377 if (MSI.isVolatile())
2378 return false;
2379
2380 if (!MSI.getLength()->getType()->isIntegerTy(32))
2381 return false;
2382
2383 if (MSI.getDestAddressSpace() > 255)
2384 return false;
2385
2386 return SelectCall(&I, "memset");
2387 }
2388 }
Chad Rosier11add262011-11-11 23:31:03 +00002389}
2390
Chad Rosier0d7b2312011-11-02 00:18:48 +00002391bool ARMFastISel::SelectTrunc(const Instruction *I) {
2392 // The high bits for a type smaller than the register size are assumed to be
2393 // undefined.
2394 Value *Op = I->getOperand(0);
2395
2396 EVT SrcVT, DestVT;
2397 SrcVT = TLI.getValueType(Op->getType(), true);
2398 DestVT = TLI.getValueType(I->getType(), true);
2399
2400 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2401 return false;
2402 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2403 return false;
2404
2405 unsigned SrcReg = getRegForValue(Op);
2406 if (!SrcReg) return false;
2407
2408 // Because the high bits are undefined, a truncate doesn't generate
2409 // any code.
2410 UpdateValueMap(I, SrcReg);
2411 return true;
2412}
2413
Chad Rosier87633022011-11-02 17:20:24 +00002414unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2415 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002416 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002417 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002418
2419 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002420 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002421 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002422 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002423 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002424 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002425 if (!Subtarget->hasV6Ops()) return 0;
2426 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002427 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002428 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002429 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002430 break;
2431 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002432 if (!Subtarget->hasV6Ops()) return 0;
2433 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002434 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002435 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002436 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002437 break;
2438 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002439 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002440 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002441 isBoolZext = true;
2442 break;
2443 }
Chad Rosier87633022011-11-02 17:20:24 +00002444 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002445 }
2446
Chad Rosier87633022011-11-02 17:20:24 +00002447 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002448 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002449 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002450 .addReg(SrcReg);
2451 if (isBoolZext)
2452 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002453 else
2454 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002455 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002456 return ResultReg;
2457}
2458
2459bool ARMFastISel::SelectIntExt(const Instruction *I) {
2460 // On ARM, in general, integer casts don't involve legal types; this code
2461 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002462 Type *DestTy = I->getType();
2463 Value *Src = I->getOperand(0);
2464 Type *SrcTy = Src->getType();
2465
2466 EVT SrcVT, DestVT;
2467 SrcVT = TLI.getValueType(SrcTy, true);
2468 DestVT = TLI.getValueType(DestTy, true);
2469
2470 bool isZExt = isa<ZExtInst>(I);
2471 unsigned SrcReg = getRegForValue(Src);
2472 if (!SrcReg) return false;
2473
2474 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2475 if (ResultReg == 0) return false;
2476 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002477 return true;
2478}
2479
Eric Christopher56d2b722010-09-02 23:43:26 +00002480// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002481bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002482
Eric Christopherab695882010-07-21 22:26:11 +00002483 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002484 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002485 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002486 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002487 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002488 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002489 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002490 case Instruction::IndirectBr:
2491 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002492 case Instruction::ICmp:
2493 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002494 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002495 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002496 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002497 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002498 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002499 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002500 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002501 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002502 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002503 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002504 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002505 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002506 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002507 case Instruction::Add:
2508 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002509 case Instruction::Or:
2510 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002511 case Instruction::Sub:
2512 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002513 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002514 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002515 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002516 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002517 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002518 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002519 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002520 return SelectDiv(I, /*isSigned*/ true);
2521 case Instruction::UDiv:
2522 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002523 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002524 return SelectRem(I, /*isSigned*/ true);
2525 case Instruction::URem:
2526 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002527 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002528 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2529 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002530 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002531 case Instruction::Select:
2532 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002533 case Instruction::Ret:
2534 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002535 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002536 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002537 case Instruction::ZExt:
2538 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002539 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002540 default: break;
2541 }
2542 return false;
2543}
2544
Chad Rosierb29b9502011-11-13 02:23:59 +00002545/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2546/// vreg is being provided by the specified load instruction. If possible,
2547/// try to fold the load as an operand to the instruction, returning true if
2548/// successful.
2549bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2550 const LoadInst *LI) {
2551 // Verify we have a legal type before going any further.
2552 MVT VT;
2553 if (!isLoadTypeLegal(LI->getType(), VT))
2554 return false;
2555
2556 // Combine load followed by zero- or sign-extend.
2557 // ldrb r1, [r0] ldrb r1, [r0]
2558 // uxtb r2, r1 =>
2559 // mov r3, r2 mov r3, r1
2560 bool isZExt = true;
2561 switch(MI->getOpcode()) {
2562 default: return false;
2563 case ARM::SXTH:
2564 case ARM::t2SXTH:
2565 isZExt = false;
2566 case ARM::UXTH:
2567 case ARM::t2UXTH:
2568 if (VT != MVT::i16)
2569 return false;
2570 break;
2571 case ARM::SXTB:
2572 case ARM::t2SXTB:
2573 isZExt = false;
2574 case ARM::UXTB:
2575 case ARM::t2UXTB:
2576 if (VT != MVT::i8)
2577 return false;
2578 break;
2579 }
2580 // See if we can handle this address.
2581 Address Addr;
2582 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2583
2584 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002585 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002586 return false;
2587 MI->eraseFromParent();
2588 return true;
2589}
2590
Eric Christopherab695882010-07-21 22:26:11 +00002591namespace llvm {
2592 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002593 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002594 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002595
Eric Christopheraaa8df42010-11-02 01:21:28 +00002596 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002597 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002598 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002599 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002600 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002601 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002602 }
2603}