blob: 891eaab1a597ff7d5334f6b9b02b5d4763364da8 [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000016#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000017#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000020#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000024
25using namespace llvm;
26
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000027STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
28STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
29STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
30
David Blaikie2d24e2a2011-12-20 02:50:00 +000031void LiveRangeEdit::Delegate::anchor() { }
32
Mark Laceye742d682013-08-14 23:50:16 +000033LiveInterval &LiveRangeEdit::createEmptyIntervalFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000034 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000035 if (VRM) {
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
37 }
Mark Laceye742d682013-08-14 23:50:16 +000038 LiveInterval &LI = LIS.createEmptyInterval(VReg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000039 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000040}
41
Mark Laceye742d682013-08-14 23:50:16 +000042unsigned LiveRangeEdit::createFrom(unsigned OldReg) {
43 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
44 if (VRM) {
45 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
46 }
47 return VReg;
48}
49
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000050bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000051 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000052 AliasAnalysis *aa) {
53 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000054 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000055 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000056 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000057 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000058 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000059}
60
Pete Cooper8a06af92012-04-02 22:22:53 +000061void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000062 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
63 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000064 VNInfo *VNI = *I;
65 if (VNI->isUnused())
66 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000067 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000068 if (!DefMI)
69 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000070 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000071 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000072 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000073}
74
Pete Cooper8a06af92012-04-02 22:22:53 +000075bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000076 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000077 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000078 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000079}
80
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000081/// allUsesAvailableAt - Return true if all registers used by OrigMI at
82/// OrigIdx are also available with the same value at UseIdx.
83bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
84 SlotIndex OrigIdx,
Jakub Staszakc2248b02013-03-18 23:40:46 +000085 SlotIndex UseIdx) const {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000086 OrigIdx = OrigIdx.getRegSlot(true);
87 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000088 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
89 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000090 if (!MO.isReg() || !MO.getReg() || !MO.readsReg())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000091 continue;
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000092
93 // We can't remat physreg uses, unless it is a constant.
94 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Jakob Stoklund Olesenddc26d82012-09-27 16:34:19 +000095 if (MRI.isConstantPhysReg(MO.getReg(), *OrigMI->getParent()->getParent()))
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000096 continue;
97 return false;
98 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000099
Pete Cooper8a06af92012-04-02 22:22:53 +0000100 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000101 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
102 if (!OVNI)
103 continue;
Jakob Stoklund Olesen320db3f2012-10-16 22:51:58 +0000104
105 // Don't allow rematerialization immediately after the original def.
106 // It would be incorrect if OrigMI redefines the register.
107 // See PR14098.
108 if (SlotIndex::isSameInstr(OrigIdx, UseIdx))
109 return false;
110
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000111 if (OVNI != li.getVNInfoAt(UseIdx))
112 return false;
113 }
114 return true;
115}
116
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000117bool LiveRangeEdit::canRematerializeAt(Remat &RM,
118 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000119 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000120 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000121
122 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000123 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000124 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000125
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000126 // No defining instruction provided.
127 SlotIndex DefIdx;
128 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000129 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000130 else {
131 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000132 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000133 assert(RM.OrigMI && "No defining instruction for remattable value");
134 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000135
136 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000137 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000138 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000139
140 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000141 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000142 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000143
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000144 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000145}
146
147SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
148 MachineBasicBlock::iterator MI,
149 unsigned DestReg,
150 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000151 const TargetRegisterInfo &tri,
152 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000153 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000154 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000155 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000156 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000157 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000158}
159
Pete Cooper8a06af92012-04-02 22:22:53 +0000160void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000161 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000162 LIS.removeInterval(Reg);
163}
164
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000165bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000166 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000167 MachineInstr *DefMI = 0, *UseMI = 0;
168
169 // Check that there is a single def and a single use.
Stephen Hines36b56882014-04-23 16:57:46 -0700170 for (MachineOperand &MO : MRI.reg_nodbg_operands(LI->reg)) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000171 MachineInstr *MI = MO.getParent();
172 if (MO.isDef()) {
173 if (DefMI && DefMI != MI)
174 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000175 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000176 return false;
177 DefMI = MI;
178 } else if (!MO.isUndef()) {
179 if (UseMI && UseMI != MI)
180 return false;
181 // FIXME: Targets don't know how to fold subreg uses.
182 if (MO.getSubReg())
183 return false;
184 UseMI = MI;
185 }
186 }
187 if (!DefMI || !UseMI)
188 return false;
189
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000190 // Since we're moving the DefMI load, make sure we're not extending any live
191 // ranges.
192 if (!allUsesAvailableAt(DefMI,
193 LIS.getInstructionIndex(DefMI),
194 LIS.getInstructionIndex(UseMI)))
195 return false;
196
197 // We also need to make sure it is safe to move the load.
198 // Assume there are stores between DefMI and UseMI.
199 bool SawStore = true;
200 if (!DefMI->isSafeToMove(&TII, 0, SawStore))
201 return false;
202
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000203 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
204 << " into single use: " << *UseMI);
205
206 SmallVector<unsigned, 8> Ops;
207 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
208 return false;
209
210 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
211 if (!FoldMI)
212 return false;
213 DEBUG(dbgs() << " folded: " << *FoldMI);
214 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
215 UseMI->eraseFromParent();
216 DefMI->addRegisterDead(LI->reg, 0);
217 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000218 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000219 return true;
220}
221
Andrew Trickf1f99f32013-06-21 18:33:17 +0000222/// Find all live intervals that need to shrink, then remove the instruction.
223void LiveRangeEdit::eliminateDeadDef(MachineInstr *MI, ToShrinkSet &ToShrink) {
224 assert(MI->allDefsAreDead() && "Def isn't really dead");
225 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
226
Andrew Trick52961622013-06-22 00:33:48 +0000227 // Never delete a bundled instruction.
228 if (MI->isBundled()) {
229 return;
230 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000231 // Never delete inline asm.
232 if (MI->isInlineAsm()) {
233 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
234 return;
235 }
236
237 // Use the same criteria as DeadMachineInstructionElim.
238 bool SawStore = false;
239 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
240 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
241 return;
242 }
243
244 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
245
246 // Collect virtual registers to be erased after MI is gone.
247 SmallVector<unsigned, 8> RegsToErase;
248 bool ReadsPhysRegs = false;
249
250 // Check for live intervals that may shrink
251 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
252 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
253 if (!MOI->isReg())
254 continue;
255 unsigned Reg = MOI->getReg();
256 if (!TargetRegisterInfo::isVirtualRegister(Reg)) {
257 // Check if MI reads any unreserved physregs.
258 if (Reg && MOI->readsReg() && !MRI.isReserved(Reg))
259 ReadsPhysRegs = true;
Andrew Trick03dca5e2013-06-21 18:33:20 +0000260 else if (MOI->isDef()) {
261 for (MCRegUnitIterator Units(Reg, MRI.getTargetRegisterInfo());
262 Units.isValid(); ++Units) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000263 if (LiveRange *LR = LIS.getCachedRegUnit(*Units)) {
264 if (VNInfo *VNI = LR->getVNInfoAt(Idx))
265 LR->removeValNo(VNI);
Andrew Trick03dca5e2013-06-21 18:33:20 +0000266 }
267 }
268 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000269 continue;
270 }
271 LiveInterval &LI = LIS.getInterval(Reg);
272
273 // Shrink read registers, unless it is likely to be expensive and
274 // unlikely to change anything. We typically don't want to shrink the
275 // PIC base register that has lots of uses everywhere.
276 // Always shrink COPY uses that probably come from live range splitting.
277 if (MI->readsVirtualRegister(Reg) &&
278 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
Matthias Braun5649e252013-10-10 21:28:52 +0000279 LI.Query(Idx).isKill()))
Andrew Trickf1f99f32013-06-21 18:33:17 +0000280 ToShrink.insert(&LI);
281
282 // Remove defined value.
283 if (MOI->isDef()) {
284 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
285 if (TheDelegate)
286 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
287 LI.removeValNo(VNI);
288 if (LI.empty())
289 RegsToErase.push_back(Reg);
290 }
291 }
292 }
293
294 // Currently, we don't support DCE of physreg live ranges. If MI reads
295 // any unreserved physregs, don't erase the instruction, but turn it into
296 // a KILL instead. This way, the physreg live ranges don't end up
297 // dangling.
298 // FIXME: It would be better to have something like shrinkToUses() for
299 // physregs. That could potentially enable more DCE and it would free up
300 // the physreg. It would not happen often, though.
301 if (ReadsPhysRegs) {
302 MI->setDesc(TII.get(TargetOpcode::KILL));
303 // Remove all operands that aren't physregs.
304 for (unsigned i = MI->getNumOperands(); i; --i) {
305 const MachineOperand &MO = MI->getOperand(i-1);
306 if (MO.isReg() && TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
307 continue;
308 MI->RemoveOperand(i-1);
309 }
310 DEBUG(dbgs() << "Converted physregs to:\t" << *MI);
311 } else {
312 if (TheDelegate)
313 TheDelegate->LRE_WillEraseInstruction(MI);
314 LIS.RemoveMachineInstrFromMaps(MI);
315 MI->eraseFromParent();
316 ++NumDCEDeleted;
317 }
318
319 // Erase any virtregs that are now empty and unused. There may be <undef>
320 // uses around. Keep the empty live range in that case.
321 for (unsigned i = 0, e = RegsToErase.size(); i != e; ++i) {
322 unsigned Reg = RegsToErase[i];
323 if (LIS.hasInterval(Reg) && MRI.reg_nodbg_empty(Reg)) {
324 ToShrink.remove(&LIS.getInterval(Reg));
325 eraseVirtReg(Reg);
326 }
327 }
328}
329
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000330void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000331 ArrayRef<unsigned> RegsBeingSpilled) {
Andrew Trickf1f99f32013-06-21 18:33:17 +0000332 ToShrinkSet ToShrink;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000333
334 for (;;) {
335 // Erase all dead defs.
Andrew Trickf1f99f32013-06-21 18:33:17 +0000336 while (!Dead.empty())
337 eliminateDeadDef(Dead.pop_back_val(), ToShrink);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000338
339 if (ToShrink.empty())
340 break;
341
342 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000343 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000344 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000345 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000346 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000347 if (TheDelegate)
348 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000349 if (!LIS.shrinkToUses(LI, &Dead))
350 continue;
Andrew Trick005622f2013-06-21 18:33:14 +0000351
Pete Cooper4777ebb2011-12-12 22:16:27 +0000352 // Don't create new intervals for a register being spilled.
353 // The new intervals would have to be spilled anyway so its not worth it.
354 // Also they currently aren't spilled so creating them and not spilling
355 // them results in incorrect code.
356 bool BeingSpilled = false;
357 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
358 if (LI->reg == RegsBeingSpilled[i]) {
359 BeingSpilled = true;
360 break;
361 }
362 }
Andrew Trick005622f2013-06-21 18:33:14 +0000363
Pete Cooper4777ebb2011-12-12 22:16:27 +0000364 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000365
366 // LI may have been separated, create new intervals.
Jakob Stoklund Olesen1c6d3872013-08-14 17:28:52 +0000367 LI->RenumberValues();
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000368 ConnectedVNInfoEqClasses ConEQ(LIS);
369 unsigned NumComp = ConEQ.Classify(LI);
370 if (NumComp <= 1)
371 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000372 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000373 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000374 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
375 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000376 for (unsigned i = 1; i != NumComp; ++i) {
Mark Laceye742d682013-08-14 23:50:16 +0000377 Dups.push_back(&createEmptyIntervalFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000378 // If LI is an original interval that hasn't been split yet, make the new
379 // intervals their own originals instead of referring to LI. The original
380 // interval must contain all the split products, and LI doesn't.
381 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000382 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000383 if (TheDelegate)
384 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000385 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000386 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen7ebed912012-05-19 23:34:59 +0000387 DEBUG({
388 for (unsigned i = 0; i != NumComp; ++i)
389 dbgs() << '\t' << *Dups[i] << '\n';
390 });
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000391 }
392}
393
Mark Lacey03fe68e2013-08-14 23:50:09 +0000394// Keep track of new virtual registers created via
395// MachineRegisterInfo::createVirtualRegister.
396void
397LiveRangeEdit::MRI_NoteNewVirtualRegister(unsigned VReg)
398{
399 if (VRM)
400 VRM->grow();
401
402 NewRegs.push_back(VReg);
403}
404
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000405void
406LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
407 const MachineLoopInfo &Loops,
408 const MachineBlockFrequencyInfo &MBFI) {
409 VirtRegAuxInfo VRAI(MF, LIS, Loops, MBFI);
Mark Lacey1feb5852013-08-14 23:50:04 +0000410 for (unsigned I = 0, Size = size(); I < Size; ++I) {
411 LiveInterval &LI = LIS.getInterval(get(I));
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000412 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
413 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
414 << MRI.getRegClass(LI.reg)->getName() << '\n');
Arnaud A. de Grandmaison095f9942013-11-11 19:04:45 +0000415 VRAI.calculateSpillWeightAndHint(LI);
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000416 }
417}