blob: db3afba57bda5fb08f6dcbe754b9a052a18cbaec [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng1b2b3e22009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
46def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048
49// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
51def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendling7173da52007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
62def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner3d254552008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng1b2b3e22009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwin8bdcbb32009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
92
93def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
96//===----------------------------------------------------------------------===//
97// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengc8147e12009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +0000103def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
104def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
105def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
106def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000107def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000108def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengb1b2abc2009-07-02 06:38:40 +0000109def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000110def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000111def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
112def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000113def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000114def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115
116//===----------------------------------------------------------------------===//
117// ARM Flag Definitions.
118
119class RegConstraint<string C> {
120 string Constraints = C;
121}
122
123//===----------------------------------------------------------------------===//
124// ARM specific transformation functions and pattern fragments.
125//
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
128// so_imm_neg def below.
129def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000130 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131}]>;
132
133// so_imm_not_XFORM - Return a so_imm value packed into the format described for
134// so_imm_not def below.
135def so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000136 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137}]>;
138
139// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
140def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000141 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 return v == 8 || v == 16 || v == 24;
143}]>;
144
145/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
146def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000147 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148}]>;
149
150/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
151def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000152 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153}]>;
154
155def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000156 PatLeaf<(imm), [{
157 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
158 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159
160def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000161 PatLeaf<(imm), [{
162 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
163 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164
165// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
166def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000167 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168}]>;
169
Evan Cheng299ee652009-07-06 22:23:46 +0000170/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
171/// e.g., 0xf000ffff
172def bf_inv_mask_imm : Operand<i32>,
173 PatLeaf<(imm), [{
174 uint32_t v = (uint32_t)N->getZExtValue();
175 if (v == 0xffffffff)
176 return 0;
David Goodwinf354d362009-07-14 00:57:56 +0000177 // there can be 1's on either or both "outsides", all the "inside"
178 // bits must be 0's
179 unsigned int lsb = 0, msb = 31;
180 while (v & (1 << msb)) --msb;
181 while (v & (1 << lsb)) ++lsb;
182 for (unsigned int i = lsb; i <= msb; ++i) {
183 if (v & (1 << i))
184 return 0;
185 }
186 return 1;
Evan Cheng299ee652009-07-06 22:23:46 +0000187}] > {
188 let PrintMethod = "printBitfieldInvMaskImmOperand";
189}
190
Evan Cheng7b0249b2008-08-28 23:39:26 +0000191class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
192class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194//===----------------------------------------------------------------------===//
195// Operand Definitions.
196//
197
198// Branch target.
199def brtarget : Operand<OtherVT>;
200
201// A list of registers separated by comma. Used by load/store multiple.
202def reglist : Operand<i32> {
203 let PrintMethod = "printRegisterList";
204}
205
206// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
207def cpinst_operand : Operand<i32> {
208 let PrintMethod = "printCPInstOperand";
209}
210
211def jtblock_operand : Operand<i32> {
212 let PrintMethod = "printJTBlockOperand";
213}
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000214def jt2block_operand : Operand<i32> {
215 let PrintMethod = "printJT2BlockOperand";
216}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
218// Local PC labels.
219def pclabel : Operand<i32> {
220 let PrintMethod = "printPCLabel";
221}
222
223// shifter_operand operands: so_reg and so_imm.
224def so_reg : Operand<i32>, // reg reg imm
225 ComplexPattern<i32, 3, "SelectShifterOperandReg",
226 [shl,srl,sra,rotr]> {
227 let PrintMethod = "printSORegOperand";
228 let MIOperandInfo = (ops GPR, GPR, i32imm);
229}
230
231// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
232// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
233// represented in the imm field in the same 12-bit form that they are encoded
234// into so_imm instructions: the 8-bit immediate is the least significant bits
235// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
236def so_imm : Operand<i32>,
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000237 PatLeaf<(imm), [{
238 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
239 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 let PrintMethod = "printSOImmOperand";
241}
242
243// Break so_imm's up into two pieces. This handles immediates with up to 16
244// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
245// get the first/second pieces.
246def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000247 PatLeaf<(imm), [{
248 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
249 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 let PrintMethod = "printSOImm2PartOperand";
251}
252
253def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000254 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000255 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256}]>;
257
258def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000259 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000260 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261}]>;
262
263
264// Define ARM specific addressing modes.
265
266// addrmode2 := reg +/- reg shop imm
267// addrmode2 := reg +/- imm12
268//
269def addrmode2 : Operand<i32>,
270 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
271 let PrintMethod = "printAddrMode2Operand";
272 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
273}
274
275def am2offset : Operand<i32>,
276 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
277 let PrintMethod = "printAddrMode2OffsetOperand";
278 let MIOperandInfo = (ops GPR, i32imm);
279}
280
281// addrmode3 := reg +/- reg
282// addrmode3 := reg +/- imm8
283//
284def addrmode3 : Operand<i32>,
285 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
286 let PrintMethod = "printAddrMode3Operand";
287 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
288}
289
290def am3offset : Operand<i32>,
291 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
292 let PrintMethod = "printAddrMode3OffsetOperand";
293 let MIOperandInfo = (ops GPR, i32imm);
294}
295
296// addrmode4 := reg, <mode|W>
297//
298def addrmode4 : Operand<i32>,
299 ComplexPattern<i32, 2, "", []> {
300 let PrintMethod = "printAddrMode4Operand";
301 let MIOperandInfo = (ops GPR, i32imm);
302}
303
304// addrmode5 := reg +/- imm8*4
305//
306def addrmode5 : Operand<i32>,
307 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
308 let PrintMethod = "printAddrMode5Operand";
309 let MIOperandInfo = (ops GPR, i32imm);
310}
311
Bob Wilson970a10d2009-07-01 23:16:05 +0000312// addrmode6 := reg with optional writeback
313//
314def addrmode6 : Operand<i32>,
315 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
316 let PrintMethod = "printAddrMode6Operand";
317 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
318}
319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320// addrmodepc := pc + reg
321//
322def addrmodepc : Operand<i32>,
323 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
324 let PrintMethod = "printAddrModePCOperand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000329
Evan Cheng7b0249b2008-08-28 23:39:26 +0000330include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000331
332//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000333// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334//
335
Evan Cheng40d64532008-08-29 07:36:24 +0000336/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000338multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
339 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000340 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000342 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
343 let Inst{25} = 1;
344 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000345 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000347 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000348 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000349 let isCommutable = Commutable;
350 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000351 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000353 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
354 let Inst{25} = 0;
355 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356}
357
Evan Chengd4e2f052009-06-25 20:59:23 +0000358/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000360let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000361multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
362 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000363 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000365 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
366 let Inst{25} = 1;
367 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000368 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000370 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
371 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000372 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000373 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000374 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000376 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
377 let Inst{25} = 0;
378 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000379}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380}
381
382/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
383/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
384/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000385let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000386multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
387 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000388 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000390 [(opnode GPR:$a, so_imm:$b)]> {
391 let Inst{25} = 1;
392 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000393 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000395 [(opnode GPR:$a, GPR:$b)]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000396 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000397 let isCommutable = Commutable;
398 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000399 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000401 [(opnode GPR:$a, so_reg:$b)]> {
402 let Inst{25} = 0;
403 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000404}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405}
406
407/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
408/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000409/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
410multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
411 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 opc, " $dst, $Src",
Evan Cheng37afa432008-11-06 22:15:19 +0000413 [(set GPR:$dst, (opnode GPR:$Src))]>,
414 Requires<[IsARM, HasV6]> {
415 let Inst{19-16} = 0b1111;
416 }
417 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 opc, " $dst, $Src, ror $rot",
419 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000420 Requires<[IsARM, HasV6]> {
421 let Inst{19-16} = 0b1111;
422 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423}
424
425/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
426/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000427multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
428 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
429 opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
431 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000432 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
433 opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 [(set GPR:$dst, (opnode GPR:$LHS,
435 (rotr GPR:$RHS, rot_imm:$rot)))]>,
436 Requires<[IsARM, HasV6]>;
437}
438
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000439/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
440let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000441multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
442 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000443 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
444 DPFrm, opc, " $dst, $a, $b",
445 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000446 Requires<[IsARM, CarryDefIsUnused]> {
447 let Inst{25} = 1;
448 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000449 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
450 DPFrm, opc, " $dst, $a, $b",
451 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000452 Requires<[IsARM, CarryDefIsUnused]> {
453 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000454 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000455 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000456 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
457 DPSoRegFrm, opc, " $dst, $a, $b",
458 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000459 Requires<[IsARM, CarryDefIsUnused]> {
460 let Inst{25} = 0;
461 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000462 // Carry setting variants
463 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000464 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000465 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
466 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000467 let Defs = [CPSR];
468 let Inst{25} = 1;
Evan Chengbdd679a2009-06-26 00:19:44 +0000469 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000470 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000471 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000472 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
473 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000474 let Defs = [CPSR];
475 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000476 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000477 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000478 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000479 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
480 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000481 let Defs = [CPSR];
482 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000483 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000484}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485}
486
487//===----------------------------------------------------------------------===//
488// Instructions
489//===----------------------------------------------------------------------===//
490
491//===----------------------------------------------------------------------===//
492// Miscellaneous Instructions.
493//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494
495/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
496/// the function. The first operand is the ID# for this instruction, the second
497/// is the index into the MachineConstantPool that this is, the third is the
498/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000499let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000501PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Chengf8e8b622008-11-06 17:48:05 +0000502 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 "${instid:label} ${cpidx:cpentry}", []>;
504
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000505let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000507PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
508 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000509 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
511def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000512PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000514 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000515}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
517def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000518PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 ".loc $file, $line, $col",
520 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
521
Evan Chengf8e8b622008-11-06 17:48:05 +0000522
523// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000525def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000526 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
528
Evan Cheng8610a3b2008-01-07 23:56:57 +0000529let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000530let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000531def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000532 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(set GPR:$dst, (load addrmodepc:$addr))]>;
534
Evan Chengbe998242008-11-06 08:47:38 +0000535def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000536 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
538
Evan Chengbe998242008-11-06 08:47:38 +0000539def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000540 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
542
Evan Chengbe998242008-11-06 08:47:38 +0000543def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000544 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
546
Evan Chengbe998242008-11-06 08:47:38 +0000547def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000548 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
550}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000551let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000552def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000553 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(store GPR:$src, addrmodepc:$addr)]>;
555
Evan Chengbe998242008-11-06 08:47:38 +0000556def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000557 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
559
Evan Chengbe998242008-11-06 08:47:38 +0000560def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000561 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
563}
Evan Chengf8e8b622008-11-06 17:48:05 +0000564} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565
Evan Chenga1366cd2009-06-23 05:25:29 +0000566
567// LEApcrel - Load a pc-relative address into a register without offending the
568// assembler.
569def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000570 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
571 "${:private}PCRELL${:uid}+8))\n"),
572 !strconcat("${:private}PCRELL${:uid}:\n\t",
573 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenga1366cd2009-06-23 05:25:29 +0000574 []>;
575
Evan Chengba83d7c2009-06-24 23:14:45 +0000576def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
577 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenga1366cd2009-06-23 05:25:29 +0000578 Pseudo,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000579 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
580 "(${label}_${id:no_hash}-(",
581 "${:private}PCRELL${:uid}+8))\n"),
582 !strconcat("${:private}PCRELL${:uid}:\n\t",
583 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Cheng83a32b42009-07-07 23:40:25 +0000584 []> {
585 let Inst{25} = 1;
586}
Evan Chenga1366cd2009-06-23 05:25:29 +0000587
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588//===----------------------------------------------------------------------===//
589// Control Flow Instructions.
590//
591
592let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000593 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000594 let Inst{7-4} = 0b0001;
595 let Inst{19-8} = 0b111111111111;
596 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000597}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
599// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000600// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
601// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000602// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng7bd57f82009-07-09 22:57:41 +0000603let isReturn = 1, isTerminator = 1, mayLoad = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000604 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000605 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000606 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 []>;
608
Bob Wilson243b37c2009-06-22 21:01:46 +0000609// On non-Darwin platforms R9 is callee-saved.
Evan Cheng88e78d22009-06-19 01:51:50 +0000610let isCall = 1, Itinerary = IIC_Br,
Evan Cheng27396a62009-07-22 06:46:53 +0000611 Defs = [R0, R1, R2, R3, R12, LR,
612 D0, D1, D2, D3, D4, D5, D6, D7,
613 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng80ab2a82009-07-29 20:10:36 +0000614 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000615 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000617 [(ARMcall tglobaladdr:$func)]>,
618 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619
Evan Chengf8e8b622008-11-06 17:48:05 +0000620 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng10a9eb82008-09-01 08:25:56 +0000621 "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000622 [(ARMcall_pred tglobaladdr:$func)]>,
623 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624
625 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000626 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000627 "blx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000628 [(ARMcall GPR:$func)]>,
629 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000630 let Inst{7-4} = 0b0011;
631 let Inst{19-8} = 0b111111111111;
632 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000633 }
634
Evan Chengfb1d1472009-07-14 01:49:27 +0000635 // ARMv4T
636 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
637 "mov lr, pc\n\tbx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000638 [(ARMcall_nolink GPR:$func)]>,
639 Requires<[IsARM, IsNotDarwin]> {
Evan Chengfb1d1472009-07-14 01:49:27 +0000640 let Inst{7-4} = 0b0001;
641 let Inst{19-8} = 0b111111111111;
642 let Inst{27-20} = 0b00010010;
Bob Wilson243b37c2009-06-22 21:01:46 +0000643 }
644}
645
646// On Darwin R9 is call-clobbered.
647let isCall = 1, Itinerary = IIC_Br,
Evan Cheng27396a62009-07-22 06:46:53 +0000648 Defs = [R0, R1, R2, R3, R9, R12, LR,
649 D0, D1, D2, D3, D4, D5, D6, D7,
650 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng80ab2a82009-07-29 20:10:36 +0000651 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Bob Wilson243b37c2009-06-22 21:01:46 +0000652 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
653 "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000654 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000655
656 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
657 "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000658 [(ARMcall_pred tglobaladdr:$func)]>,
659 Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000660
661 // ARMv5T and above
662 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
663 "blx $func",
664 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
665 let Inst{7-4} = 0b0011;
666 let Inst{19-8} = 0b111111111111;
667 let Inst{27-20} = 0b00010010;
668 }
669
Evan Chengfb1d1472009-07-14 01:49:27 +0000670 // ARMv4T
671 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
672 "mov lr, pc\n\tbx $func",
673 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
674 let Inst{7-4} = 0b0001;
675 let Inst{19-8} = 0b111111111111;
676 let Inst{27-20} = 0b00010010;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 }
678}
679
Evan Cheng88e78d22009-06-19 01:51:50 +0000680let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 // B is "predicable" since it can be xformed into a Bcc.
682 let isBarrier = 1 in {
683 let isPredicable = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000684 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000685 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686
Owen Andersonf8053082007-11-12 07:39:39 +0000687 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000688 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000689 "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000690 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
691 let Inst{20} = 0; // S Bit
692 let Inst{24-21} = 0b1101;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000693 let Inst{27-25} = 0b000;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000695 def BR_JTm : JTI<(outs),
696 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
697 "ldr pc, $target \n$jt",
698 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
699 imm:$id)]> {
700 let Inst{20} = 1; // L bit
701 let Inst{21} = 0; // W bit
702 let Inst{22} = 0; // B bit
703 let Inst{24} = 1; // P bit
Evan Chenge5f32ae2009-07-07 23:45:10 +0000704 let Inst{27-25} = 0b011;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000706 def BR_JTadd : JTI<(outs),
707 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
708 "add pc, $target, $idx \n$jt",
709 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
710 imm:$id)]> {
711 let Inst{20} = 0; // S bit
712 let Inst{24-21} = 0b0100;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000713 let Inst{27-25} = 0b000;
Evan Cheng0f63ae12008-11-07 09:06:08 +0000714 }
715 } // isNotDuplicable = 1, isIndirectBranch = 1
716 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717
718 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
719 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000720 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000721 "b", " $target",
722 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723}
724
725//===----------------------------------------------------------------------===//
726// Load / store Instructions.
727//
728
729// Load
Dan Gohman5574cc72008-12-03 18:15:48 +0000730let canFoldAsLoad = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000731def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 "ldr", " $dst, $addr",
733 [(set GPR:$dst, (load addrmode2:$addr))]>;
734
735// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000736let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000737def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 "ldr", " $dst, $addr", []>;
739
740// Loads with zero extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000741def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 "ldr", "h $dst, $addr",
743 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
744
Evan Cheng81794bb2008-11-13 07:34:59 +0000745def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 "ldr", "b $dst, $addr",
747 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
748
749// Loads with sign extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000750def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 "ldr", "sh $dst, $addr",
752 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
753
Evan Cheng81794bb2008-11-13 07:34:59 +0000754def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 "ldr", "sb $dst, $addr",
756 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
757
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000758let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000760def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
761 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762
763// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000764def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000765 (ins addrmode2:$addr), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000766 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767
Evan Chengbe998242008-11-06 08:47:38 +0000768def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000769 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000770 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771
Evan Chengbe998242008-11-06 08:47:38 +0000772def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000773 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
775
Evan Chengbe998242008-11-06 08:47:38 +0000776def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000777 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
779
Evan Chengbe998242008-11-06 08:47:38 +0000780def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000781 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
783
Evan Chengbe998242008-11-06 08:47:38 +0000784def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000785 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
787
Evan Chengbe998242008-11-06 08:47:38 +0000788def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000789 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
791
Evan Chengbe998242008-11-06 08:47:38 +0000792def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000793 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
794 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795
Evan Chengbe998242008-11-06 08:47:38 +0000796def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000797 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
799
Evan Chengbe998242008-11-06 08:47:38 +0000800def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000801 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengb04191f2009-07-02 01:30:04 +0000802 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000803}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805// Store
Evan Cheng81794bb2008-11-13 07:34:59 +0000806def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 "str", " $src, $addr",
808 [(store GPR:$src, addrmode2:$addr)]>;
809
810// Stores with truncate
Evan Cheng81794bb2008-11-13 07:34:59 +0000811def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 "str", "h $src, $addr",
813 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
814
Evan Cheng81794bb2008-11-13 07:34:59 +0000815def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 "str", "b $src, $addr",
817 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
818
819// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000820let mayStore = 1 in
Evan Cheng41169552009-06-15 08:28:29 +0000821def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
822 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823
824// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000825def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000826 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 "str", " $src, [$base, $offset]!", "$base = $base_wb",
828 [(set GPR:$base_wb,
829 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
830
Evan Chengbe998242008-11-06 08:47:38 +0000831def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000832 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 "str", " $src, [$base], $offset", "$base = $base_wb",
834 [(set GPR:$base_wb,
835 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
836
Evan Chengbe998242008-11-06 08:47:38 +0000837def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000838 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
840 [(set GPR:$base_wb,
841 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
842
Evan Chengbe998242008-11-06 08:47:38 +0000843def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000844 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 "str", "h $src, [$base], $offset", "$base = $base_wb",
846 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
847 GPR:$base, am3offset:$offset))]>;
848
Evan Chengbe998242008-11-06 08:47:38 +0000849def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000850 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
852 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
853 GPR:$base, am2offset:$offset))]>;
854
Evan Chengbe998242008-11-06 08:47:38 +0000855def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000856 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 "str", "b $src, [$base], $offset", "$base = $base_wb",
858 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
859 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860
861//===----------------------------------------------------------------------===//
862// Load / store multiple Instructions.
863//
864
Evan Chengb783fa32007-07-19 01:14:50 +0000865// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000866let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000867def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000869 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 []>;
871
Chris Lattner6887b142008-01-06 08:36:04 +0000872let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000873def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000874 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000875 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 []>;
877
878//===----------------------------------------------------------------------===//
879// Move Instructions.
880//
881
Evan Chengd97d7142009-06-12 20:46:18 +0000882let neverHasSideEffects = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000883def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
884 "mov", " $dst, $src", []>, UnaryDP;
885def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
886 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000888let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000889def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
890 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891
Evan Cheng7f240d22008-11-14 20:09:11 +0000892def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000894 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895
896// These aren't really mov instructions, but we have to define them this way
897// due to flag operands.
898
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000899let Defs = [CPSR] in {
Evan Cheng7f240d22008-11-14 20:09:11 +0000900def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000902 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000903def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000905 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000906}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907
908//===----------------------------------------------------------------------===//
909// Extend Instructions.
910//
911
912// Sign extenders
913
Evan Cheng37afa432008-11-06 22:15:19 +0000914defm SXTB : AI_unary_rrot<0b01101010,
915 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
916defm SXTH : AI_unary_rrot<0b01101011,
917 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918
Evan Cheng37afa432008-11-06 22:15:19 +0000919defm SXTAB : AI_bin_rrot<0b01101010,
920 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
921defm SXTAH : AI_bin_rrot<0b01101011,
922 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923
924// TODO: SXT(A){B|H}16
925
926// Zero extenders
927
928let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000929defm UXTB : AI_unary_rrot<0b01101110,
930 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
931defm UXTH : AI_unary_rrot<0b01101111,
932 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
933defm UXTB16 : AI_unary_rrot<0b01101100,
934 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935
Bob Wilson74590a02009-06-22 22:08:29 +0000936def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +0000938def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 (UXTB16r_rot GPR:$Src, 8)>;
940
Evan Cheng37afa432008-11-06 22:15:19 +0000941defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +0000943defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
945}
946
947// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
948//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
949
950// TODO: UXT(A){B|H}16
951
952//===----------------------------------------------------------------------===//
953// Arithmetic Instructions.
954//
955
Jim Grosbach88c246f2008-10-14 20:36:24 +0000956defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +0000957 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000958defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000959 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960
961// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +0000962defm ADDS : AI1_bin_s_irs<0b0100, "add",
963 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
964defm SUBS : AI1_bin_s_irs<0b0010, "sub",
965 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000967defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +0000968 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000969defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
970 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
972// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +0000973def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 "rsb", " $dst, $a, $b",
975 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
976
Evan Cheng86a926a2008-11-05 18:35:52 +0000977def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 "rsb", " $dst, $a, $b",
979 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
980
981// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000982let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000983def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000985 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000986def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000988 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
989}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000991let Uses = [CPSR] in {
992def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
993 DPFrm, "rsc", " $dst, $a, $b",
994 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
995 Requires<[IsARM, CarryDefIsUnused]>;
996def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
997 DPSoRegFrm, "rsc", " $dst, $a, $b",
998 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
999 Requires<[IsARM, CarryDefIsUnused]>;
1000}
1001
1002// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +00001003let Defs = [CPSR], Uses = [CPSR] in {
1004def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
1005 DPFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001006 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1007 Requires<[IsARM, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +00001008def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
1009 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001010 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1011 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001012}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013
1014// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1015def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1016 (SUBri GPR:$src, so_imm_neg:$imm)>;
1017
1018//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1019// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1020//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1021// (SBCri GPR:$src, so_imm_neg:$imm)>;
1022
1023// Note: These are implemented in C++ code, because they have to generate
1024// ADD/SUBrs instructions, which use a complex pattern that a xform function
1025// cannot produce.
1026// (mul X, 2^n+1) -> (add (X << n), X)
1027// (mul X, 2^n-1) -> (rsb X, (X << n))
1028
1029
1030//===----------------------------------------------------------------------===//
1031// Bitwise Instructions.
1032//
1033
Jim Grosbach88c246f2008-10-14 20:36:24 +00001034defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001035 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001036defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001037 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001038defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001039 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001040defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001041 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042
Evan Cheng299ee652009-07-06 22:23:46 +00001043def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1044 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1045 "bfc", " $dst, $imm", "$src = $dst",
1046 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1047 Requires<[IsARM, HasV6T2]> {
1048 let Inst{27-21} = 0b0111110;
1049 let Inst{6-0} = 0b0011111;
1050}
1051
Evan Cheng86a926a2008-11-05 18:35:52 +00001052def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1053 "mvn", " $dst, $src",
1054 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1055def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1056 "mvn", " $dst, $src",
1057 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001058let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +00001059def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1060 "mvn", " $dst, $imm",
1061 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062
1063def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1064 (BICri GPR:$src, so_imm_not:$imm)>;
1065
1066//===----------------------------------------------------------------------===//
1067// Multiply Instructions.
1068//
1069
Evan Chengbdd679a2009-06-26 00:19:44 +00001070let isCommutable = 1 in
Evan Chengee80fb72008-11-06 01:21:28 +00001071def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengf8e8b622008-11-06 17:48:05 +00001072 "mul", " $dst, $a, $b",
1073 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074
Evan Chengee80fb72008-11-06 01:21:28 +00001075def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Chengf8e8b622008-11-06 17:48:05 +00001076 "mla", " $dst, $a, $b, $c",
1077 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078
Evan Chengc8147e12009-07-06 22:05:45 +00001079def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1080 "mls", " $dst, $a, $b, $c",
1081 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1082 Requires<[IsARM, HasV6T2]>;
1083
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001085let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001086let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001087def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1088 (ins GPR:$a, GPR:$b),
1089 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090
Evan Chengee80fb72008-11-06 01:21:28 +00001091def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1092 (ins GPR:$a, GPR:$b),
1093 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001094}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095
1096// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001097def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1098 (ins GPR:$a, GPR:$b),
1099 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100
Evan Chengee80fb72008-11-06 01:21:28 +00001101def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1102 (ins GPR:$a, GPR:$b),
1103 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104
Evan Chengee80fb72008-11-06 01:21:28 +00001105def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1106 (ins GPR:$a, GPR:$b),
1107 "umaal", " $ldst, $hdst, $a, $b", []>,
1108 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001109} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110
1111// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001112def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 "smmul", " $dst, $a, $b",
1114 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001115 Requires<[IsARM, HasV6]> {
1116 let Inst{7-4} = 0b0001;
1117 let Inst{15-12} = 0b1111;
1118}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119
Evan Chengee80fb72008-11-06 01:21:28 +00001120def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 "smmla", " $dst, $a, $b, $c",
1122 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001123 Requires<[IsARM, HasV6]> {
1124 let Inst{7-4} = 0b0001;
1125}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126
1127
Evan Chengee80fb72008-11-06 01:21:28 +00001128def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 "smmls", " $dst, $a, $b, $c",
1130 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001131 Requires<[IsARM, HasV6]> {
1132 let Inst{7-4} = 0b1101;
1133}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001135multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001136 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 !strconcat(opc, "bb"), " $dst, $a, $b",
1138 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1139 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001140 Requires<[IsARM, HasV5TE]> {
1141 let Inst{5} = 0;
1142 let Inst{6} = 0;
1143 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001144
Evan Cheng38396be2008-11-06 03:35:07 +00001145 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 !strconcat(opc, "bt"), " $dst, $a, $b",
1147 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001148 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001149 Requires<[IsARM, HasV5TE]> {
1150 let Inst{5} = 0;
1151 let Inst{6} = 1;
1152 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001153
Evan Cheng38396be2008-11-06 03:35:07 +00001154 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001156 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001158 Requires<[IsARM, HasV5TE]> {
1159 let Inst{5} = 1;
1160 let Inst{6} = 0;
1161 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001162
Evan Cheng38396be2008-11-06 03:35:07 +00001163 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001165 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1166 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001167 Requires<[IsARM, HasV5TE]> {
1168 let Inst{5} = 1;
1169 let Inst{6} = 1;
1170 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001171
Evan Cheng38396be2008-11-06 03:35:07 +00001172 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 !strconcat(opc, "wb"), " $dst, $a, $b",
1174 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001175 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001176 Requires<[IsARM, HasV5TE]> {
1177 let Inst{5} = 1;
1178 let Inst{6} = 0;
1179 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001180
Evan Cheng38396be2008-11-06 03:35:07 +00001181 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 !strconcat(opc, "wt"), " $dst, $a, $b",
1183 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001184 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001185 Requires<[IsARM, HasV5TE]> {
1186 let Inst{5} = 1;
1187 let Inst{6} = 1;
1188 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189}
1190
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001191
1192multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001193 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1195 [(set GPR:$dst, (add GPR:$acc,
1196 (opnode (sext_inreg GPR:$a, i16),
1197 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001198 Requires<[IsARM, HasV5TE]> {
1199 let Inst{5} = 0;
1200 let Inst{6} = 0;
1201 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001202
Evan Cheng38396be2008-11-06 03:35:07 +00001203 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1205 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001206 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001207 Requires<[IsARM, HasV5TE]> {
1208 let Inst{5} = 0;
1209 let Inst{6} = 1;
1210 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001211
Evan Cheng38396be2008-11-06 03:35:07 +00001212 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001214 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001216 Requires<[IsARM, HasV5TE]> {
1217 let Inst{5} = 1;
1218 let Inst{6} = 0;
1219 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001220
Evan Cheng38396be2008-11-06 03:35:07 +00001221 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001223 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1224 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001225 Requires<[IsARM, HasV5TE]> {
1226 let Inst{5} = 1;
1227 let Inst{6} = 1;
1228 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229
Evan Cheng38396be2008-11-06 03:35:07 +00001230 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1232 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001233 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001234 Requires<[IsARM, HasV5TE]> {
1235 let Inst{5} = 0;
1236 let Inst{6} = 0;
1237 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001238
Evan Cheng38396be2008-11-06 03:35:07 +00001239 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1241 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001242 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001243 Requires<[IsARM, HasV5TE]> {
1244 let Inst{5} = 0;
1245 let Inst{6} = 1;
1246 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247}
1248
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001249defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1250defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
1252// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1253// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1254
1255//===----------------------------------------------------------------------===//
1256// Misc. Arithmetic Instructions.
1257//
1258
Evan Chengc2121a22008-11-07 01:41:35 +00001259def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001261 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1262 let Inst{7-4} = 0b0001;
1263 let Inst{11-8} = 0b1111;
1264 let Inst{19-16} = 0b1111;
1265}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
Evan Chengc2121a22008-11-07 01:41:35 +00001267def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001269 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1270 let Inst{7-4} = 0b0011;
1271 let Inst{11-8} = 0b1111;
1272 let Inst{19-16} = 0b1111;
1273}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274
Evan Chengc2121a22008-11-07 01:41:35 +00001275def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 "rev16", " $dst, $src",
1277 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001278 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1279 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1280 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1281 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001282 Requires<[IsARM, HasV6]> {
1283 let Inst{7-4} = 0b1011;
1284 let Inst{11-8} = 0b1111;
1285 let Inst{19-16} = 0b1111;
1286}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287
Evan Chengc2121a22008-11-07 01:41:35 +00001288def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 "revsh", " $dst, $src",
1290 [(set GPR:$dst,
1291 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001292 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1293 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001294 Requires<[IsARM, HasV6]> {
1295 let Inst{7-4} = 0b1011;
1296 let Inst{11-8} = 0b1111;
1297 let Inst{19-16} = 0b1111;
1298}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299
Evan Chengc2121a22008-11-07 01:41:35 +00001300def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1301 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1302 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1304 (and (shl GPR:$src2, (i32 imm:$shamt)),
1305 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001306 Requires<[IsARM, HasV6]> {
1307 let Inst{6-4} = 0b001;
1308}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309
1310// Alternate cases for PKHBT where identities eliminate some nodes.
1311def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1312 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1313def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1314 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1315
1316
Evan Chengc2121a22008-11-07 01:41:35 +00001317def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1318 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1319 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1321 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001322 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1323 let Inst{6-4} = 0b101;
1324}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
1326// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1327// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001328def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1330def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1331 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1332 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1333
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334//===----------------------------------------------------------------------===//
1335// Comparison Instructions...
1336//
1337
Jim Grosbach88c246f2008-10-14 20:36:24 +00001338defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001339 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001340defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001341 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342
1343// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001344defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001345 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001346defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001347 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348
David Goodwin8bdcbb32009-06-29 15:33:01 +00001349defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1350 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1351defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1352 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353
1354def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1355 (CMNri GPR:$src, so_imm_neg:$imm)>;
1356
David Goodwin8bdcbb32009-06-29 15:33:01 +00001357def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 (CMNri GPR:$src, so_imm_neg:$imm)>;
1359
1360
1361// Conditional moves
1362// FIXME: should be able to write a pattern for ARMcmov, but can't use
1363// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001364def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001365 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001367 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368
Evan Chengbe998242008-11-06 08:47:38 +00001369def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1370 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001371 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001373 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374
Evan Chengbe998242008-11-06 08:47:38 +00001375def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1376 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001377 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001379 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380
1381
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382//===----------------------------------------------------------------------===//
1383// TLS Instructions
1384//
1385
1386// __aeabi_read_tp preserves the registers r1-r3.
1387let isCall = 1,
1388 Defs = [R0, R12, LR, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +00001389 def TPsoft : ABXI<0b1011, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 "bl __aeabi_read_tp",
1391 [(set R0, ARMthread_pointer)]>;
1392}
1393
1394//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001395// SJLJ Exception handling intrinsics
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001396// eh_sjlj_setjmp() is a three instruction sequence to store the return
1397// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001398// Since by its nature we may be coming from some other function to get
1399// here, and we're using the stack frame for the containing function to
1400// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001401// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001402// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001403// except for our own input by listing the relevant registers in Defs. By
1404// doing so, we also cause the prologue/epilogue code to actively preserve
1405// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001406let Defs =
Evan Cheng27396a62009-07-22 06:46:53 +00001407 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1408 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng80ab2a82009-07-29 20:10:36 +00001409 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng27396a62009-07-22 06:46:53 +00001410 D31 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001411 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbachc10915b2009-05-12 23:59:14 +00001412 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1413 "add r0, pc, #4\n\t"
1414 "str r0, [$src, #+4]\n\t"
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001415 "mov r0, #0 @ eh_setjmp", "",
1416 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001417}
1418
1419//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420// Non-Instruction Patterns
1421//
1422
1423// ConstantPool, GlobalAddress, and JumpTable
1424def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1425def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1426def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1427 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1428
1429// Large immediate handling.
1430
1431// Two piece so_imms.
1432let isReMaterializable = 1 in
Evan Chengbe998242008-11-06 08:47:38 +00001433def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 "mov", " $dst, $src",
Evan Cheng7cd4acb2008-11-06 02:25:39 +00001435 [(set GPR:$dst, so_imm2part:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436
1437def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001438 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1439 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001441 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1442 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443
1444// TODO: add,sub,and, 3-instr forms?
1445
1446
1447// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001448def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001449 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +00001450def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001451 Requires<[IsARM, IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452
1453// zextload i1 -> zextload i8
1454def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1455
1456// extload -> zextload
1457def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1458def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1459def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1460
Evan Chengc41fb3152008-11-05 23:22:34 +00001461def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1462def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1463
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001465def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1466 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 (SMULBB GPR:$a, GPR:$b)>;
1468def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1469 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001470def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1471 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001473def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001475def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1476 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001478def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001480def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1481 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001483def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 (SMULWB GPR:$a, GPR:$b)>;
1485
1486def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001487 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1488 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1490def : ARMV5TEPat<(add GPR:$acc,
1491 (mul sext_16_node:$a, sext_16_node:$b)),
1492 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1493def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001494 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1495 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1497def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001498 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1500def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001501 (mul (sra GPR:$a, (i32 16)),
1502 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1504def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001505 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1507def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001508 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1509 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1511def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001512 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1514
1515//===----------------------------------------------------------------------===//
1516// Thumb Support
1517//
1518
1519include "ARMInstrThumb.td"
1520
1521//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001522// Thumb2 Support
1523//
1524
1525include "ARMInstrThumb2.td"
1526
1527//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528// Floating Point Support
1529//
1530
1531include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001532
1533//===----------------------------------------------------------------------===//
1534// Advanced SIMD (NEON) Support
1535//
1536
1537include "ARMInstrNEON.td"