blob: 4cf139ea9657a7bdf11b396662f46fa513fd166e [file] [log] [blame]
Bill Wendling2695d8e2010-10-15 21:50:45 +00001//===- ARMInstrVFP.td - VFP support for ARM ----------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Bill Wendling2695d8e2010-10-15 21:50:45 +000014def SDT_FTOI : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
15def SDT_ITOF : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
16def SDT_CMPFP0 : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
17def SDT_VMOVDRR : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
18 SDTCisSameAs<1, 2>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000019
Bill Wendling2695d8e2010-10-15 21:50:45 +000020def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
21def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
22def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
23def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
24def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag, SDNPOutFlag]>;
25def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
26def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
27def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000028
Bill Wendling88cf0382010-10-14 01:02:08 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000031// Operand Definitions.
32//
33
Evan Cheng39382422009-10-28 01:44:26 +000034def vfp_f32imm : Operand<f32>,
35 PatLeaf<(f32 fpimm), [{
36 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
37 }]> {
38 let PrintMethod = "printVFPf32ImmOperand";
39}
40
41def vfp_f64imm : Operand<f64>,
42 PatLeaf<(f64 fpimm), [{
43 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
44 }]> {
45 let PrintMethod = "printVFPf64ImmOperand";
46}
47
48
49//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000050// Load / store Instructions.
51//
52
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000053let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bill Wendling7d31a162010-10-20 22:44:54 +000054def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$Dd), (ins addrmode5:$addr),
55 IIC_fpLoad64, "vldr", ".64\t$Dd, $addr",
Bill Wendling5df0e0a2010-11-02 22:31:46 +000056 [(set DPR:$Dd, (f64 (load addrmode5:$addr)))]> {
57 // Instruction operands.
58 bits<5> Dd;
59 bits<32> addr;
60
61 // Encode instruction operands.
62 let Inst{23} = addr{16}; // U (add = (U == '1'))
63 let Inst{22} = Dd{4};
64 let Inst{19-16} = addr{20-17}; // Rn
65 let Inst{15-12} = Dd{3-0};
66 let Inst{7-0} = addr{7-0}; // imm8
67}
Evan Chenga8e29892007-01-19 07:51:42 +000068
Jim Grosbache5165492009-11-09 00:11:35 +000069def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
70 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000071 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000072} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000073
Bill Wendling5df0e0a2010-11-02 22:31:46 +000074def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
Jim Grosbache5165492009-11-09 00:11:35 +000075 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000076 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000077
Bill Wendling5df0e0a2010-11-02 22:31:46 +000078def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
Jim Grosbache5165492009-11-09 00:11:35 +000079 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000080 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82//===----------------------------------------------------------------------===//
83// Load / store multiple Instructions.
84//
85
Chris Lattner39ee0362010-10-31 19:10:56 +000086let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
87 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +000088def VLDMD : AXDI4<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
89 reglist:$dsts, variable_ops),
90 IndexModeNone, IIC_fpLoad_m,
91 "vldm${amode}${p}\t$Rn, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000092 let Inst{20} = 1;
93}
Evan Chenga8e29892007-01-19 07:51:42 +000094
Jim Grosbache6913602010-11-03 01:01:43 +000095def VLDMS : AXSI4<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
96 reglist:$dsts, variable_ops),
97 IndexModeNone, IIC_fpLoad_m,
98 "vldm${amode}${p}\t$Rn, $dsts", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +000099 let Inst{20} = 1;
100}
101
Jim Grosbache6913602010-11-03 01:01:43 +0000102def VLDMD_UPD : AXDI4<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000103 reglist:$dsts, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000104 IndexModeUpd, IIC_fpLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +0000105 "vldm${amode}${p}\t$Rn!, $dsts",
106 "$Rn = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000107 let Inst{20} = 1;
108}
109
Jim Grosbache6913602010-11-03 01:01:43 +0000110def VLDMS_UPD : AXSI4<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000111 reglist:$dsts, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000112 IndexModeUpd, IIC_fpLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +0000113 "vldm${amode}${p}\t$Rn!, $dsts",
114 "$Rn = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000115 let Inst{20} = 1;
116}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000117} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Chris Lattner39ee0362010-10-31 19:10:56 +0000119let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
120 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +0000121def VSTMD : AXDI4<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
122 reglist:$srcs, variable_ops),
123 IndexModeNone, IIC_fpStore_m,
124 "vstm${amode}${p}\t$Rn, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000125 let Inst{20} = 0;
126}
Evan Chenga8e29892007-01-19 07:51:42 +0000127
Jim Grosbache6913602010-11-03 01:01:43 +0000128def VSTMS : AXSI4<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
129 reglist:$srcs, variable_ops), IndexModeNone,
130 IIC_fpStore_m,
131 "vstm${amode}${p}\t$Rn, $srcs", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000132 let Inst{20} = 0;
133}
134
Jim Grosbache6913602010-11-03 01:01:43 +0000135def VSTMD_UPD : AXDI4<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000136 reglist:$srcs, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000137 IndexModeUpd, IIC_fpStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +0000138 "vstm${amode}${p}\t$Rn!, $srcs",
139 "$Rn = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000140 let Inst{20} = 0;
141}
142
Jim Grosbache6913602010-11-03 01:01:43 +0000143def VSTMS_UPD : AXSI4<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000144 reglist:$srcs, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000145 IndexModeUpd, IIC_fpStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +0000146 "vstm${amode}${p}\t$Rn!, $srcs",
147 "$Rn = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000148 let Inst{20} = 0;
149}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000150} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000151
152// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
153
154//===----------------------------------------------------------------------===//
155// FP Binary Operations.
156//
157
Bill Wendling69661192010-11-01 06:00:39 +0000158def VADDD : ADbI<0b11100, 0b11, 0, 0,
159 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
160 IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm",
161 [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>;
Bill Wendling174777b2010-10-12 22:08:41 +0000162
Bill Wendling69661192010-11-01 06:00:39 +0000163def VADDS : ASbIn<0b11100, 0b11, 0, 0,
164 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
165 IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm",
166 [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Bill Wendling69661192010-11-01 06:00:39 +0000168def VSUBD : ADbI<0b11100, 0b11, 1, 0,
169 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
170 IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm",
171 [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>;
Jim Grosbach499e8862010-10-12 21:22:40 +0000172
Bill Wendling69661192010-11-01 06:00:39 +0000173def VSUBS : ASbIn<0b11100, 0b11, 1, 0,
174 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
175 IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm",
176 [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Bill Wendling69661192010-11-01 06:00:39 +0000178def VDIVD : ADbI<0b11101, 0b00, 0, 0,
179 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
180 IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm",
181 [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Bill Wendling69661192010-11-01 06:00:39 +0000183def VDIVS : ASbI<0b11101, 0b00, 0, 0,
184 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
185 IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm",
186 [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Bill Wendling69661192010-11-01 06:00:39 +0000188def VMULD : ADbI<0b11100, 0b10, 0, 0,
189 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
190 IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm",
191 [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000192
Bill Wendling69661192010-11-01 06:00:39 +0000193def VMULS : ASbIn<0b11100, 0b10, 0, 0,
194 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
195 IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm",
196 [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000197
Bill Wendling69661192010-11-01 06:00:39 +0000198def VNMULD : ADbI<0b11100, 0b10, 1, 0,
199 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
200 IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm",
201 [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Bill Wendling69661192010-11-01 06:00:39 +0000203def VNMULS : ASbI<0b11100, 0b10, 1, 0,
204 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
205 IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm",
206 [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000207
Chris Lattner72939122007-05-03 00:32:00 +0000208// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000209def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000210 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000211def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000212 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000213
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000214// These are encoded as unary instructions.
215let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000216def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0,
217 (outs), (ins DPR:$Dd, DPR:$Dm),
218 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm",
219 [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Bill Wendling69661192010-11-01 06:00:39 +0000221def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0,
222 (outs), (ins SPR:$Sd, SPR:$Sm),
223 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm",
224 [(arm_cmpfp SPR:$Sd, SPR:$Sm)]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000225
Bill Wendling67a704d2010-10-13 20:58:46 +0000226// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000227def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0,
228 (outs), (ins DPR:$Dd, DPR:$Dm),
229 IIC_fpCMP64, "vcmp", ".f64\t$Dd, $Dm",
230 [/* For disassembly only; pattern left blank */]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000231
Bill Wendling69661192010-11-01 06:00:39 +0000232def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0,
233 (outs), (ins SPR:$Sd, SPR:$Sm),
234 IIC_fpCMP32, "vcmp", ".f32\t$Sd, $Sm",
235 [/* For disassembly only; pattern left blank */]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000236}
Evan Chenga8e29892007-01-19 07:51:42 +0000237
238//===----------------------------------------------------------------------===//
239// FP Unary Operations.
240//
241
Bill Wendling69661192010-11-01 06:00:39 +0000242def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0,
243 (outs DPR:$Dd), (ins DPR:$Dm),
244 IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm",
245 [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000246
Bill Wendling69661192010-11-01 06:00:39 +0000247def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,
248 (outs SPR:$Sd), (ins SPR:$Sm),
249 IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm",
250 [(set SPR:$Sd, (fabs SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Evan Cheng91449a82009-07-20 02:12:31 +0000252let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000253def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0,
254 (outs), (ins DPR:$Dd),
255 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0",
256 [(arm_cmpfp0 (f64 DPR:$Dd))]> {
257 let Inst{3-0} = 0b0000;
258 let Inst{5} = 0;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000259}
260
Bill Wendling69661192010-11-01 06:00:39 +0000261def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0,
262 (outs), (ins SPR:$Sd),
263 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0",
264 [(arm_cmpfp0 SPR:$Sd)]> {
265 let Inst{3-0} = 0b0000;
266 let Inst{5} = 0;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000267}
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Bill Wendling67a704d2010-10-13 20:58:46 +0000269// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000270def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0,
271 (outs), (ins DPR:$Dd),
272 IIC_fpCMP64, "vcmp", ".f64\t$Dd, #0",
273 [/* For disassembly only; pattern left blank */]> {
274 let Inst{3-0} = 0b0000;
275 let Inst{5} = 0;
Bill Wendling67a704d2010-10-13 20:58:46 +0000276}
Johnny Chen7edd8e32010-02-08 19:41:48 +0000277
Bill Wendling69661192010-11-01 06:00:39 +0000278def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0,
279 (outs), (ins SPR:$Sd),
280 IIC_fpCMP32, "vcmp", ".f32\t$Sd, #0",
281 [/* For disassembly only; pattern left blank */]> {
282 let Inst{3-0} = 0b0000;
283 let Inst{5} = 0;
Bill Wendling67a704d2010-10-13 20:58:46 +0000284}
Evan Cheng91449a82009-07-20 02:12:31 +0000285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Bill Wendling54908dd2010-10-13 00:56:35 +0000287def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0,
288 (outs DPR:$Dd), (ins SPR:$Sm),
289 IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm",
290 [(set DPR:$Dd, (fextend SPR:$Sm))]> {
291 // Instruction operands.
292 bits<5> Dd;
293 bits<5> Sm;
294
295 // Encode instruction operands.
296 let Inst{3-0} = Sm{4-1};
297 let Inst{5} = Sm{0};
298 let Inst{15-12} = Dd{3-0};
299 let Inst{22} = Dd{4};
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Evan Cheng96581d32008-11-11 02:11:05 +0000302// Special case encoding: bits 11-8 is 0b1011.
Bill Wendling54908dd2010-10-13 00:56:35 +0000303def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm,
304 IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm",
305 [(set SPR:$Sd, (fround DPR:$Dm))]> {
306 // Instruction operands.
307 bits<5> Sd;
308 bits<5> Dm;
309
310 // Encode instruction operands.
311 let Inst{3-0} = Dm{3-0};
312 let Inst{5} = Dm{4};
313 let Inst{15-12} = Sd{4-1};
314 let Inst{22} = Sd{0};
315
Evan Cheng96581d32008-11-11 02:11:05 +0000316 let Inst{27-23} = 0b11101;
317 let Inst{21-16} = 0b110111;
318 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000319 let Inst{7-6} = 0b11;
320 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Johnny Chen2d658df2010-02-09 17:21:56 +0000323// Between half-precision and single-precision. For disassembly only.
324
Bill Wendling67a704d2010-10-13 20:58:46 +0000325// FIXME: Verify encoding after integrated assembler is working.
Jim Grosbach18f30e62010-06-02 21:53:11 +0000326def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000327 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000328 [/* For disassembly only; pattern left blank */]>;
329
Bob Wilson76a312b2010-03-19 22:51:32 +0000330def : ARMPat<(f32_to_f16 SPR:$a),
331 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000332
Jim Grosbach18f30e62010-06-02 21:53:11 +0000333def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000334 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000335 [/* For disassembly only; pattern left blank */]>;
336
Bob Wilson76a312b2010-03-19 22:51:32 +0000337def : ARMPat<(f16_to_f32 GPR:$a),
338 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000339
Jim Grosbach18f30e62010-06-02 21:53:11 +0000340def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000341 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000342 [/* For disassembly only; pattern left blank */]>;
343
Jim Grosbach18f30e62010-06-02 21:53:11 +0000344def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000345 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000346 [/* For disassembly only; pattern left blank */]>;
347
Bill Wendling69661192010-11-01 06:00:39 +0000348def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
349 (outs DPR:$Dd), (ins DPR:$Dm),
350 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
351 [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000352
Bill Wendling69661192010-11-01 06:00:39 +0000353def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,
354 (outs SPR:$Sd), (ins SPR:$Sm),
355 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
356 [(set SPR:$Sd, (fneg SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000357
Bill Wendling69661192010-11-01 06:00:39 +0000358def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0,
359 (outs DPR:$Dd), (ins DPR:$Dm),
360 IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm",
361 [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000362
Bill Wendling69661192010-11-01 06:00:39 +0000363def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0,
364 (outs SPR:$Sd), (ins SPR:$Sm),
365 IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm",
366 [(set SPR:$Sd, (fsqrt SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Bill Wendling67a704d2010-10-13 20:58:46 +0000368let neverHasSideEffects = 1 in {
Bill Wendling69661192010-11-01 06:00:39 +0000369def VMOVD : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
370 (outs DPR:$Dd), (ins DPR:$Dm),
371 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000372
Bill Wendling69661192010-11-01 06:00:39 +0000373def VMOVS : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
374 (outs SPR:$Sd), (ins SPR:$Sm),
375 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000376} // neverHasSideEffects
377
Evan Chenga8e29892007-01-19 07:51:42 +0000378//===----------------------------------------------------------------------===//
379// FP <-> GPR Copies. Int <-> FP Conversions.
380//
381
Bill Wendling7d31a162010-10-20 22:44:54 +0000382def VMOVRS : AVConv2I<0b11100001, 0b1010,
383 (outs GPR:$Rt), (ins SPR:$Sn),
384 IIC_fpMOVSI, "vmov", "\t$Rt, $Sn",
385 [(set GPR:$Rt, (bitconvert SPR:$Sn))]> {
386 // Instruction operands.
387 bits<4> Rt;
388 bits<5> Sn;
Evan Chenga8e29892007-01-19 07:51:42 +0000389
Bill Wendling7d31a162010-10-20 22:44:54 +0000390 // Encode instruction operands.
391 let Inst{19-16} = Sn{4-1};
392 let Inst{7} = Sn{0};
393 let Inst{15-12} = Rt;
394
395 let Inst{6-5} = 0b00;
396 let Inst{3-0} = 0b0000;
397}
398
399def VMOVSR : AVConv4I<0b11100000, 0b1010,
400 (outs SPR:$Sn), (ins GPR:$Rt),
401 IIC_fpMOVIS, "vmov", "\t$Sn, $Rt",
402 [(set SPR:$Sn, (bitconvert GPR:$Rt))]> {
403 // Instruction operands.
404 bits<5> Sn;
405 bits<4> Rt;
406
407 // Encode instruction operands.
408 let Inst{19-16} = Sn{4-1};
409 let Inst{7} = Sn{0};
410 let Inst{15-12} = Rt;
411
412 let Inst{6-5} = 0b00;
413 let Inst{3-0} = 0b0000;
414}
Evan Chenga8e29892007-01-19 07:51:42 +0000415
Evan Cheng020cc1b2010-05-13 00:16:46 +0000416let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000417def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000418 (outs GPR:$Rt, GPR:$Rt2), (ins DPR:$Dm),
419 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $Dm",
Johnny Chen7acca672010-02-05 18:04:58 +0000420 [/* FIXME: Can't write pattern for multiple result instr*/]> {
Bill Wendling01aabda2010-10-20 23:37:40 +0000421 // Instruction operands.
422 bits<5> Dm;
423 bits<4> Rt;
424 bits<4> Rt2;
425
426 // Encode instruction operands.
427 let Inst{3-0} = Dm{3-0};
428 let Inst{5} = Dm{4};
429 let Inst{15-12} = Rt;
430 let Inst{19-16} = Rt2;
431
Johnny Chen7acca672010-02-05 18:04:58 +0000432 let Inst{7-6} = 0b00;
433}
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Johnny Chen23401d62010-02-08 17:26:09 +0000435def VMOVRRS : AVConv3I<0b11000101, 0b1010,
436 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000437 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000438 [/* For disassembly only; pattern left blank */]> {
439 let Inst{7-6} = 0b00;
440}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000441} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000442
Evan Chenga8e29892007-01-19 07:51:42 +0000443// FMDHR: GPR -> SPR
444// FMDLR: GPR -> SPR
445
Jim Grosbache5165492009-11-09 00:11:35 +0000446def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000447 (outs DPR:$Dm), (ins GPR:$Rt, GPR:$Rt2),
448 IIC_fpMOVID, "vmov", "\t$Dm, $Rt, $Rt2",
449 [(set DPR:$Dm, (arm_fmdrr GPR:$Rt, GPR:$Rt2))]> {
450 // Instruction operands.
451 bits<5> Dm;
452 bits<4> Rt;
453 bits<4> Rt2;
454
455 // Encode instruction operands.
456 let Inst{3-0} = Dm{3-0};
457 let Inst{5} = Dm{4};
458 let Inst{15-12} = Rt;
459 let Inst{19-16} = Rt2;
460
461 let Inst{7-6} = 0b00;
Johnny Chen7acca672010-02-05 18:04:58 +0000462}
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Evan Cheng020cc1b2010-05-13 00:16:46 +0000464let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000465def VMOVSRR : AVConv5I<0b11000100, 0b1010,
466 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000467 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000468 [/* For disassembly only; pattern left blank */]> {
469 let Inst{7-6} = 0b00;
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// FMRDH: SPR -> GPR
473// FMRDL: SPR -> GPR
474// FMRRS: SPR -> GPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000475// FMRX: SPR system reg -> GPR
Evan Chenga8e29892007-01-19 07:51:42 +0000476// FMSRR: GPR -> SPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000477// FMXR: GPR -> VFP system reg
Evan Chenga8e29892007-01-19 07:51:42 +0000478
479
Bill Wendling67a704d2010-10-13 20:58:46 +0000480// Int -> FP:
Evan Chenga8e29892007-01-19 07:51:42 +0000481
Bill Wendling67a704d2010-10-13 20:58:46 +0000482class AVConv1IDs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
483 bits<4> opcod4, dag oops, dag iops,
484 InstrItinClass itin, string opc, string asm,
485 list<dag> pattern>
486 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
487 pattern> {
488 // Instruction operands.
489 bits<5> Dd;
490 bits<5> Sm;
491
492 // Encode instruction operands.
493 let Inst{3-0} = Sm{4-1};
494 let Inst{5} = Sm{0};
495 let Inst{15-12} = Dd{3-0};
496 let Inst{22} = Dd{4};
497}
498
499class AVConv1InSs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
500 bits<4> opcod4, dag oops, dag iops,InstrItinClass itin,
501 string opc, string asm, list<dag> pattern>
502 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
503 pattern> {
504 // Instruction operands.
505 bits<5> Sd;
506 bits<5> Sm;
507
508 // Encode instruction operands.
509 let Inst{3-0} = Sm{4-1};
510 let Inst{5} = Sm{0};
511 let Inst{15-12} = Sd{4-1};
512 let Inst{22} = Sd{0};
513}
514
515def VSITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
516 (outs DPR:$Dd), (ins SPR:$Sm),
517 IIC_fpCVTID, "vcvt", ".f64.s32\t$Dd, $Sm",
518 [(set DPR:$Dd, (f64 (arm_sitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000519 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000520}
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Bill Wendling67a704d2010-10-13 20:58:46 +0000522def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
523 (outs SPR:$Sd),(ins SPR:$Sm),
524 IIC_fpCVTIS, "vcvt", ".f32.s32\t$Sd, $Sm",
525 [(set SPR:$Sd, (arm_sitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000526 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000527}
Evan Chenga8e29892007-01-19 07:51:42 +0000528
Bill Wendling67a704d2010-10-13 20:58:46 +0000529def VUITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
530 (outs DPR:$Dd), (ins SPR:$Sm),
531 IIC_fpCVTID, "vcvt", ".f64.u32\t$Dd, $Sm",
532 [(set DPR:$Dd, (f64 (arm_uitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000533 let Inst{7} = 0; // u32
534}
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Bill Wendling67a704d2010-10-13 20:58:46 +0000536def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
537 (outs SPR:$Sd), (ins SPR:$Sm),
538 IIC_fpCVTIS, "vcvt", ".f32.u32\t$Sd, $Sm",
539 [(set SPR:$Sd, (arm_uitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000540 let Inst{7} = 0; // u32
541}
Evan Chenga8e29892007-01-19 07:51:42 +0000542
Bill Wendling67a704d2010-10-13 20:58:46 +0000543// FP -> Int:
544
545class AVConv1IsD_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
546 bits<4> opcod4, dag oops, dag iops,
547 InstrItinClass itin, string opc, string asm,
548 list<dag> pattern>
549 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
550 pattern> {
551 // Instruction operands.
552 bits<5> Sd;
553 bits<5> Dm;
554
555 // Encode instruction operands.
556 let Inst{3-0} = Dm{3-0};
557 let Inst{5} = Dm{4};
558 let Inst{15-12} = Sd{4-1};
559 let Inst{22} = Sd{0};
560}
561
562class AVConv1InsS_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
563 bits<4> opcod4, dag oops, dag iops,
564 InstrItinClass itin, string opc, string asm,
565 list<dag> pattern>
566 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
567 pattern> {
568 // Instruction operands.
569 bits<5> Sd;
570 bits<5> Sm;
571
572 // Encode instruction operands.
573 let Inst{3-0} = Sm{4-1};
574 let Inst{5} = Sm{0};
575 let Inst{15-12} = Sd{4-1};
576 let Inst{22} = Sd{0};
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// Always set Z bit in the instruction, i.e. "round towards zero" variants.
Bill Wendling67a704d2010-10-13 20:58:46 +0000580def VTOSIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
581 (outs SPR:$Sd), (ins DPR:$Dm),
582 IIC_fpCVTDI, "vcvt", ".s32.f64\t$Sd, $Dm",
583 [(set SPR:$Sd, (arm_ftosi (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000584 let Inst{7} = 1; // Z bit
585}
Evan Chenga8e29892007-01-19 07:51:42 +0000586
Bill Wendling67a704d2010-10-13 20:58:46 +0000587def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
588 (outs SPR:$Sd), (ins SPR:$Sm),
589 IIC_fpCVTSI, "vcvt", ".s32.f32\t$Sd, $Sm",
590 [(set SPR:$Sd, (arm_ftosi SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000591 let Inst{7} = 1; // Z bit
592}
Evan Chenga8e29892007-01-19 07:51:42 +0000593
Bill Wendling67a704d2010-10-13 20:58:46 +0000594def VTOUIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
595 (outs SPR:$Sd), (ins DPR:$Dm),
596 IIC_fpCVTDI, "vcvt", ".u32.f64\t$Sd, $Dm",
597 [(set SPR:$Sd, (arm_ftoui (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000598 let Inst{7} = 1; // Z bit
599}
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Bill Wendling67a704d2010-10-13 20:58:46 +0000601def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
602 (outs SPR:$Sd), (ins SPR:$Sm),
603 IIC_fpCVTSI, "vcvt", ".u32.f32\t$Sd, $Sm",
604 [(set SPR:$Sd, (arm_ftoui SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000605 let Inst{7} = 1; // Z bit
606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607
Johnny Chen15b423f2010-02-08 22:02:41 +0000608// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
609// For disassembly only.
Nate Begemand1fb5832010-08-03 21:31:55 +0000610let Uses = [FPSCR] in {
Bill Wendling67a704d2010-10-13 20:58:46 +0000611// FIXME: Verify encoding after integrated assembler is working.
612def VTOSIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
613 (outs SPR:$Sd), (ins DPR:$Dm),
614 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$Sd, $Dm",
615 [(set SPR:$Sd, (int_arm_vcvtr (f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000616 let Inst{7} = 0; // Z bit
617}
618
Bill Wendling67a704d2010-10-13 20:58:46 +0000619def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
620 (outs SPR:$Sd), (ins SPR:$Sm),
621 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$Sd, $Sm",
622 [(set SPR:$Sd, (int_arm_vcvtr SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000623 let Inst{7} = 0; // Z bit
624}
625
Bill Wendling67a704d2010-10-13 20:58:46 +0000626def VTOUIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
627 (outs SPR:$Sd), (ins DPR:$Dm),
628 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$Sd, $Dm",
Bill Wendling88cf0382010-10-14 01:02:08 +0000629 [(set SPR:$Sd, (int_arm_vcvtru(f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000630 let Inst{7} = 0; // Z bit
631}
632
Bill Wendling67a704d2010-10-13 20:58:46 +0000633def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
634 (outs SPR:$Sd), (ins SPR:$Sm),
635 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$Sd, $Sm",
636 [(set SPR:$Sd, (int_arm_vcvtru SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000637 let Inst{7} = 0; // Z bit
638}
Nate Begemand1fb5832010-08-03 21:31:55 +0000639}
Johnny Chen15b423f2010-02-08 22:02:41 +0000640
Johnny Chen27bb8d02010-02-11 18:17:16 +0000641// Convert between floating-point and fixed-point
642// Data type for fixed-point naming convention:
643// S16 (U=0, sx=0) -> SH
644// U16 (U=1, sx=0) -> UH
645// S32 (U=0, sx=1) -> SL
646// U32 (U=1, sx=1) -> UL
647
Bill Wendling160acca2010-11-01 23:11:22 +0000648// FIXME: Marking these as codegen only seems wrong. They are real
649// instructions(?)
650let Constraints = "$a = $dst", isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000651
652// FP to Fixed-Point:
653
654def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
Bill Wendlingcd944a42010-11-01 23:17:54 +0000655 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
Johnny Chen27bb8d02010-02-11 18:17:16 +0000656 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
657 [/* For disassembly only; pattern left blank */]>;
658
659def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
660 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
661 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
662 [/* For disassembly only; pattern left blank */]>;
663
664def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
665 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
666 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
667 [/* For disassembly only; pattern left blank */]>;
668
669def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
670 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
671 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
672 [/* For disassembly only; pattern left blank */]>;
673
674def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
675 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
676 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
677 [/* For disassembly only; pattern left blank */]>;
678
679def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
680 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
681 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
682 [/* For disassembly only; pattern left blank */]>;
683
684def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
685 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
686 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
687 [/* For disassembly only; pattern left blank */]>;
688
689def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
690 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
691 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
692 [/* For disassembly only; pattern left blank */]>;
693
694// Fixed-Point to FP:
695
696def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
697 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
698 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
699 [/* For disassembly only; pattern left blank */]>;
700
701def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
702 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
703 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
704 [/* For disassembly only; pattern left blank */]>;
705
706def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
707 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
708 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
709 [/* For disassembly only; pattern left blank */]>;
710
711def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
712 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
713 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
714 [/* For disassembly only; pattern left blank */]>;
715
716def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
717 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
718 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
719 [/* For disassembly only; pattern left blank */]>;
720
721def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
722 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
723 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
724 [/* For disassembly only; pattern left blank */]>;
725
726def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
727 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
728 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
729 [/* For disassembly only; pattern left blank */]>;
730
731def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
732 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
733 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
734 [/* For disassembly only; pattern left blank */]>;
735
Bill Wendling160acca2010-11-01 23:11:22 +0000736} // End of 'let Constraints = "$a = $dst", isCodeGenOnly = 1 in'
Johnny Chen27bb8d02010-02-11 18:17:16 +0000737
Evan Chenga8e29892007-01-19 07:51:42 +0000738//===----------------------------------------------------------------------===//
739// FP FMA Operations.
740//
741
Bill Wendlingc2bf5022010-11-01 21:17:06 +0000742def VMLAD : ADbI_vmlX<0b11100, 0b00, 0, 0,
743 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
744 IIC_fpMAC64, "vmla", ".f64\t$Dd, $Dn, $Dm",
745 [(set DPR:$Dd, (fadd (fmul DPR:$Dn, DPR:$Dm),
746 (f64 DPR:$Ddin)))]>,
747 RegConstraint<"$Ddin = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000748
Bill Wendling69661192010-11-01 06:00:39 +0000749def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
750 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
751 IIC_fpMAC32, "vmla", ".f32\t$Sd, $Sn, $Sm",
752 [(set SPR:$Sd, (fadd (fmul SPR:$Sn, SPR:$Sm),
753 SPR:$Sdin))]>,
754 RegConstraint<"$Sdin = $Sd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000755
Bill Wendling88cf0382010-10-14 01:02:08 +0000756def : Pat<(fadd DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
757 (VMLAD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
758def : Pat<(fadd SPR:$dstin, (fmul SPR:$a, SPR:$b)),
759 (VMLAS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000760
Bill Wendlingc2bf5022010-11-01 21:17:06 +0000761def VMLSD : ADbI_vmlX<0b11100, 0b00, 1, 0,
762 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
763 IIC_fpMAC64, "vmls", ".f64\t$Dd, $Dn, $Dm",
764 [(set DPR:$Dd, (fadd (fneg (fmul DPR:$Dn,DPR:$Dm)),
765 (f64 DPR:$Ddin)))]>,
766 RegConstraint<"$Ddin = $Dd">;
Bill Wendling88cf0382010-10-14 01:02:08 +0000767
Bill Wendling69661192010-11-01 06:00:39 +0000768def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
769 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
770 IIC_fpMAC32, "vmls", ".f32\t$Sd, $Sn, $Sm",
771 [(set SPR:$Sd, (fadd (fneg (fmul SPR:$Sn, SPR:$Sm)),
772 SPR:$Sdin))]>,
773 RegConstraint<"$Sdin = $Sd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000774
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000775def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000776 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000777def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000778 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000779
Bill Wendlingc2bf5022010-11-01 21:17:06 +0000780def VNMLAD : ADbI_vmlX<0b11100, 0b01, 1, 0,
781 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
782 IIC_fpMAC64, "vnmla", ".f64\t$Dd, $Dn, $Dm",
783 [(set DPR:$Dd,(fsub (fneg (fmul DPR:$Dn,DPR:$Dm)),
784 (f64 DPR:$Ddin)))]>,
Bill Wendling88cf0382010-10-14 01:02:08 +0000785 RegConstraint<"$Ddin = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000786
Bill Wendling69661192010-11-01 06:00:39 +0000787def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
788 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
789 IIC_fpMAC32, "vnmla", ".f32\t$Sd, $Sn, $Sm",
790 [(set SPR:$Sd, (fsub (fneg (fmul SPR:$Sn, SPR:$Sm)),
791 SPR:$Sdin))]>,
792 RegConstraint<"$Sdin = $Sd">;
Bill Wendling88cf0382010-10-14 01:02:08 +0000793
794def : Pat<(fsub (fneg (fmul DPR:$a, (f64 DPR:$b))), DPR:$dstin),
795 (VNMLAD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
796def : Pat<(fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin),
797 (VNMLAS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
798
Bill Wendlingc2bf5022010-11-01 21:17:06 +0000799def VNMLSD : ADbI_vmlX<0b11100, 0b01, 0, 0,
800 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
801 IIC_fpMAC64, "vnmls", ".f64\t$Dd, $Dn, $Dm",
802 [(set DPR:$Dd, (fsub (fmul DPR:$Dn, DPR:$Dm),
803 (f64 DPR:$Ddin)))]>,
804 RegConstraint<"$Ddin = $Dd">;
Bill Wendling88cf0382010-10-14 01:02:08 +0000805
Bill Wendling69661192010-11-01 06:00:39 +0000806def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
807 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
808 IIC_fpMAC32, "vnmls", ".f32\t$Sd, $Sn, $Sm",
809 [(set SPR:$Sd, (fsub (fmul SPR:$Sn, SPR:$Sm), SPR:$Sdin))]>,
Bill Wendling88cf0382010-10-14 01:02:08 +0000810 RegConstraint<"$Sdin = $Sd">;
811
812def : Pat<(fsub (fmul DPR:$a, (f64 DPR:$b)), DPR:$dstin),
813 (VNMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
814def : Pat<(fsub (fmul SPR:$a, SPR:$b), SPR:$dstin),
815 (VNMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
816
Evan Chenga8e29892007-01-19 07:51:42 +0000817
818//===----------------------------------------------------------------------===//
819// FP Conditional moves.
820//
821
Evan Cheng020cc1b2010-05-13 00:16:46 +0000822let neverHasSideEffects = 1 in {
Bill Wendling69661192010-11-01 06:00:39 +0000823def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
824 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
825 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm",
826 [/*(set DPR:$Dd, (ARMcmov DPR:$Dn, DPR:$Dm, imm:$cc))*/]>,
827 RegConstraint<"$Dn = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000828
Bill Wendling69661192010-11-01 06:00:39 +0000829def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
830 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
831 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm",
832 [/*(set SPR:$Sd, (ARMcmov SPR:$Sn, SPR:$Sm, imm:$cc))*/]>,
833 RegConstraint<"$Sn = $Sd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000834
Bill Wendling69661192010-11-01 06:00:39 +0000835def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
836 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
837 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
838 [/*(set DPR:$Dd, (ARMcneg DPR:$Dn, DPR:$Dm, imm:$cc))*/]>,
839 RegConstraint<"$Dn = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
Bill Wendling69661192010-11-01 06:00:39 +0000841def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
842 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
843 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
844 [/*(set SPR:$Sd, (ARMcneg SPR:$Sn, SPR:$Sm, imm:$cc))*/]>,
845 RegConstraint<"$Sn = $Sd">;
Evan Cheng020cc1b2010-05-13 00:16:46 +0000846} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +0000847
848//===----------------------------------------------------------------------===//
849// Misc.
850//
851
Evan Cheng1e13c792009-11-10 19:44:56 +0000852// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
853// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000854let Defs = [CPSR], Uses = [FPSCR] in
Bill Wendling160acca2010-11-01 23:11:22 +0000855def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT,
856 "vmrs", "\tapsr_nzcv, fpscr",
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000857 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000858 let Inst{27-20} = 0b11101111;
859 let Inst{19-16} = 0b0001;
860 let Inst{15-12} = 0b1111;
861 let Inst{11-8} = 0b1010;
862 let Inst{7} = 0;
Bill Wendling946a2742010-10-14 01:19:34 +0000863 let Inst{6-5} = 0b00;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000864 let Inst{4} = 1;
Bill Wendling946a2742010-10-14 01:19:34 +0000865 let Inst{3-0} = 0b0000;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000866}
Evan Cheng39382422009-10-28 01:44:26 +0000867
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000868// FPSCR <-> GPR
Nate Begemand1fb5832010-08-03 21:31:55 +0000869let hasSideEffects = 1, Uses = [FPSCR] in
Bill Wendling88cf0382010-10-14 01:02:08 +0000870def VMRS : VFPAI<(outs GPR:$Rt), (ins), VFPMiscFrm, IIC_fpSTAT,
871 "vmrs", "\t$Rt, fpscr",
872 [(set GPR:$Rt, (int_arm_get_fpscr))]> {
873 // Instruction operand.
874 bits<4> Rt;
875
876 // Encode instruction operand.
877 let Inst{15-12} = Rt;
878
Johnny Chenc9745042010-02-09 22:35:38 +0000879 let Inst{27-20} = 0b11101111;
880 let Inst{19-16} = 0b0001;
881 let Inst{11-8} = 0b1010;
882 let Inst{7} = 0;
Bill Wendling88cf0382010-10-14 01:02:08 +0000883 let Inst{6-5} = 0b00;
Johnny Chenc9745042010-02-09 22:35:38 +0000884 let Inst{4} = 1;
Bill Wendling88cf0382010-10-14 01:02:08 +0000885 let Inst{3-0} = 0b0000;
Johnny Chenc9745042010-02-09 22:35:38 +0000886}
Johnny Chenc9745042010-02-09 22:35:38 +0000887
Nate Begemand1fb5832010-08-03 21:31:55 +0000888let Defs = [FPSCR] in
889def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT,
890 "vmsr", "\tfpscr, $src",
Bill Wendling88cf0382010-10-14 01:02:08 +0000891 [(int_arm_set_fpscr GPR:$src)]> {
892 // Instruction operand.
893 bits<4> src;
894
895 // Encode instruction operand.
896 let Inst{15-12} = src;
897
Johnny Chenc9745042010-02-09 22:35:38 +0000898 let Inst{27-20} = 0b11101110;
899 let Inst{19-16} = 0b0001;
900 let Inst{11-8} = 0b1010;
901 let Inst{7} = 0;
902 let Inst{4} = 1;
903}
Evan Cheng39382422009-10-28 01:44:26 +0000904
905// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000906let isReMaterializable = 1 in {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000907def FCONSTD : VFPAI<(outs DPR:$Dd), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000908 VFPMiscFrm, IIC_fpUNA64,
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000909 "vmov", ".f64\t$Dd, $imm",
910 [(set DPR:$Dd, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
911 // Instruction operands.
912 bits<5> Dd;
913 bits<32> imm;
914
915 // Encode instruction operands.
916 let Inst{15-12} = Dd{3-0};
917 let Inst{22} = Dd{4};
918 let Inst{19} = imm{31};
919 let Inst{18-16} = imm{22-20};
920 let Inst{3-0} = imm{19-16};
921
922 // Encode remaining instruction bits.
Jim Grosbache5165492009-11-09 00:11:35 +0000923 let Inst{27-23} = 0b11101;
924 let Inst{21-20} = 0b11;
925 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000926 let Inst{8} = 1; // Double precision.
Jim Grosbache5165492009-11-09 00:11:35 +0000927 let Inst{7-4} = 0b0000;
928}
929
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000930def FCONSTS : VFPAI<(outs SPR:$Sd), (ins vfp_f32imm:$imm),
931 VFPMiscFrm, IIC_fpUNA32,
932 "vmov", ".f32\t$Sd, $imm",
933 [(set SPR:$Sd, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
934 // Instruction operands.
935 bits<5> Sd;
936 bits<32> imm;
937
938 // Encode instruction operands.
939 let Inst{15-12} = Sd{4-1};
940 let Inst{22} = Sd{0};
941 let Inst{19} = imm{31}; // The immediate is handled as a double.
942 let Inst{18-16} = imm{22-20};
943 let Inst{3-0} = imm{19-16};
944
945 // Encode remaining instruction bits.
Evan Cheng39382422009-10-28 01:44:26 +0000946 let Inst{27-23} = 0b11101;
947 let Inst{21-20} = 0b11;
948 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000949 let Inst{8} = 0; // Single precision.
Evan Cheng39382422009-10-28 01:44:26 +0000950 let Inst{7-4} = 0b0000;
951}
Evan Cheng39382422009-10-28 01:44:26 +0000952}