blob: 7d36cac137d8b4b04926b0a08ed8a6996eeb7ccb [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000054// Load / store Instructions.
55//
56
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000060 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000061
Jim Grosbache5165492009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000065} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000069 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng0d92f5f2009-10-01 08:22:27 +000079let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +000080def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000081 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000082 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000083 let Inst{20} = 1;
84}
Evan Chenga8e29892007-01-19 07:51:42 +000085
Bob Wilson815baeb2010-03-13 01:08:20 +000086def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000087 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000088 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
89 let Inst{20} = 1;
90}
91
92def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
93 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +000094 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +000095 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +000096 "$addr.base = $wb", []> {
Johnny Chen2b0272e2010-03-16 21:25:05 +000097 let Inst{21} = 1; // wback
Bob Wilson815baeb2010-03-13 01:08:20 +000098 let Inst{20} = 1;
99}
100
101def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
102 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000103 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +0000104 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000105 "$addr.base = $wb", []> {
Johnny Chen2b0272e2010-03-16 21:25:05 +0000106 let Inst{21} = 1; // wback
Evan Chengcd8e66a2008-11-11 21:48:44 +0000107 let Inst{20} = 1;
108}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000109} // mayLoad, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000111let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +0000112def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000113 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000114 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000115 let Inst{20} = 0;
116}
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Bob Wilson815baeb2010-03-13 01:08:20 +0000118def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000119 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000120 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
121 let Inst{20} = 0;
122}
123
124def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
125 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000127 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000128 "$addr.base = $wb", []> {
Johnny Chen2b0272e2010-03-16 21:25:05 +0000129 let Inst{21} = 1; // wback
Bob Wilson815baeb2010-03-13 01:08:20 +0000130 let Inst{20} = 0;
131}
132
133def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
134 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000135 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000136 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000137 "$addr.base = $wb", []> {
Johnny Chen2b0272e2010-03-16 21:25:05 +0000138 let Inst{21} = 1; // wback
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 let Inst{20} = 0;
140}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000141} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000142
143// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
144
145//===----------------------------------------------------------------------===//
146// FP Binary Operations.
147//
148
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000149def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000150 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000151 [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000153def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000154 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000155 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000156
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000157// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000158let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000159def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000160 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000161 [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Johnny Chen7edd8e32010-02-08 19:41:48 +0000163def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
164 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
165 [/* For disassembly only; pattern left blank */]>;
166
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000167def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000168 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000169 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000170
171def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
172 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
173 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000174}
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000176def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000177 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000178 [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000180def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000181 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000182 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
183
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000184def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000185 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000186 [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000188def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000189 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000190 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000191
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000192def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000193 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000194 [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000196def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000197 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000198 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Chris Lattner72939122007-05-03 00:32:00 +0000200// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000201def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000202 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000203def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000204 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000205
206
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000207def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000208 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000209 [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000211def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000212 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000213 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
215//===----------------------------------------------------------------------===//
216// FP Unary Operations.
217//
218
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000219def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000220 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000221 [(set DPR:$dst, (fabs (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000223def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000224 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000225 [(set SPR:$dst, (fabs SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Cheng91449a82009-07-20 02:12:31 +0000227let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000228def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000229 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000230 [(arm_cmpfp0 (f64 DPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Johnny Chen7edd8e32010-02-08 19:41:48 +0000232def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
233 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
234 [/* For disassembly only; pattern left blank */]>;
235
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000236def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000237 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Evan Chenga8e29892007-01-19 07:51:42 +0000238 [(arm_cmpfp0 SPR:$a)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000239
240def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
241 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
242 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000243}
Evan Chenga8e29892007-01-19 07:51:42 +0000244
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000245def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000246 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000247 [(set DPR:$dst, (fextend SPR:$a))]>;
248
Evan Cheng96581d32008-11-11 02:11:05 +0000249// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache5165492009-11-09 00:11:35 +0000250def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
251 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwin3ca524e2009-07-10 17:03:29 +0000252 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000253 let Inst{27-23} = 0b11101;
254 let Inst{21-16} = 0b110111;
255 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000256 let Inst{7-6} = 0b11;
257 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000258}
Evan Chenga8e29892007-01-19 07:51:42 +0000259
Johnny Chen2d658df2010-02-09 17:21:56 +0000260// Between half-precision and single-precision. For disassembly only.
261
262def VCVTBSH : ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
263 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000264 [/* For disassembly only; pattern left blank */]>;
265
266def : ARMPat<(f32_to_f16 SPR:$a),
267 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000268
269def VCVTBHS : ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
270 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000271 [/* For disassembly only; pattern left blank */]>;
272
273def : ARMPat<(f16_to_f32 GPR:$a),
274 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000275
276def VCVTTSH : ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
277 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f32.f16\t$dst, $a",
278 [/* For disassembly only; pattern left blank */]>;
279
280def VCVTTHS : ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
281 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f16.f32\t$dst, $a",
282 [/* For disassembly only; pattern left blank */]>;
283
Evan Chengcd799b92009-06-12 20:46:18 +0000284let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000285def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000286 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000287
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000288def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000289 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000290} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000292def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000293 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000294 [(set DPR:$dst, (fneg (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000296def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000297 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000298 [(set SPR:$dst, (fneg SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000300def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000301 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000302 [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000304def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000305 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000306 [(set SPR:$dst, (fsqrt SPR:$a))]>;
307
308//===----------------------------------------------------------------------===//
309// FP <-> GPR Copies. Int <-> FP Conversions.
310//
311
Jim Grosbache5165492009-11-09 00:11:35 +0000312def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
313 IIC_VMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000314 [(set GPR:$dst, (bitconvert SPR:$src))]>;
315
Jim Grosbache5165492009-11-09 00:11:35 +0000316def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
317 IIC_VMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000318 [(set SPR:$dst, (bitconvert GPR:$src))]>;
319
Jim Grosbache5165492009-11-09 00:11:35 +0000320def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000321 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Jim Grosbache5165492009-11-09 00:11:35 +0000322 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000323 [/* FIXME: Can't write pattern for multiple result instr*/]> {
324 let Inst{7-6} = 0b00;
325}
Evan Chenga8e29892007-01-19 07:51:42 +0000326
Johnny Chen23401d62010-02-08 17:26:09 +0000327def VMOVRRS : AVConv3I<0b11000101, 0b1010,
328 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
329 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
330 [/* For disassembly only; pattern left blank */]> {
331 let Inst{7-6} = 0b00;
332}
333
Evan Chenga8e29892007-01-19 07:51:42 +0000334// FMDHR: GPR -> SPR
335// FMDLR: GPR -> SPR
336
Jim Grosbache5165492009-11-09 00:11:35 +0000337def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000338 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Jim Grosbache5165492009-11-09 00:11:35 +0000339 IIC_VMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000340 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
341 let Inst{7-6} = 0b00;
342}
Evan Chenga8e29892007-01-19 07:51:42 +0000343
Johnny Chen23401d62010-02-08 17:26:09 +0000344def VMOVSRR : AVConv5I<0b11000100, 0b1010,
345 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
346 IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
347 [/* For disassembly only; pattern left blank */]> {
348 let Inst{7-6} = 0b00;
349}
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// FMRDH: SPR -> GPR
352// FMRDL: SPR -> GPR
353// FMRRS: SPR -> GPR
354// FMRX : SPR system reg -> GPR
355
356// FMSRR: GPR -> SPR
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// FMXR: GPR -> VFP Sstem reg
359
360
361// Int to FP:
362
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000363def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
364 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000365 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000366 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000367 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000368}
Evan Chenga8e29892007-01-19 07:51:42 +0000369
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000370def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
371 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000372 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000373 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000374 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000375}
Evan Chenga8e29892007-01-19 07:51:42 +0000376
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000377def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
378 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000379 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000380 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000381 let Inst{7} = 0; // u32
382}
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000384def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
385 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000386 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000387 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
388 let Inst{7} = 0; // u32
389}
Evan Chenga8e29892007-01-19 07:51:42 +0000390
391// FP to Int:
392// Always set Z bit in the instruction, i.e. "round towards zero" variants.
393
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000394def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000395 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000396 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000397 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000398 let Inst{7} = 1; // Z bit
399}
Evan Chenga8e29892007-01-19 07:51:42 +0000400
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000401def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000402 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000403 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
405 let Inst{7} = 1; // Z bit
406}
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000408def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000409 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000410 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000411 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000412 let Inst{7} = 1; // Z bit
413}
Evan Chenga8e29892007-01-19 07:51:42 +0000414
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000415def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000416 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000417 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000418 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
419 let Inst{7} = 1; // Z bit
420}
Evan Chenga8e29892007-01-19 07:51:42 +0000421
Johnny Chen15b423f2010-02-08 22:02:41 +0000422// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
423// For disassembly only.
424
425def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
426 (outs SPR:$dst), (ins DPR:$a),
427 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
428 [/* For disassembly only; pattern left blank */]> {
429 let Inst{7} = 0; // Z bit
430}
431
432def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
433 (outs SPR:$dst), (ins SPR:$a),
434 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
435 [/* For disassembly only; pattern left blank */]> {
436 let Inst{7} = 0; // Z bit
437}
438
439def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
440 (outs SPR:$dst), (ins DPR:$a),
441 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
442 [/* For disassembly only; pattern left blank */]> {
443 let Inst{7} = 0; // Z bit
444}
445
446def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
447 (outs SPR:$dst), (ins SPR:$a),
448 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
449 [/* For disassembly only; pattern left blank */]> {
450 let Inst{7} = 0; // Z bit
451}
452
Johnny Chen27bb8d02010-02-11 18:17:16 +0000453// Convert between floating-point and fixed-point
454// Data type for fixed-point naming convention:
455// S16 (U=0, sx=0) -> SH
456// U16 (U=1, sx=0) -> UH
457// S32 (U=0, sx=1) -> SL
458// U32 (U=1, sx=1) -> UL
459
460let Constraints = "$a = $dst" in {
461
462// FP to Fixed-Point:
463
464def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
465 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
466 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
467 [/* For disassembly only; pattern left blank */]>;
468
469def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
470 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
471 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
472 [/* For disassembly only; pattern left blank */]>;
473
474def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
475 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
476 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
477 [/* For disassembly only; pattern left blank */]>;
478
479def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
480 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
481 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
482 [/* For disassembly only; pattern left blank */]>;
483
484def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
485 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
486 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
487 [/* For disassembly only; pattern left blank */]>;
488
489def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
490 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
491 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
492 [/* For disassembly only; pattern left blank */]>;
493
494def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
495 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
496 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
497 [/* For disassembly only; pattern left blank */]>;
498
499def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
500 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
501 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
502 [/* For disassembly only; pattern left blank */]>;
503
504// Fixed-Point to FP:
505
506def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
507 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
508 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
509 [/* For disassembly only; pattern left blank */]>;
510
511def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
512 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
513 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
514 [/* For disassembly only; pattern left blank */]>;
515
516def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
517 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
518 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
519 [/* For disassembly only; pattern left blank */]>;
520
521def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
522 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
523 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
524 [/* For disassembly only; pattern left blank */]>;
525
526def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
527 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
528 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
529 [/* For disassembly only; pattern left blank */]>;
530
531def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
532 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
533 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
534 [/* For disassembly only; pattern left blank */]>;
535
536def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
537 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
538 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
539 [/* For disassembly only; pattern left blank */]>;
540
541def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
542 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
543 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
544 [/* For disassembly only; pattern left blank */]>;
545
546} // End of 'let Constraints = "$src = $dst" in'
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548//===----------------------------------------------------------------------===//
549// FP FMA Operations.
550//
551
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000552def VMLAD : ADbI<0b11100, 0b00, 0, 0,
553 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000554 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000555 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
556 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000557 RegConstraint<"$dstin = $dst">;
558
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000559def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
560 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000561 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000562 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
563 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000564
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000565def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
566 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000567 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000568 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
569 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000570 RegConstraint<"$dstin = $dst">;
571
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000572def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
573 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000574 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000575 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
576 RegConstraint<"$dstin = $dst">;
577
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000578def VMLSD : ADbI<0b11100, 0b00, 1, 0,
579 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000580 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000581 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
582 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000583 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000584
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000585def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
586 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000587 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000588 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000589 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000590
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000591def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000592 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000593def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000594 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000595
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000596def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
597 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000598 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000599 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
600 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000601 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000602
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000603def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
604 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000605 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000606 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000607 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
609//===----------------------------------------------------------------------===//
610// FP Conditional moves.
611//
612
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000613def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000614 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000615 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000616 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
617 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000618
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000619def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000620 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000621 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000622 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
623 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000624
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000625def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000626 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000627 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000628 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
629 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000630
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000631def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000632 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000633 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000634 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
635 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000636
637
638//===----------------------------------------------------------------------===//
639// Misc.
640//
641
Evan Cheng1e13c792009-11-10 19:44:56 +0000642// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
643// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000644let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000645def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000646 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000647 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000648 let Inst{27-20} = 0b11101111;
649 let Inst{19-16} = 0b0001;
650 let Inst{15-12} = 0b1111;
651 let Inst{11-8} = 0b1010;
652 let Inst{7} = 0;
653 let Inst{4} = 1;
654}
Evan Cheng39382422009-10-28 01:44:26 +0000655
Johnny Chenc9745042010-02-09 22:35:38 +0000656// FPSCR <-> GPR (for disassembly only)
657
658let Uses = [FPSCR] in {
659def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
660 "\t$dst, fpscr",
661 [/* For disassembly only; pattern left blank */]> {
662 let Inst{27-20} = 0b11101111;
663 let Inst{19-16} = 0b0001;
664 let Inst{11-8} = 0b1010;
665 let Inst{7} = 0;
666 let Inst{4} = 1;
667}
668}
669
670let Defs = [FPSCR] in {
671def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, "vmsr",
672 "\tfpscr, $src",
673 [/* For disassembly only; pattern left blank */]> {
674 let Inst{27-20} = 0b11101110;
675 let Inst{19-16} = 0b0001;
676 let Inst{11-8} = 0b1010;
677 let Inst{7} = 0;
678 let Inst{4} = 1;
679}
680}
Evan Cheng39382422009-10-28 01:44:26 +0000681
682// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000683let isReMaterializable = 1 in {
684def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
685 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000686 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000687 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
688 let Inst{27-23} = 0b11101;
689 let Inst{21-20} = 0b11;
690 let Inst{11-9} = 0b101;
691 let Inst{8} = 1;
692 let Inst{7-4} = 0b0000;
693}
694
Evan Cheng39382422009-10-28 01:44:26 +0000695def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
696 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000697 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000698 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
699 let Inst{27-23} = 0b11101;
700 let Inst{21-20} = 0b11;
701 let Inst{11-9} = 0b101;
702 let Inst{8} = 0;
703 let Inst{7-4} = 0b0000;
704}
Evan Cheng39382422009-10-28 01:44:26 +0000705}