Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Grosbach | e5d20f9 | 2008-09-11 21:41:29 +0000 | [diff] [blame] | 10 | // This file describes the ARM VFP instruction set. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | def SDT_FTOI : |
| 15 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 16 | def SDT_ITOF : |
| 17 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 18 | def SDT_CMPFP0 : |
| 19 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 20 | def SDT_VMOVDRR : |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 22 | SDTCisSameAs<1, 2>]>; |
| 23 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 24 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 25 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 26 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 27 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 28 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 29 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 30 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 31 | def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | |
| 33 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 34 | // Operand Definitions. |
| 35 | // |
| 36 | |
| 37 | |
| 38 | def vfp_f32imm : Operand<f32>, |
| 39 | PatLeaf<(f32 fpimm), [{ |
| 40 | return ARM::getVFPf32Imm(N->getValueAPF()) != -1; |
| 41 | }]> { |
| 42 | let PrintMethod = "printVFPf32ImmOperand"; |
| 43 | } |
| 44 | |
| 45 | def vfp_f64imm : Operand<f64>, |
| 46 | PatLeaf<(f64 fpimm), [{ |
| 47 | return ARM::getVFPf64Imm(N->getValueAPF()) != -1; |
| 48 | }]> { |
| 49 | let PrintMethod = "printVFPf64ImmOperand"; |
| 50 | } |
| 51 | |
| 52 | |
| 53 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | // Load / store Instructions. |
| 55 | // |
| 56 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 57 | let canFoldAsLoad = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 58 | def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr), |
| 59 | IIC_fpLoad64, "vldr", ".64\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 60 | [(set DPR:$dst, (load addrmode5:$addr))]>; |
| 61 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 62 | def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr), |
| 63 | IIC_fpLoad32, "vldr", ".32\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 64 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 65 | } // canFoldAsLoad |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 67 | def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr), |
| 68 | IIC_fpStore64, "vstr", ".64\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | [(store DPR:$src, addrmode5:$addr)]>; |
| 70 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 71 | def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr), |
| 72 | IIC_fpStore32, "vstr", ".32\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | [(store SPR:$src, addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | |
| 75 | //===----------------------------------------------------------------------===// |
| 76 | // Load / store multiple Instructions. |
| 77 | // |
| 78 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 79 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 80 | def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb, |
David Goodwin | b2bb7db | 2009-09-21 20:52:17 +0000 | [diff] [blame] | 81 | variable_ops), IIC_fpLoadm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 82 | "vldm${addr:submode}${p}\t${addr:base}, $wb", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 83 | []> { |
| 84 | let Inst{20} = 1; |
| 85 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 87 | def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb, |
David Goodwin | b2bb7db | 2009-09-21 20:52:17 +0000 | [diff] [blame] | 88 | variable_ops), IIC_fpLoadm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 89 | "vldm${addr:submode}${p}\t${addr:base}, $wb", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 90 | []> { |
| 91 | let Inst{20} = 1; |
| 92 | } |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 93 | } // mayLoad, hasExtraDefRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 95 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 96 | def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb, |
David Goodwin | b2bb7db | 2009-09-21 20:52:17 +0000 | [diff] [blame] | 97 | variable_ops), IIC_fpStorem, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 98 | "vstm${addr:submode}${p}\t${addr:base}, $wb", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 99 | []> { |
| 100 | let Inst{20} = 0; |
| 101 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 103 | def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb, |
David Goodwin | b2bb7db | 2009-09-21 20:52:17 +0000 | [diff] [blame] | 104 | variable_ops), IIC_fpStorem, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 105 | "vstm${addr:submode}${p}\t${addr:base}, $wb", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 106 | []> { |
| 107 | let Inst{20} = 0; |
| 108 | } |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 109 | } // mayStore, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | |
| 111 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 112 | |
| 113 | //===----------------------------------------------------------------------===// |
| 114 | // FP Binary Operations. |
| 115 | // |
| 116 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 117 | def VADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
| 118 | IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>; |
| 120 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 121 | def VADDS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
| 122 | IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 123 | [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 124 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 125 | // These are encoded as unary instructions. |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 126 | let Defs = [FPSCR] in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 127 | def VCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b), |
| 128 | IIC_fpCMP64, "vcmpe", ".f64\t$a, $b", |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 129 | [(arm_cmpfp DPR:$a, DPR:$b)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 131 | def VCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b), |
| 132 | IIC_fpCMP32, "vcmpe", ".f32\t$a, $b", |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 133 | [(arm_cmpfp SPR:$a, SPR:$b)]>; |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 134 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 136 | def VDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
| 137 | IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 138 | [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>; |
| 139 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 140 | def VDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
| 141 | IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>; |
| 143 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 144 | def VMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
| 145 | IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 146 | [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>; |
| 147 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 148 | def VMULS : ASbIn<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
| 149 | IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 150 | [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 151 | |
| 152 | def VNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
| 153 | IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b", |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 154 | [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> { |
| 155 | let Inst{6} = 1; |
| 156 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 158 | def VNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
| 159 | IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b", |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 160 | [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> { |
| 161 | let Inst{6} = 1; |
| 162 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 164 | // Match reassociated forms only if not sign dependent rounding. |
| 165 | def : Pat<(fmul (fneg DPR:$a), DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 166 | (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 167 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 168 | (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 169 | |
| 170 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 171 | def VSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
| 172 | IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b", |
Evan Cheng | 3c902e8 | 2008-11-13 07:59:48 +0000 | [diff] [blame] | 173 | [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> { |
| 174 | let Inst{6} = 1; |
| 175 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 177 | def VSUBS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
| 178 | IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 179 | [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> { |
Evan Cheng | 3c902e8 | 2008-11-13 07:59:48 +0000 | [diff] [blame] | 180 | let Inst{6} = 1; |
| 181 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | |
| 183 | //===----------------------------------------------------------------------===// |
| 184 | // FP Unary Operations. |
| 185 | // |
| 186 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 187 | def VABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a), |
| 188 | IIC_fpUNA64, "vabs", ".f64\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 189 | [(set DPR:$dst, (fabs DPR:$a))]>; |
| 190 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 191 | def VABSS : ASuIn<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a), |
| 192 | IIC_fpUNA32, "vabs", ".f32\t$dst, $a", |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 193 | [(set SPR:$dst, (fabs SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 195 | let Defs = [FPSCR] in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 196 | def VCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a), |
Jim Grosbach | 43cca69 | 2009-11-09 15:27:51 +0000 | [diff] [blame] | 197 | IIC_fpCMP64, "vcmpe", ".f64\t$a, #0", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 198 | [(arm_cmpfp0 DPR:$a)]>; |
| 199 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 200 | def VCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a), |
Jim Grosbach | 43cca69 | 2009-11-09 15:27:51 +0000 | [diff] [blame] | 201 | IIC_fpCMP32, "vcmpe", ".f32\t$a, #0", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 202 | [(arm_cmpfp0 SPR:$a)]>; |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 203 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 205 | def VCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a), |
| 206 | IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | [(set DPR:$dst, (fextend SPR:$a))]>; |
| 208 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 209 | // Special case encoding: bits 11-8 is 0b1011. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 210 | def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm, |
| 211 | IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a", |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 212 | [(set SPR:$dst, (fround DPR:$a))]> { |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 213 | let Inst{27-23} = 0b11101; |
| 214 | let Inst{21-16} = 0b110111; |
| 215 | let Inst{11-8} = 0b1011; |
| 216 | let Inst{7-4} = 0b1100; |
| 217 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 219 | let neverHasSideEffects = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 220 | def VMOVD: ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a), |
| 221 | IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 223 | def VMOVS: ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a), |
| 224 | IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 225 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 227 | def VNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a), |
| 228 | IIC_fpUNA64, "vneg", ".f64\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | [(set DPR:$dst, (fneg DPR:$a))]>; |
| 230 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 231 | def VNEGS : ASuIn<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a), |
| 232 | IIC_fpUNA32, "vneg", ".f32\t$dst, $a", |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 233 | [(set SPR:$dst, (fneg SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 234 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 235 | def VSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a), |
| 236 | IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | [(set DPR:$dst, (fsqrt DPR:$a))]>; |
| 238 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 239 | def VSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a), |
| 240 | IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 241 | [(set SPR:$dst, (fsqrt SPR:$a))]>; |
| 242 | |
| 243 | //===----------------------------------------------------------------------===// |
| 244 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 245 | // |
| 246 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 247 | def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src), |
| 248 | IIC_VMOVSI, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 250 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 251 | def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src), |
| 252 | IIC_VMOVIS, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 253 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 254 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 255 | def VMOVRRD : AVConv3I<0b11000101, 0b1011, |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 256 | (outs GPR:$wb, GPR:$dst2), (ins DPR:$src), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 257 | IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 258 | [/* FIXME: Can't write pattern for multiple result instr*/]>; |
| 259 | |
| 260 | // FMDHR: GPR -> SPR |
| 261 | // FMDLR: GPR -> SPR |
| 262 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 263 | def VMOVDRR : AVConv5I<0b11000100, 0b1011, |
Evan Cheng | 38b6fd6 | 2008-12-11 22:02:02 +0000 | [diff] [blame] | 264 | (outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 265 | IIC_VMOVID, "vmov", "\t$dst, $src1, $src2", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>; |
| 267 | |
| 268 | // FMRDH: SPR -> GPR |
| 269 | // FMRDL: SPR -> GPR |
| 270 | // FMRRS: SPR -> GPR |
| 271 | // FMRX : SPR system reg -> GPR |
| 272 | |
| 273 | // FMSRR: GPR -> SPR |
| 274 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 | // FMXR: GPR -> VFP Sstem reg |
| 276 | |
| 277 | |
| 278 | // Int to FP: |
| 279 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 280 | def VSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a), |
| 281 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 282 | [(set DPR:$dst, (arm_sitof SPR:$a))]> { |
Evan Cheng | 7e2cc91 | 2008-11-15 00:40:57 +0000 | [diff] [blame] | 283 | let Inst{7} = 1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 284 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 285 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 286 | def VSITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a), |
| 287 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 288 | [(set SPR:$dst, (arm_sitof SPR:$a))]> { |
Evan Cheng | 7e2cc91 | 2008-11-15 00:40:57 +0000 | [diff] [blame] | 289 | let Inst{7} = 1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 290 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 292 | def VUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a), |
| 293 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a", |
Evan Cheng | 7e2cc91 | 2008-11-15 00:40:57 +0000 | [diff] [blame] | 294 | [(set DPR:$dst, (arm_uitof SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 295 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 296 | def VUITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a), |
| 297 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a", |
Evan Cheng | 7e2cc91 | 2008-11-15 00:40:57 +0000 | [diff] [blame] | 298 | [(set SPR:$dst, (arm_uitof SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | |
| 300 | // FP to Int: |
| 301 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 302 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 303 | def VTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 304 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 305 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 306 | [(set SPR:$dst, (arm_ftosi DPR:$a))]> { |
| 307 | let Inst{7} = 1; // Z bit |
| 308 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 310 | def VTOSIZS : AVConv1In<0b11101011, 0b1101, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 311 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 312 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 313 | [(set SPR:$dst, (arm_ftosi SPR:$a))]> { |
| 314 | let Inst{7} = 1; // Z bit |
| 315 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 316 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 317 | def VTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 318 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 319 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 320 | [(set SPR:$dst, (arm_ftoui DPR:$a))]> { |
| 321 | let Inst{7} = 1; // Z bit |
| 322 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 324 | def VTOUIZS : AVConv1In<0b11101011, 0b1100, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 325 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 326 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 327 | [(set SPR:$dst, (arm_ftoui SPR:$a))]> { |
| 328 | let Inst{7} = 1; // Z bit |
| 329 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | |
| 331 | //===----------------------------------------------------------------------===// |
| 332 | // FP FMA Operations. |
| 333 | // |
| 334 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 335 | def VMLAD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
| 336 | IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 337 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 338 | RegConstraint<"$dstin = $dst">; |
| 339 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 340 | def VMLAS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
| 341 | IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 342 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 343 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 344 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 345 | def VNMLSD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
| 346 | IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 348 | RegConstraint<"$dstin = $dst">; |
| 349 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 350 | def VNMLSS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
| 351 | IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 353 | RegConstraint<"$dstin = $dst">; |
| 354 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 355 | def VMLSD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
| 356 | IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 358 | RegConstraint<"$dstin = $dst"> { |
| 359 | let Inst{6} = 1; |
| 360 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 361 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 362 | def VMLSS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
| 363 | IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 364 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 365 | RegConstraint<"$dstin = $dst"> { |
| 366 | let Inst{6} = 1; |
| 367 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 369 | def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, DPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 370 | (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 371 | def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 372 | (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 373 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 374 | def VNMLAD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
| 375 | IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 377 | RegConstraint<"$dstin = $dst"> { |
| 378 | let Inst{6} = 1; |
| 379 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 380 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 381 | def VNMLAS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
| 382 | IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 384 | RegConstraint<"$dstin = $dst"> { |
| 385 | let Inst{6} = 1; |
| 386 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 387 | |
| 388 | //===----------------------------------------------------------------------===// |
| 389 | // FP Conditional moves. |
| 390 | // |
| 391 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 392 | def VMOVDcc : ADuI<0b11101011, 0b0000, 0b0100, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 393 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 394 | IIC_fpUNA64, "vmov", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 395 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 396 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 398 | def VMOVScc : ASuI<0b11101011, 0b0000, 0b0100, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 399 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 400 | IIC_fpUNA32, "vmov", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 401 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 402 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 403 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 404 | def VNEGDcc : ADuI<0b11101011, 0b0001, 0b0100, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 405 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 406 | IIC_fpUNA64, "vneg", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 407 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 408 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 409 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 410 | def VNEGScc : ASuI<0b11101011, 0b0001, 0b0100, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 411 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 412 | IIC_fpUNA32, "vneg", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 413 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 414 | RegConstraint<"$false = $dst">; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 415 | |
| 416 | |
| 417 | //===----------------------------------------------------------------------===// |
| 418 | // Misc. |
| 419 | // |
| 420 | |
Evan Cheng | 1e13c79 | 2009-11-10 19:44:56 +0000 | [diff] [blame^] | 421 | // APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags |
| 422 | // to APSR. |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 423 | let Defs = [CPSR], Uses = [FPSCR] in |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 424 | def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs", |
| 425 | "\tAPSR_nzcv, FPSCR", |
Evan Cheng | dd22a45 | 2009-10-27 00:20:49 +0000 | [diff] [blame] | 426 | [(arm_fmstat)]> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 427 | let Inst{27-20} = 0b11101111; |
| 428 | let Inst{19-16} = 0b0001; |
| 429 | let Inst{15-12} = 0b1111; |
| 430 | let Inst{11-8} = 0b1010; |
| 431 | let Inst{7} = 0; |
| 432 | let Inst{4} = 1; |
| 433 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 434 | |
| 435 | |
| 436 | // Materialize FP immediates. VFP3 only. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 437 | let isReMaterializable = 1 in { |
| 438 | def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm), |
| 439 | VFPMiscFrm, IIC_VMOVImm, |
| 440 | "fconstd", "\t$dst, $imm", |
| 441 | [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> { |
| 442 | let Inst{27-23} = 0b11101; |
| 443 | let Inst{21-20} = 0b11; |
| 444 | let Inst{11-9} = 0b101; |
| 445 | let Inst{8} = 1; |
| 446 | let Inst{7-4} = 0b0000; |
| 447 | } |
| 448 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 449 | def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm), |
| 450 | VFPMiscFrm, IIC_VMOVImm, |
| 451 | "fconsts", "\t$dst, $imm", |
| 452 | [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> { |
| 453 | let Inst{27-23} = 0b11101; |
| 454 | let Inst{21-20} = 0b11; |
| 455 | let Inst{11-9} = 0b101; |
| 456 | let Inst{8} = 0; |
| 457 | let Inst{7-4} = 0b0000; |
| 458 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 459 | } |