blob: a9b4a32f17fc47297fd01cbc26d694c6d8cba071 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Dan Gohman15511cf2008-12-03 18:15:48 +000037let canFoldAsLoad = 1 in {
Evan Chengcd8e66a2008-11-11 21:48:44 +000038def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000039 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000040 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Chengcd8e66a2008-11-11 21:48:44 +000042def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000043 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000044 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000045} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000046
Evan Chengcd8e66a2008-11-11 21:48:44 +000047def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000048 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000049 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Chengcd8e66a2008-11-11 21:48:44 +000051def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000052 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000053 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattner9b37aaf2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
61 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000063 []> {
64 let Inst{20} = 1;
65}
Evan Chenga8e29892007-01-19 07:51:42 +000066
Evan Cheng64d80e32007-07-19 01:14:50 +000067def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
68 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000069 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000070 []> {
71 let Inst{20} = 1;
72}
Chris Lattner9b37aaf2008-01-10 05:12:37 +000073}
Evan Chenga8e29892007-01-19 07:51:42 +000074
Chris Lattner2e48a702008-01-06 08:36:04 +000075let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000076def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
77 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000078 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000079 []> {
80 let Inst{20} = 0;
81}
Evan Chenga8e29892007-01-19 07:51:42 +000082
Evan Cheng64d80e32007-07-19 01:14:50 +000083def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
84 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000085 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000086 []> {
87 let Inst{20} = 0;
88}
Chris Lattner2e48a702008-01-06 08:36:04 +000089} // mayStore
Evan Chenga8e29892007-01-19 07:51:42 +000090
91// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
92
93//===----------------------------------------------------------------------===//
94// FP Binary Operations.
95//
96
Evan Cheng96581d32008-11-11 02:11:05 +000097def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +000098 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +000099 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
100
Evan Cheng96581d32008-11-11 02:11:05 +0000101def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000102 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000103 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
104
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000105// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000106let Defs = [FPSCR] in {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000107def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000108 "fcmped", " $a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000109 [(arm_cmpfp DPR:$a, DPR:$b)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000111def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000112 "fcmpes", " $a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000113 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000114}
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Evan Cheng96581d32008-11-11 02:11:05 +0000116def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000117 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000118 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
119
Evan Cheng96581d32008-11-11 02:11:05 +0000120def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000121 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000122 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
123
Evan Cheng96581d32008-11-11 02:11:05 +0000124def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000125 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000126 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
127
Evan Cheng96581d32008-11-11 02:11:05 +0000128def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000129 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000130 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000133 "fnmuld", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000134 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
135 let Inst{6} = 1;
136}
Evan Chenga8e29892007-01-19 07:51:42 +0000137
Evan Cheng96581d32008-11-11 02:11:05 +0000138def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000139 "fnmuls", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000140 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
141 let Inst{6} = 1;
142}
Evan Chenga8e29892007-01-19 07:51:42 +0000143
Chris Lattner72939122007-05-03 00:32:00 +0000144// Match reassociated forms only if not sign dependent rounding.
145def : Pat<(fmul (fneg DPR:$a), DPR:$b),
146 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
147def : Pat<(fmul (fneg SPR:$a), SPR:$b),
148 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
149
150
Evan Cheng96581d32008-11-11 02:11:05 +0000151def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000152 "fsubd", " $dst, $a, $b",
Evan Cheng3c902e82008-11-13 07:59:48 +0000153 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> {
154 let Inst{6} = 1;
155}
Evan Chenga8e29892007-01-19 07:51:42 +0000156
Evan Cheng96581d32008-11-11 02:11:05 +0000157def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000158 "fsubs", " $dst, $a, $b",
Evan Cheng3c902e82008-11-13 07:59:48 +0000159 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> {
160 let Inst{6} = 1;
161}
Evan Chenga8e29892007-01-19 07:51:42 +0000162
163//===----------------------------------------------------------------------===//
164// FP Unary Operations.
165//
166
Evan Cheng96581d32008-11-11 02:11:05 +0000167def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000168 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000169 [(set DPR:$dst, (fabs DPR:$a))]>;
170
Evan Cheng96581d32008-11-11 02:11:05 +0000171def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000172 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000173 [(set SPR:$dst, (fabs SPR:$a))]>;
174
Evan Cheng91449a82009-07-20 02:12:31 +0000175let Defs = [FPSCR] in {
Evan Cheng96581d32008-11-11 02:11:05 +0000176def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000177 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000178 [(arm_cmpfp0 DPR:$a)]>;
179
Evan Cheng96581d32008-11-11 02:11:05 +0000180def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000181 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000182 [(arm_cmpfp0 SPR:$a)]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000183}
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Cheng96581d32008-11-11 02:11:05 +0000185def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000186 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000187 [(set DPR:$dst, (fextend SPR:$a))]>;
188
Evan Cheng96581d32008-11-11 02:11:05 +0000189// Special case encoding: bits 11-8 is 0b1011.
David Goodwin3ca524e2009-07-10 17:03:29 +0000190def FCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
191 "fcvtsd", " $dst, $a",
192 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000193 let Inst{27-23} = 0b11101;
194 let Inst{21-16} = 0b110111;
195 let Inst{11-8} = 0b1011;
196 let Inst{7-4} = 0b1100;
197}
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Evan Chengcd799b92009-06-12 20:46:18 +0000199let neverHasSideEffects = 1 in {
Evan Cheng96581d32008-11-11 02:11:05 +0000200def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000201 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Cheng96581d32008-11-11 02:11:05 +0000203def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000204 "fcpys", " $dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000205} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Evan Cheng96581d32008-11-11 02:11:05 +0000207def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000208 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000209 [(set DPR:$dst, (fneg DPR:$a))]>;
210
Evan Cheng96581d32008-11-11 02:11:05 +0000211def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000212 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000213 [(set SPR:$dst, (fneg SPR:$a))]>;
214
Evan Cheng96581d32008-11-11 02:11:05 +0000215def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000216 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000217 [(set DPR:$dst, (fsqrt DPR:$a))]>;
218
Evan Cheng96581d32008-11-11 02:11:05 +0000219def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000220 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000221 [(set SPR:$dst, (fsqrt SPR:$a))]>;
222
223//===----------------------------------------------------------------------===//
224// FP <-> GPR Copies. Int <-> FP Conversions.
225//
226
Evan Cheng80a11982008-11-12 06:41:41 +0000227def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000228 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000229 [(set GPR:$dst, (bitconvert SPR:$src))]>;
230
Evan Cheng80a11982008-11-12 06:41:41 +0000231def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000232 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000233 [(set SPR:$dst, (bitconvert GPR:$src))]>;
234
Evan Cheng80a11982008-11-12 06:41:41 +0000235def FMRRD : AVConv3I<0b11000101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000236 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000237 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000238 [/* FIXME: Can't write pattern for multiple result instr*/]>;
239
240// FMDHR: GPR -> SPR
241// FMDLR: GPR -> SPR
242
Evan Cheng38b6fd62008-12-11 22:02:02 +0000243def FMDRR : AVConv5I<0b11000100, 0b1011,
244 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000245 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000246 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
247
248// FMRDH: SPR -> GPR
249// FMRDL: SPR -> GPR
250// FMRRS: SPR -> GPR
251// FMRX : SPR system reg -> GPR
252
253// FMSRR: GPR -> SPR
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255// FMXR: GPR -> VFP Sstem reg
256
257
258// Int to FP:
259
Evan Cheng80a11982008-11-12 06:41:41 +0000260def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000261 "fsitod", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000262 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
Evan Cheng7e2cc912008-11-15 00:40:57 +0000263 let Inst{7} = 1;
Evan Cheng78be83d2008-11-11 19:40:26 +0000264}
Evan Chenga8e29892007-01-19 07:51:42 +0000265
Evan Cheng80a11982008-11-12 06:41:41 +0000266def FSITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000267 "fsitos", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000268 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Evan Cheng7e2cc912008-11-15 00:40:57 +0000269 let Inst{7} = 1;
Evan Cheng78be83d2008-11-11 19:40:26 +0000270}
Evan Chenga8e29892007-01-19 07:51:42 +0000271
Evan Cheng80a11982008-11-12 06:41:41 +0000272def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000273 "fuitod", " $dst, $a",
Evan Cheng7e2cc912008-11-15 00:40:57 +0000274 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000275
Evan Cheng80a11982008-11-12 06:41:41 +0000276def FUITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000277 "fuitos", " $dst, $a",
Evan Cheng7e2cc912008-11-15 00:40:57 +0000278 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280// FP to Int:
281// Always set Z bit in the instruction, i.e. "round towards zero" variants.
282
Evan Cheng80a11982008-11-12 06:41:41 +0000283def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000284 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000285 "ftosizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000286 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
287 let Inst{7} = 1; // Z bit
288}
Evan Chenga8e29892007-01-19 07:51:42 +0000289
Evan Cheng80a11982008-11-12 06:41:41 +0000290def FTOSIZS : AVConv1I<0b11101011, 0b1101, 0b1010,
Evan Cheng78be83d2008-11-11 19:40:26 +0000291 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000292 "ftosizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000293 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
294 let Inst{7} = 1; // Z bit
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
Evan Cheng80a11982008-11-12 06:41:41 +0000297def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000298 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000299 "ftouizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000300 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
301 let Inst{7} = 1; // Z bit
302}
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Evan Cheng80a11982008-11-12 06:41:41 +0000304def FTOUIZS : AVConv1I<0b11101011, 0b1100, 0b1010,
Evan Cheng78be83d2008-11-11 19:40:26 +0000305 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000306 "ftouizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000307 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
308 let Inst{7} = 1; // Z bit
309}
Evan Chenga8e29892007-01-19 07:51:42 +0000310
311//===----------------------------------------------------------------------===//
312// FP FMA Operations.
313//
314
Evan Cheng96581d32008-11-11 02:11:05 +0000315def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000316 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000317 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
318 RegConstraint<"$dstin = $dst">;
319
Evan Cheng96581d32008-11-11 02:11:05 +0000320def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000321 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000322 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
323 RegConstraint<"$dstin = $dst">;
324
Evan Cheng96581d32008-11-11 02:11:05 +0000325def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000326 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000327 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
328 RegConstraint<"$dstin = $dst">;
329
Evan Cheng96581d32008-11-11 02:11:05 +0000330def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000331 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000332 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
333 RegConstraint<"$dstin = $dst">;
334
Evan Cheng96581d32008-11-11 02:11:05 +0000335def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000336 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000337 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000338 RegConstraint<"$dstin = $dst"> {
339 let Inst{6} = 1;
340}
Evan Chenga8e29892007-01-19 07:51:42 +0000341
Evan Cheng96581d32008-11-11 02:11:05 +0000342def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000343 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000344 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000345 RegConstraint<"$dstin = $dst"> {
346 let Inst{6} = 1;
347}
Evan Chenga8e29892007-01-19 07:51:42 +0000348
Evan Cheng96581d32008-11-11 02:11:05 +0000349def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000350 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000351 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000352 RegConstraint<"$dstin = $dst"> {
353 let Inst{6} = 1;
354}
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Evan Cheng96581d32008-11-11 02:11:05 +0000356def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000357 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000358 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000359 RegConstraint<"$dstin = $dst"> {
360 let Inst{6} = 1;
361}
Evan Chenga8e29892007-01-19 07:51:42 +0000362
363//===----------------------------------------------------------------------===//
364// FP Conditional moves.
365//
366
Evan Cheng78be83d2008-11-11 19:40:26 +0000367def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
368 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000369 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000370 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
371 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
Evan Cheng78be83d2008-11-11 19:40:26 +0000373def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
374 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000375 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000376 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
377 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000378
Evan Cheng78be83d2008-11-11 19:40:26 +0000379def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
380 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000381 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000382 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
383 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Cheng78be83d2008-11-11 19:40:26 +0000385def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
386 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000387 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000388 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
389 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000390
391
392//===----------------------------------------------------------------------===//
393// Misc.
394//
395
Evan Cheng91449a82009-07-20 02:12:31 +0000396let Defs = [CPSR], Uses = [FPSCR] in
David Goodwin3ca524e2009-07-10 17:03:29 +0000397def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, "fmstat", "", [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000398 let Inst{27-20} = 0b11101111;
399 let Inst{19-16} = 0b0001;
400 let Inst{15-12} = 0b1111;
401 let Inst{11-8} = 0b1010;
402 let Inst{7} = 0;
403 let Inst{4} = 1;
404}