blob: bbf773871b0c55598e78b9791be342529f5fb9f2 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Dan Gohman1adf1b02008-08-19 21:45:35 +000018#include "X86ISelLowering.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000023#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000024#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000025#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000026#include "llvm/IntrinsicInst.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000027#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000031#include "llvm/Support/CallSite.h"
Dan Gohman35893082008-09-18 23:23:44 +000032#include "llvm/Support/GetElementPtrTypeIterator.h"
Dan Gohman7d04e4a2009-05-04 19:50:33 +000033#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000034using namespace llvm;
35
Chris Lattner087fcf32009-03-08 18:44:31 +000036namespace {
37
Evan Chengc3f44b02008-09-03 00:03:49 +000038class X86FastISel : public FastISel {
39 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
40 /// make the right decision when generating code for different targets.
41 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000042
43 /// StackPtr - Register used as the stack pointer.
44 ///
45 unsigned StackPtr;
46
47 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
48 /// floating point ops.
49 /// When SSE is available, use it for f32 operations.
50 /// When SSE2 is available, use it for f64 operations.
51 bool X86ScalarSSEf64;
52 bool X86ScalarSSEf32;
53
Evan Cheng8b19e562008-09-03 06:44:39 +000054public:
Dan Gohman3df24e62008-09-03 23:12:08 +000055 explicit X86FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +000056 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +000057 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +000058 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000059 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +000060 DenseMap<const AllocaInst *, int> &am
61#ifndef NDEBUG
62 , SmallSet<Instruction*, 8> &cil
63#endif
64 )
Devang Patel83489bb2009-01-13 00:35:13 +000065 : FastISel(mf, mmi, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +000066#ifndef NDEBUG
67 , cil
68#endif
69 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000070 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000071 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
72 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000074 }
Evan Chengc3f44b02008-09-03 00:03:49 +000075
Dan Gohman3df24e62008-09-03 23:12:08 +000076 virtual bool TargetSelectInstruction(Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000077
Dan Gohman1adf1b02008-08-19 21:45:35 +000078#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000079
80private:
Chris Lattner9a08a612008-10-15 04:26:38 +000081 bool X86FastEmitCompare(Value *LHS, Value *RHS, MVT VT);
82
Dan Gohman0586d912008-09-10 20:11:02 +000083 bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000084
Chris Lattner438949a2008-10-15 05:30:52 +000085 bool X86FastEmitStore(MVT VT, Value *Val,
86 const X86AddressMode &AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +000087 bool X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000088 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000089
90 bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT,
91 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000092
Chris Lattner0aa43de2009-07-10 05:33:42 +000093 bool X86SelectAddress(Value *V, X86AddressMode &AM);
94 bool X86SelectCallAddress(Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000095
Dan Gohman3df24e62008-09-03 23:12:08 +000096 bool X86SelectLoad(Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000097
98 bool X86SelectStore(Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000099
100 bool X86SelectCmp(Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000101
102 bool X86SelectZExt(Instruction *I);
103
104 bool X86SelectBranch(Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000105
106 bool X86SelectShift(Instruction *I);
107
108 bool X86SelectSelect(Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000109
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000110 bool X86SelectTrunc(Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000111
Dan Gohman78efce62008-09-10 21:02:08 +0000112 bool X86SelectFPExt(Instruction *I);
113 bool X86SelectFPTrunc(Instruction *I);
114
Bill Wendling52370a12008-12-09 02:42:50 +0000115 bool X86SelectExtractValue(Instruction *I);
116
Chris Lattnera9a42252009-04-12 07:36:01 +0000117 bool X86VisitIntrinsicCall(IntrinsicInst &I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000118 bool X86SelectCall(Instruction *I);
119
120 CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false);
121
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000122 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000123 return getTargetMachine()->getInstrInfo();
124 }
125 const X86TargetMachine *getTargetMachine() const {
126 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000127 }
128
Dan Gohman0586d912008-09-10 20:11:02 +0000129 unsigned TargetMaterializeConstant(Constant *C);
130
131 unsigned TargetMaterializeAlloca(AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000132
133 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
134 /// computed in an SSE register, not on the X87 floating point stack.
135 bool isScalarFPTypeInSSEReg(MVT VT) const {
136 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
137 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
138 }
139
Chris Lattner160f6cc2008-10-15 05:07:36 +0000140 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000141};
Chris Lattner087fcf32009-03-08 18:44:31 +0000142
143} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000144
Chris Lattner160f6cc2008-10-15 05:07:36 +0000145bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
146 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000147 if (VT == MVT::Other || !VT.isSimple())
148 // Unhandled type. Halt "fast" selection and bail.
149 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000150
Dan Gohman9b66d732008-09-30 00:48:39 +0000151 // For now, require SSE/SSE2 for performing floating-point operations,
152 // since x87 requires additional work.
153 if (VT == MVT::f64 && !X86ScalarSSEf64)
154 return false;
155 if (VT == MVT::f32 && !X86ScalarSSEf32)
156 return false;
157 // Similarly, no f80 support yet.
158 if (VT == MVT::f80)
159 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000160 // We only handle legal types. For example, on x86-32 the instruction
161 // selector contains all of the 64-bit instructions from x86-64,
162 // under the assumption that i64 won't be used if the target doesn't
163 // support it.
Evan Chengdebdea02008-09-08 17:15:42 +0000164 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000165}
166
167#include "X86GenCallingConv.inc"
168
169/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
170/// convention.
171CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) {
172 if (Subtarget->is64Bit()) {
173 if (Subtarget->isTargetWin64())
174 return CC_X86_Win64_C;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000175 else
176 return CC_X86_64_C;
177 }
178
179 if (CC == CallingConv::X86_FastCall)
180 return CC_X86_32_FastCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000181 else if (CC == CallingConv::Fast)
182 return CC_X86_32_FastCC;
183 else
184 return CC_X86_32_C;
185}
186
Evan Cheng0de588f2008-09-05 21:00:03 +0000187/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000188/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000189/// Return true and the result register by reference if it is possible.
Dan Gohman0586d912008-09-10 20:11:02 +0000190bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000191 unsigned &ResultReg) {
192 // Get opcode and regclass of the output for the given load instruction.
193 unsigned Opc = 0;
194 const TargetRegisterClass *RC = NULL;
195 switch (VT.getSimpleVT()) {
196 default: return false;
197 case MVT::i8:
198 Opc = X86::MOV8rm;
199 RC = X86::GR8RegisterClass;
200 break;
201 case MVT::i16:
202 Opc = X86::MOV16rm;
203 RC = X86::GR16RegisterClass;
204 break;
205 case MVT::i32:
206 Opc = X86::MOV32rm;
207 RC = X86::GR32RegisterClass;
208 break;
209 case MVT::i64:
210 // Must be in x86-64 mode.
211 Opc = X86::MOV64rm;
212 RC = X86::GR64RegisterClass;
213 break;
214 case MVT::f32:
215 if (Subtarget->hasSSE1()) {
216 Opc = X86::MOVSSrm;
217 RC = X86::FR32RegisterClass;
218 } else {
219 Opc = X86::LD_Fp32m;
220 RC = X86::RFP32RegisterClass;
221 }
222 break;
223 case MVT::f64:
224 if (Subtarget->hasSSE2()) {
225 Opc = X86::MOVSDrm;
226 RC = X86::FR64RegisterClass;
227 } else {
228 Opc = X86::LD_Fp64m;
229 RC = X86::RFP64RegisterClass;
230 }
231 break;
232 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000233 // No f80 support yet.
234 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000235 }
236
237 ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000238 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000239 return true;
240}
241
Evan Chengf3d4efe2008-09-07 09:09:33 +0000242/// X86FastEmitStore - Emit a machine instruction to store a value Val of
243/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
244/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000245/// i.e. V. Return true if it is possible.
246bool
Evan Chengf3d4efe2008-09-07 09:09:33 +0000247X86FastISel::X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000248 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000249 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000250 unsigned Opc = 0;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 switch (VT.getSimpleVT()) {
Chris Lattner241ab472008-10-15 05:38:32 +0000252 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000253 default: return false;
Chris Lattner241ab472008-10-15 05:38:32 +0000254 case MVT::i8: Opc = X86::MOV8mr; break;
255 case MVT::i16: Opc = X86::MOV16mr; break;
256 case MVT::i32: Opc = X86::MOV32mr; break;
257 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
Evan Cheng0de588f2008-09-05 21:00:03 +0000258 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000259 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000260 break;
261 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000262 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000263 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000264 }
Chris Lattner438949a2008-10-15 05:30:52 +0000265
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000266 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000267 return true;
268}
269
Chris Lattner438949a2008-10-15 05:30:52 +0000270bool X86FastISel::X86FastEmitStore(MVT VT, Value *Val,
271 const X86AddressMode &AM) {
272 // Handle 'null' like i32/i64 0.
273 if (isa<ConstantPointerNull>(Val))
274 Val = Constant::getNullValue(TD.getIntPtrType());
275
276 // If this is a store of a simple constant, fold the constant into the store.
277 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
278 unsigned Opc = 0;
279 switch (VT.getSimpleVT()) {
280 default: break;
281 case MVT::i8: Opc = X86::MOV8mi; break;
282 case MVT::i16: Opc = X86::MOV16mi; break;
283 case MVT::i32: Opc = X86::MOV32mi; break;
284 case MVT::i64:
285 // Must be a 32-bit sign extended value.
286 if ((int)CI->getSExtValue() == CI->getSExtValue())
287 Opc = X86::MOV64mi32;
288 break;
289 }
290
291 if (Opc) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000292 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM)
293 .addImm(CI->getSExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000294 return true;
295 }
296 }
297
298 unsigned ValReg = getRegForValue(Val);
299 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000300 return false;
301
302 return X86FastEmitStore(VT, ValReg, AM);
303}
304
Evan Cheng24e3a902008-09-08 06:35:17 +0000305/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
306/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
307/// ISD::SIGN_EXTEND).
308bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT,
309 unsigned Src, MVT SrcVT,
310 unsigned &ResultReg) {
Owen Andersonac34a002008-09-11 19:44:55 +0000311 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src);
312
313 if (RR != 0) {
314 ResultReg = RR;
315 return true;
316 } else
317 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000318}
319
Dan Gohman0586d912008-09-10 20:11:02 +0000320/// X86SelectAddress - Attempt to fill in an address from the given value.
321///
Chris Lattner0aa43de2009-07-10 05:33:42 +0000322bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM) {
Duncan Sands12513882009-06-03 12:05:18 +0000323 User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000324 unsigned Opcode = Instruction::UserOp1;
325 if (Instruction *I = dyn_cast<Instruction>(V)) {
326 Opcode = I->getOpcode();
327 U = I;
328 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
329 Opcode = C->getOpcode();
330 U = C;
331 }
Dan Gohman0586d912008-09-10 20:11:02 +0000332
Dan Gohman35893082008-09-18 23:23:44 +0000333 switch (Opcode) {
334 default: break;
335 case Instruction::BitCast:
336 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000337 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000338
339 case Instruction::IntToPtr:
340 // Look past no-op inttoptrs.
341 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000342 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000343 break;
Dan Gohman35893082008-09-18 23:23:44 +0000344
345 case Instruction::PtrToInt:
346 // Look past no-op ptrtoints.
347 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000348 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000349 break;
Dan Gohman35893082008-09-18 23:23:44 +0000350
351 case Instruction::Alloca: {
352 // Do static allocas.
353 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000354 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000355 if (SI != StaticAllocaMap.end()) {
356 AM.BaseType = X86AddressMode::FrameIndexBase;
357 AM.Base.FrameIndex = SI->second;
358 return true;
359 }
360 break;
Dan Gohman35893082008-09-18 23:23:44 +0000361 }
362
363 case Instruction::Add: {
364 // Adds of constants are common and easy enough.
365 if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000366 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
367 // They have to fit in the 32-bit signed displacement field though.
368 if (isInt32(Disp)) {
369 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000370 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000371 }
Dan Gohman0586d912008-09-10 20:11:02 +0000372 }
Dan Gohman35893082008-09-18 23:23:44 +0000373 break;
374 }
375
376 case Instruction::GetElementPtr: {
377 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000378 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000379 unsigned IndexReg = AM.IndexReg;
380 unsigned Scale = AM.Scale;
381 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000382 // Iterate through the indices, folding what we can. Constants can be
383 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman35893082008-09-18 23:23:44 +0000384 for (User::op_iterator i = U->op_begin() + 1, e = U->op_end();
385 i != e; ++i, ++GTI) {
386 Value *Op = *i;
387 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
388 const StructLayout *SL = TD.getStructLayout(STy);
389 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
390 Disp += SL->getElementOffset(Idx);
391 } else {
Duncan Sands777d2302009-05-09 07:06:46 +0000392 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Dan Gohman35893082008-09-18 23:23:44 +0000393 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
394 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000395 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000396 } else if (IndexReg == 0 &&
Chris Lattner4c1b6062009-06-27 05:24:12 +0000397 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000398 (S == 1 || S == 2 || S == 4 || S == 8)) {
399 // Scaled-index addressing.
400 Scale = S;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000401 IndexReg = getRegForGEPIndex(Op);
Dan Gohman35893082008-09-18 23:23:44 +0000402 if (IndexReg == 0)
403 return false;
404 } else
405 // Unsupported.
406 goto unsupported_gep;
407 }
408 }
Dan Gohman09aae462008-09-26 20:04:15 +0000409 // Check for displacement overflow.
410 if (!isInt32(Disp))
411 break;
Dan Gohman35893082008-09-18 23:23:44 +0000412 // Ok, the GEP indices were covered by constant-offset and scaled-index
413 // addressing. Update the address state and move on to examining the base.
414 AM.IndexReg = IndexReg;
415 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000416 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000417 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000418 unsupported_gep:
419 // Ok, the GEP indices weren't all covered.
420 break;
421 }
422 }
423
424 // Handle constant address.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000425 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000426 // Can't handle alternate code models yet.
427 if (TM.getCodeModel() != CodeModel::Default &&
428 TM.getCodeModel() != CodeModel::Small)
429 return false;
430
Dan Gohman97135e12008-09-26 19:15:30 +0000431 // RIP-relative addresses can't have additional register operands.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000432 if (Subtarget->isPICStyleRIPRel() &&
Dan Gohman97135e12008-09-26 19:15:30 +0000433 (AM.Base.Reg != 0 || AM.IndexReg != 0))
434 return false;
435
Dan Gohmane9865942009-02-23 22:03:08 +0000436 // Can't handle TLS yet.
437 if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
438 if (GVar->isThreadLocal())
439 return false;
440
Chris Lattnerff7727f2009-07-09 06:41:35 +0000441 // Okay, we've committed to selecting this global. Set up the basic address.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000442 AM.GV = GV;
Chris Lattner18c59872009-06-27 04:16:01 +0000443
Chris Lattner0aa43de2009-07-10 05:33:42 +0000444 if (TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner75cdf272009-07-09 06:59:17 +0000445 !Subtarget->is64Bit()) {
446 // FIXME: How do we know Base.Reg is free??
Dan Gohman57c3dac2008-09-30 00:58:23 +0000447 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Chris Lattner75cdf272009-07-09 06:59:17 +0000448 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000449
Chris Lattnerff7727f2009-07-09 06:41:35 +0000450 // If the ABI doesn't require an extra load, return a direct reference to
451 // the global.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000452 if (!Subtarget->GVRequiresExtraLoad(GV, TM, false)) {
Chris Lattnerff7727f2009-07-09 06:41:35 +0000453 if (Subtarget->isPICStyleRIPRel()) {
454 // Use rip-relative addressing if we can. Above we verified that the
455 // base and index registers are unused.
456 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
457 AM.Base.Reg = X86::RIP;
Chris Lattner75cdf272009-07-09 06:59:17 +0000458 } else if (Subtarget->isPICStyleStub() &&
459 TM.getRelocationModel() == Reloc::PIC_) {
460 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
461 } else if (Subtarget->isPICStyleGOT()) {
462 AM.GVOpFlags = X86II::MO_GOTOFF;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000463 }
Chris Lattner35c28ec2009-07-01 03:27:19 +0000464
Chris Lattnerff7727f2009-07-09 06:41:35 +0000465 return true;
466 }
467
468 // Check to see if we've already materialized this stub loaded value into a
469 // register in this block. If so, just reuse it.
470 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
471 unsigned LoadReg;
472 if (I != LocalValueMap.end() && I->second != 0) {
473 LoadReg = I->second;
474 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000475 // Issue load from stub.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000476 unsigned Opc = 0;
477 const TargetRegisterClass *RC = NULL;
Dan Gohman789ce772008-09-25 23:34:02 +0000478 X86AddressMode StubAM;
479 StubAM.Base.Reg = AM.Base.Reg;
Chris Lattner75cdf272009-07-09 06:59:17 +0000480 StubAM.GV = GV;
Chris Lattner35c28ec2009-07-01 03:27:19 +0000481
Chris Lattner75cdf272009-07-09 06:59:17 +0000482 if (TLI.getPointerTy() == MVT::i64) {
483 Opc = X86::MOV64rm;
484 RC = X86::GR64RegisterClass;
485
486 if (Subtarget->isPICStyleRIPRel()) {
487 StubAM.GVOpFlags = X86II::MO_GOTPCREL;
488 StubAM.Base.Reg = X86::RIP;
489 }
490
491 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000492 Opc = X86::MOV32rm;
493 RC = X86::GR32RegisterClass;
494
Chris Lattner15a380a2009-07-09 04:39:06 +0000495 if (Subtarget->isPICStyleGOT())
Chris Lattner35c28ec2009-07-01 03:27:19 +0000496 StubAM.GVOpFlags = X86II::MO_GOT;
Chris Lattner75cdf272009-07-09 06:59:17 +0000497 else if (Subtarget->isPICStyleStub()) {
498 // In darwin, we have multiple different stub types, and we have both
499 // PIC and -mdynamic-no-pic. Determine whether we have a stub
500 // reference and/or whether the reference is relative to the PIC base
501 // or not.
502 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
503
504 if (!GV->hasHiddenVisibility()) {
505 // Non-hidden $non_lazy_ptr reference.
506 StubAM.GVOpFlags = IsPIC ? X86II::MO_DARWIN_NONLAZY_PIC_BASE :
507 X86II::MO_DARWIN_NONLAZY;
508 } else {
509 // Hidden $non_lazy_ptr reference.
510 StubAM.GVOpFlags = IsPIC ? X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
511 X86II::MO_DARWIN_HIDDEN_NONLAZY;
512 }
Chris Lattnercd714b12009-07-02 04:22:01 +0000513 }
Chris Lattner35c28ec2009-07-01 03:27:19 +0000514 }
Chris Lattnerff7727f2009-07-09 06:41:35 +0000515
516 LoadReg = createResultReg(RC);
517 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), LoadReg), StubAM);
518
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000519 // Prevent loading GV stub multiple times in same MBB.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000520 LocalValueMap[V] = LoadReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000521 }
Chris Lattner18c59872009-06-27 04:16:01 +0000522
Chris Lattnerff7727f2009-07-09 06:41:35 +0000523 // Now construct the final address. Note that the Disp, Scale,
524 // and Index values may already be set here.
525 AM.Base.Reg = LoadReg;
526 AM.GV = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000527 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000528 }
529
Dan Gohman97135e12008-09-26 19:15:30 +0000530 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000531 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000532 if (AM.Base.Reg == 0) {
533 AM.Base.Reg = getRegForValue(V);
534 return AM.Base.Reg != 0;
535 }
536 if (AM.IndexReg == 0) {
537 assert(AM.Scale == 1 && "Scale with no index!");
538 AM.IndexReg = getRegForValue(V);
539 return AM.IndexReg != 0;
540 }
541 }
542
543 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000544}
545
Chris Lattner0aa43de2009-07-10 05:33:42 +0000546/// X86SelectCallAddress - Attempt to fill in an address from the given value.
547///
548bool X86FastISel::X86SelectCallAddress(Value *V, X86AddressMode &AM) {
549 User *U = NULL;
550 unsigned Opcode = Instruction::UserOp1;
551 if (Instruction *I = dyn_cast<Instruction>(V)) {
552 Opcode = I->getOpcode();
553 U = I;
554 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
555 Opcode = C->getOpcode();
556 U = C;
557 }
558
559 switch (Opcode) {
560 default: break;
561 case Instruction::BitCast:
562 // Look past bitcasts.
563 return X86SelectCallAddress(U->getOperand(0), AM);
564
565 case Instruction::IntToPtr:
566 // Look past no-op inttoptrs.
567 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
568 return X86SelectCallAddress(U->getOperand(0), AM);
569 break;
570
571 case Instruction::PtrToInt:
572 // Look past no-op ptrtoints.
573 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
574 return X86SelectCallAddress(U->getOperand(0), AM);
575 break;
576 }
577
578 // Handle constant address.
579 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
580 // Can't handle alternate code models yet.
581 if (TM.getCodeModel() != CodeModel::Default &&
582 TM.getCodeModel() != CodeModel::Small)
583 return false;
584
585 // RIP-relative addresses can't have additional register operands.
586 if (Subtarget->isPICStyleRIPRel() &&
587 (AM.Base.Reg != 0 || AM.IndexReg != 0))
588 return false;
589
590 // Can't handle TLS yet.
591 if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Chris Lattnere6c07b52009-07-10 05:45:15 +0000592 if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000593 return false;
594
595 // Okay, we've committed to selecting this global. Set up the basic address.
596 AM.GV = GV;
597
Chris Lattnere6c07b52009-07-10 05:45:15 +0000598 // No ABI requires an extra load for anything other than DLLImport, which
599 // we rejected above. Return a direct reference to the global.
600 assert(!Subtarget->PCRelGVRequiresExtraLoad(GV, TM));
601 if (Subtarget->isPICStyleRIPRel()) {
602 // Use rip-relative addressing if we can. Above we verified that the
603 // base and index registers are unused.
604 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
605 AM.Base.Reg = X86::RIP;
606 } else if (Subtarget->isPICStyleStub() &&
607 TM.getRelocationModel() == Reloc::PIC_) {
608 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
609 } else if (Subtarget->isPICStyleGOT()) {
610 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000611 }
612
Chris Lattner0aa43de2009-07-10 05:33:42 +0000613 return true;
614 }
615
616 // If all else fails, try to materialize the value in a register.
617 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
618 if (AM.Base.Reg == 0) {
619 AM.Base.Reg = getRegForValue(V);
620 return AM.Base.Reg != 0;
621 }
622 if (AM.IndexReg == 0) {
623 assert(AM.Scale == 1 && "Scale with no index!");
624 AM.IndexReg = getRegForValue(V);
625 return AM.IndexReg != 0;
626 }
627 }
628
629 return false;
630}
631
632
Owen Andersona3971df2008-09-04 07:08:58 +0000633/// X86SelectStore - Select and emit code to implement store instructions.
634bool X86FastISel::X86SelectStore(Instruction* I) {
Evan Cheng24e3a902008-09-08 06:35:17 +0000635 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000636 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Owen Andersona3971df2008-09-04 07:08:58 +0000637 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000638
Dan Gohman0586d912008-09-10 20:11:02 +0000639 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000640 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000641 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000642
Chris Lattner438949a2008-10-15 05:30:52 +0000643 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000644}
645
Evan Cheng8b19e562008-09-03 06:44:39 +0000646/// X86SelectLoad - Select and emit code to implement load instructions.
647///
Dan Gohman3df24e62008-09-03 23:12:08 +0000648bool X86FastISel::X86SelectLoad(Instruction *I) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000649 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000650 if (!isTypeLegal(I->getType(), VT))
Evan Cheng8b19e562008-09-03 06:44:39 +0000651 return false;
652
Dan Gohman0586d912008-09-10 20:11:02 +0000653 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000654 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000655 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000656
Evan Cheng0de588f2008-09-05 21:00:03 +0000657 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000658 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000659 UpdateValueMap(I, ResultReg);
660 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000661 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000662 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000663}
664
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000665static unsigned X86ChooseCmpOpcode(MVT VT) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000666 switch (VT.getSimpleVT()) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000667 default: return 0;
668 case MVT::i8: return X86::CMP8rr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000669 case MVT::i16: return X86::CMP16rr;
670 case MVT::i32: return X86::CMP32rr;
671 case MVT::i64: return X86::CMP64rr;
672 case MVT::f32: return X86::UCOMISSrr;
673 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000674 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000675}
676
Chris Lattner0e13c782008-10-15 04:13:29 +0000677/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
678/// of the comparison, return an opcode that works for the compare (e.g.
679/// CMP32ri) otherwise return 0.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000680static unsigned X86ChooseCmpImmediateOpcode(MVT VT, ConstantInt *RHSC) {
681 switch (VT.getSimpleVT()) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000682 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000683 default: return 0;
684 case MVT::i8: return X86::CMP8ri;
685 case MVT::i16: return X86::CMP16ri;
686 case MVT::i32: return X86::CMP32ri;
687 case MVT::i64:
688 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
689 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000690 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000691 return X86::CMP64ri32;
692 return 0;
693 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000694}
695
Chris Lattner9a08a612008-10-15 04:26:38 +0000696bool X86FastISel::X86FastEmitCompare(Value *Op0, Value *Op1, MVT VT) {
697 unsigned Op0Reg = getRegForValue(Op0);
698 if (Op0Reg == 0) return false;
699
Chris Lattnerd53886b2008-10-15 05:18:04 +0000700 // Handle 'null' like i32/i64 0.
701 if (isa<ConstantPointerNull>(Op1))
702 Op1 = Constant::getNullValue(TD.getIntPtrType());
703
Chris Lattner9a08a612008-10-15 04:26:38 +0000704 // We have two options: compare with register or immediate. If the RHS of
705 // the compare is an immediate that we can fold into this compare, use
706 // CMPri, otherwise use CMPrr.
707 if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000708 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000709 BuildMI(MBB, DL, TII.get(CompareImmOpc)).addReg(Op0Reg)
Chris Lattner9a08a612008-10-15 04:26:38 +0000710 .addImm(Op1C->getSExtValue());
711 return true;
712 }
713 }
714
715 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
716 if (CompareOpc == 0) return false;
717
718 unsigned Op1Reg = getRegForValue(Op1);
719 if (Op1Reg == 0) return false;
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000720 BuildMI(MBB, DL, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner9a08a612008-10-15 04:26:38 +0000721
722 return true;
723}
724
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000725bool X86FastISel::X86SelectCmp(Instruction *I) {
726 CmpInst *CI = cast<CmpInst>(I);
727
Dan Gohman9b66d732008-09-30 00:48:39 +0000728 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000729 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000730 return false;
731
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000732 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000733 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000734 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000735 switch (CI->getPredicate()) {
736 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000737 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
738 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000739
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000740 unsigned EReg = createResultReg(&X86::GR8RegClass);
741 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000742 BuildMI(MBB, DL, TII.get(X86::SETEr), EReg);
743 BuildMI(MBB, DL, TII.get(X86::SETNPr), NPReg);
744 BuildMI(MBB, DL,
745 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000746 UpdateValueMap(I, ResultReg);
747 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000748 }
749 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000750 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
751 return false;
752
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000753 unsigned NEReg = createResultReg(&X86::GR8RegClass);
754 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000755 BuildMI(MBB, DL, TII.get(X86::SETNEr), NEReg);
756 BuildMI(MBB, DL, TII.get(X86::SETPr), PReg);
757 BuildMI(MBB, DL, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000758 UpdateValueMap(I, ResultReg);
759 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000760 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000761 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
762 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
763 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
764 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
765 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
766 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
767 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
768 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
769 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
770 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
771 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
772 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
773
774 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
775 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
776 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
777 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
778 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
779 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
780 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
781 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
782 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
783 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000784 default:
785 return false;
786 }
787
Chris Lattner9a08a612008-10-15 04:26:38 +0000788 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000789 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000790 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000791
Chris Lattner9a08a612008-10-15 04:26:38 +0000792 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000793 if (!X86FastEmitCompare(Op0, Op1, VT))
794 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000795
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000796 BuildMI(MBB, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000797 UpdateValueMap(I, ResultReg);
798 return true;
799}
Evan Cheng8b19e562008-09-03 06:44:39 +0000800
Dan Gohmand89ae992008-09-05 01:06:14 +0000801bool X86FastISel::X86SelectZExt(Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000802 // Handle zero-extension from i1 to i8, which is common.
Dan Gohmand89ae992008-09-05 01:06:14 +0000803 if (I->getType() == Type::Int8Ty &&
804 I->getOperand(0)->getType() == Type::Int1Ty) {
805 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000806 if (ResultReg == 0) return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000807 // Set the high bits to zero.
808 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg);
809 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000810 UpdateValueMap(I, ResultReg);
811 return true;
812 }
813
814 return false;
815}
816
Chris Lattner9a08a612008-10-15 04:26:38 +0000817
Dan Gohmand89ae992008-09-05 01:06:14 +0000818bool X86FastISel::X86SelectBranch(Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000819 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000820 // Handle a conditional branch.
821 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000822 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
823 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
824
Dan Gohmand98d6202008-10-02 22:15:21 +0000825 // Fold the common case of a conditional branch with a comparison.
826 if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
827 if (CI->hasOneUse()) {
828 MVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000829
Dan Gohmand98d6202008-10-02 22:15:21 +0000830 // Try to take advantage of fallthrough opportunities.
831 CmpInst::Predicate Predicate = CI->getPredicate();
832 if (MBB->isLayoutSuccessor(TrueMBB)) {
833 std::swap(TrueMBB, FalseMBB);
834 Predicate = CmpInst::getInversePredicate(Predicate);
835 }
836
Chris Lattner871d2462008-10-15 03:58:05 +0000837 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
838 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
839
Dan Gohmand98d6202008-10-02 22:15:21 +0000840 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000841 case CmpInst::FCMP_OEQ:
842 std::swap(TrueMBB, FalseMBB);
843 Predicate = CmpInst::FCMP_UNE;
844 // FALL THROUGH
845 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE; break;
Chris Lattner871d2462008-10-15 03:58:05 +0000846 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA; break;
847 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE; break;
848 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA; break;
849 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE; break;
850 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE; break;
851 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP; break;
852 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP; break;
853 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE; break;
854 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB; break;
855 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE; break;
856 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
857 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000858
Chris Lattner871d2462008-10-15 03:58:05 +0000859 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE; break;
860 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE; break;
861 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA; break;
862 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE; break;
863 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
864 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
865 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG; break;
866 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE; break;
867 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL; break;
868 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000869 default:
870 return false;
871 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000872
Chris Lattner709d8292008-10-15 04:02:26 +0000873 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
874 if (SwapArgs)
875 std::swap(Op0, Op1);
876
Chris Lattner9a08a612008-10-15 04:26:38 +0000877 // Emit a compare of the LHS and RHS, setting the flags.
878 if (!X86FastEmitCompare(Op0, Op1, VT))
879 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000880
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000881 BuildMI(MBB, DL, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000882
883 if (Predicate == CmpInst::FCMP_UNE) {
884 // X86 requires a second branch to handle UNE (and OEQ,
885 // which is mapped to UNE above).
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000886 BuildMI(MBB, DL, TII.get(X86::JP)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000887 }
888
Dan Gohmand98d6202008-10-02 22:15:21 +0000889 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000890 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000891 return true;
892 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000893 } else if (ExtractValueInst *EI =
894 dyn_cast<ExtractValueInst>(BI->getCondition())) {
895 // Check to see if the branch instruction is from an "arithmetic with
896 // overflow" intrinsic. The main way these intrinsics are used is:
897 //
898 // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2)
899 // %sum = extractvalue { i32, i1 } %t, 0
900 // %obit = extractvalue { i32, i1 } %t, 1
901 // br i1 %obit, label %overflow, label %normal
902 //
Dan Gohman653456c2009-01-07 00:15:08 +0000903 // The %sum and %obit are converted in an ADD and a SETO/SETB before
Bill Wendling30a64a72008-12-09 23:19:12 +0000904 // reaching the branch. Therefore, we search backwards through the MBB
Dan Gohman653456c2009-01-07 00:15:08 +0000905 // looking for the SETO/SETB instruction. If an instruction modifies the
906 // EFLAGS register before we reach the SETO/SETB instruction, then we can't
907 // convert the branch into a JO/JB instruction.
Chris Lattnera9a42252009-04-12 07:36:01 +0000908 if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){
909 if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow ||
910 CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) {
911 const MachineInstr *SetMI = 0;
912 unsigned Reg = lookUpRegForValue(EI);
Bill Wendling30a64a72008-12-09 23:19:12 +0000913
Chris Lattnera9a42252009-04-12 07:36:01 +0000914 for (MachineBasicBlock::const_reverse_iterator
915 RI = MBB->rbegin(), RE = MBB->rend(); RI != RE; ++RI) {
916 const MachineInstr &MI = *RI;
Bill Wendling30a64a72008-12-09 23:19:12 +0000917
Chris Lattnera9a42252009-04-12 07:36:01 +0000918 if (MI.modifiesRegister(Reg)) {
919 unsigned Src, Dst, SrcSR, DstSR;
Bill Wendling30a64a72008-12-09 23:19:12 +0000920
Chris Lattnera9a42252009-04-12 07:36:01 +0000921 if (getInstrInfo()->isMoveInstr(MI, Src, Dst, SrcSR, DstSR)) {
922 Reg = Src;
923 continue;
Bill Wendling9a901322008-12-10 19:44:24 +0000924 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000925
Chris Lattnera9a42252009-04-12 07:36:01 +0000926 SetMI = &MI;
927 break;
Bill Wendling30a64a72008-12-09 23:19:12 +0000928 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000929
Chris Lattnera9a42252009-04-12 07:36:01 +0000930 const TargetInstrDesc &TID = MI.getDesc();
931 if (TID.hasUnmodeledSideEffects() ||
932 TID.hasImplicitDefOfPhysReg(X86::EFLAGS))
933 break;
Bill Wendling9a901322008-12-10 19:44:24 +0000934 }
Chris Lattnera9a42252009-04-12 07:36:01 +0000935
936 if (SetMI) {
937 unsigned OpCode = SetMI->getOpcode();
938
939 if (OpCode == X86::SETOr || OpCode == X86::SETBr) {
Chris Lattner8d57b772009-04-12 07:51:14 +0000940 BuildMI(MBB, DL, TII.get(OpCode == X86::SETOr ? X86::JO : X86::JB))
941 .addMBB(TrueMBB);
Chris Lattnera9a42252009-04-12 07:36:01 +0000942 FastEmitBranch(FalseMBB);
943 MBB->addSuccessor(TrueMBB);
944 return true;
945 }
Bill Wendling9a901322008-12-10 19:44:24 +0000946 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000947 }
948 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000949 }
950
951 // Otherwise do a clumsy setcc and re-test it.
952 unsigned OpReg = getRegForValue(BI->getCondition());
953 if (OpReg == 0) return false;
954
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000955 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
956 BuildMI(MBB, DL, TII.get(X86::JNE)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000957 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000958 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000959 return true;
960}
961
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000962bool X86FastISel::X86SelectShift(Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000963 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000964 const TargetRegisterClass *RC = NULL;
965 if (I->getType() == Type::Int8Ty) {
966 CReg = X86::CL;
967 RC = &X86::GR8RegClass;
968 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000969 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
970 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
971 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000972 default: return false;
973 }
974 } else if (I->getType() == Type::Int16Ty) {
975 CReg = X86::CX;
976 RC = &X86::GR16RegClass;
977 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000978 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
979 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
980 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000981 default: return false;
982 }
983 } else if (I->getType() == Type::Int32Ty) {
984 CReg = X86::ECX;
985 RC = &X86::GR32RegClass;
986 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000987 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
988 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
989 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000990 default: return false;
991 }
992 } else if (I->getType() == Type::Int64Ty) {
993 CReg = X86::RCX;
994 RC = &X86::GR64RegClass;
995 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000996 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
997 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
998 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000999 default: return false;
1000 }
1001 } else {
1002 return false;
1003 }
1004
Chris Lattner160f6cc2008-10-15 05:07:36 +00001005 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
1006 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001007 return false;
1008
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001009 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1010 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +00001011
1012 // Fold immediate in shl(x,3).
1013 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
1014 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001015 BuildMI(MBB, DL, TII.get(OpImm),
Dan Gohmanb12b1a22008-12-20 17:19:40 +00001016 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff);
Chris Lattner743922e2008-09-21 21:44:29 +00001017 UpdateValueMap(I, ResultReg);
1018 return true;
1019 }
1020
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001021 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1022 if (Op1Reg == 0) return false;
1023 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC);
Dan Gohman145b8282008-10-07 21:50:36 +00001024
1025 // The shift instruction uses X86::CL. If we defined a super-register
1026 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
1027 // we're doing here.
1028 if (CReg != X86::CL)
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001029 BuildMI(MBB, DL, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL)
Dan Gohman145b8282008-10-07 21:50:36 +00001030 .addReg(CReg).addImm(X86::SUBREG_8BIT);
1031
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001032 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001033 BuildMI(MBB, DL, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001034 UpdateValueMap(I, ResultReg);
1035 return true;
1036}
1037
1038bool X86FastISel::X86SelectSelect(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001039 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
1040 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
1041 return false;
1042
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001043 unsigned Opc = 0;
1044 const TargetRegisterClass *RC = NULL;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001045 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001046 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001047 RC = &X86::GR16RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001048 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001049 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001050 RC = &X86::GR32RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001051 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001052 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001053 RC = &X86::GR64RegClass;
1054 } else {
1055 return false;
1056 }
1057
1058 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1059 if (Op0Reg == 0) return false;
1060 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1061 if (Op1Reg == 0) return false;
1062 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1063 if (Op2Reg == 0) return false;
1064
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001065 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001066 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001067 BuildMI(MBB, DL, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001068 UpdateValueMap(I, ResultReg);
1069 return true;
1070}
1071
Dan Gohman78efce62008-09-10 21:02:08 +00001072bool X86FastISel::X86SelectFPExt(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001073 // fpext from float to double.
1074 if (Subtarget->hasSSE2() && I->getType() == Type::DoubleTy) {
1075 Value *V = I->getOperand(0);
1076 if (V->getType() == Type::FloatTy) {
1077 unsigned OpReg = getRegForValue(V);
1078 if (OpReg == 0) return false;
1079 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001080 BuildMI(MBB, DL, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001081 UpdateValueMap(I, ResultReg);
1082 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001083 }
1084 }
1085
1086 return false;
1087}
1088
1089bool X86FastISel::X86SelectFPTrunc(Instruction *I) {
1090 if (Subtarget->hasSSE2()) {
1091 if (I->getType() == Type::FloatTy) {
1092 Value *V = I->getOperand(0);
1093 if (V->getType() == Type::DoubleTy) {
1094 unsigned OpReg = getRegForValue(V);
1095 if (OpReg == 0) return false;
1096 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001097 BuildMI(MBB, DL, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001098 UpdateValueMap(I, ResultReg);
1099 return true;
1100 }
1101 }
1102 }
1103
1104 return false;
1105}
1106
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001107bool X86FastISel::X86SelectTrunc(Instruction *I) {
1108 if (Subtarget->is64Bit())
1109 // All other cases should be handled by the tblgen generated code.
1110 return false;
1111 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1112 MVT DstVT = TLI.getValueType(I->getType());
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001113
1114 // This code only handles truncation to byte right now.
1115 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001116 // All other cases should be handled by the tblgen generated code.
1117 return false;
1118 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
1119 // All other cases should be handled by the tblgen generated code.
1120 return false;
1121
1122 unsigned InputReg = getRegForValue(I->getOperand(0));
1123 if (!InputReg)
1124 // Unhandled operand. Halt "fast" selection and bail.
1125 return false;
1126
Dan Gohman62417622009-04-27 16:33:14 +00001127 // First issue a copy to GR16_ABCD or GR32_ABCD.
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001128 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16rr : X86::MOV32rr;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001129 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
Dan Gohman62417622009-04-27 16:33:14 +00001130 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001131 unsigned CopyReg = createResultReg(CopyRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001132 BuildMI(MBB, DL, TII.get(CopyOpc), CopyReg).addReg(InputReg);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001133
1134 // Then issue an extract_subreg.
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001135 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Evan Cheng536ab132009-01-22 09:10:11 +00001136 CopyReg, X86::SUBREG_8BIT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001137 if (!ResultReg)
1138 return false;
1139
1140 UpdateValueMap(I, ResultReg);
1141 return true;
1142}
1143
Bill Wendling52370a12008-12-09 02:42:50 +00001144bool X86FastISel::X86SelectExtractValue(Instruction *I) {
1145 ExtractValueInst *EI = cast<ExtractValueInst>(I);
1146 Value *Agg = EI->getAggregateOperand();
1147
Chris Lattnera9a42252009-04-12 07:36:01 +00001148 if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) {
1149 switch (CI->getIntrinsicID()) {
1150 default: break;
1151 case Intrinsic::sadd_with_overflow:
1152 case Intrinsic::uadd_with_overflow:
1153 // Cheat a little. We know that the registers for "add" and "seto" are
1154 // allocated sequentially. However, we only keep track of the register
1155 // for "add" in the value map. Use extractvalue's index to get the
1156 // correct register for "seto".
1157 UpdateValueMap(I, lookUpRegForValue(Agg) + *EI->idx_begin());
1158 return true;
Bill Wendling52370a12008-12-09 02:42:50 +00001159 }
1160 }
1161
1162 return false;
1163}
1164
Chris Lattnera9a42252009-04-12 07:36:01 +00001165bool X86FastISel::X86VisitIntrinsicCall(IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001166 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001167 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001168 default: return false;
1169 case Intrinsic::sadd_with_overflow:
1170 case Intrinsic::uadd_with_overflow: {
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001171 // Replace "add with overflow" intrinsics with an "add" instruction followed
1172 // by a seto/setc instruction. Later on, when the "extractvalue"
1173 // instructions are encountered, we use the fact that two registers were
1174 // created sequentially to get the correct registers for the "sum" and the
1175 // "overflow bit".
Bill Wendling52370a12008-12-09 02:42:50 +00001176 const Function *Callee = I.getCalledFunction();
1177 const Type *RetTy =
1178 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1179
Chris Lattnera9a42252009-04-12 07:36:01 +00001180 MVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001181 if (!isTypeLegal(RetTy, VT))
1182 return false;
1183
1184 Value *Op1 = I.getOperand(1);
1185 Value *Op2 = I.getOperand(2);
1186 unsigned Reg1 = getRegForValue(Op1);
1187 unsigned Reg2 = getRegForValue(Op2);
1188
1189 if (Reg1 == 0 || Reg2 == 0)
1190 // FIXME: Handle values *not* in registers.
1191 return false;
1192
1193 unsigned OpC = 0;
Bill Wendling52370a12008-12-09 02:42:50 +00001194 if (VT == MVT::i32)
1195 OpC = X86::ADD32rr;
1196 else if (VT == MVT::i64)
1197 OpC = X86::ADD64rr;
1198 else
1199 return false;
1200
1201 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001202 BuildMI(MBB, DL, TII.get(OpC), ResultReg).addReg(Reg1).addReg(Reg2);
Chris Lattner8d57b772009-04-12 07:51:14 +00001203 unsigned DestReg1 = UpdateValueMap(&I, ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001204
Chris Lattner8d57b772009-04-12 07:51:14 +00001205 // If the add with overflow is an intra-block value then we just want to
1206 // create temporaries for it like normal. If it is a cross-block value then
1207 // UpdateValueMap will return the cross-block register used. Since we
1208 // *really* want the value to be live in the register pair known by
1209 // UpdateValueMap, we have to use DestReg1+1 as the destination register in
1210 // the cross block case. In the non-cross-block case, we should just make
1211 // another register for the value.
1212 if (DestReg1 != ResultReg)
1213 ResultReg = DestReg1+1;
1214 else
1215 ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8));
1216
Chris Lattnera9a42252009-04-12 07:36:01 +00001217 unsigned Opc = X86::SETBr;
1218 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1219 Opc = X86::SETOr;
1220 BuildMI(MBB, DL, TII.get(Opc), ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001221 return true;
1222 }
1223 }
1224}
1225
Evan Chengf3d4efe2008-09-07 09:09:33 +00001226bool X86FastISel::X86SelectCall(Instruction *I) {
1227 CallInst *CI = cast<CallInst>(I);
1228 Value *Callee = I->getOperand(0);
1229
1230 // Can't handle inline asm yet.
1231 if (isa<InlineAsm>(Callee))
1232 return false;
1233
Bill Wendling52370a12008-12-09 02:42:50 +00001234 // Handle intrinsic calls.
Chris Lattnera9a42252009-04-12 07:36:01 +00001235 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
1236 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001237
Evan Chengf3d4efe2008-09-07 09:09:33 +00001238 // Handle only C and fastcc calling conventions for now.
1239 CallSite CS(CI);
1240 unsigned CC = CS.getCallingConv();
1241 if (CC != CallingConv::C &&
1242 CC != CallingConv::Fast &&
1243 CC != CallingConv::X86_FastCall)
1244 return false;
1245
Dan Gohman7d04e4a2009-05-04 19:50:33 +00001246 // On X86, -tailcallopt changes the fastcc ABI. FastISel doesn't
1247 // handle this for now.
1248 if (CC == CallingConv::Fast && PerformTailCallOpt)
1249 return false;
1250
Evan Chengf3d4efe2008-09-07 09:09:33 +00001251 // Let SDISel handle vararg functions.
1252 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1253 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1254 if (FTy->isVarArg())
1255 return false;
1256
1257 // Handle *simple* calls for now.
1258 const Type *RetTy = CS.getType();
1259 MVT RetVT;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001260 if (RetTy == Type::VoidTy)
1261 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001262 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001263 return false;
1264
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001265 // Materialize callee address in a register. FIXME: GV address can be
1266 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001267 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001268 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001269 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001270 unsigned CalleeOp = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001271 GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001272 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001273 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001274 } else if (CalleeAM.Base.Reg != 0) {
1275 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001276 } else
1277 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001278
Evan Chengdebdea02008-09-08 17:15:42 +00001279 // Allow calls which produce i1 results.
1280 bool AndToI1 = false;
1281 if (RetVT == MVT::i1) {
1282 RetVT = MVT::i8;
1283 AndToI1 = true;
1284 }
1285
Evan Chengf3d4efe2008-09-07 09:09:33 +00001286 // Deal with call operands first.
Chris Lattner241ab472008-10-15 05:38:32 +00001287 SmallVector<Value*, 8> ArgVals;
1288 SmallVector<unsigned, 8> Args;
1289 SmallVector<MVT, 8> ArgVTs;
1290 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001291 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001292 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001293 ArgVTs.reserve(CS.arg_size());
1294 ArgFlags.reserve(CS.arg_size());
1295 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1296 i != e; ++i) {
1297 unsigned Arg = getRegForValue(*i);
1298 if (Arg == 0)
1299 return false;
1300 ISD::ArgFlagsTy Flags;
1301 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001302 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001303 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001304 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001305 Flags.setZExt();
1306
1307 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001308 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1309 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1310 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1311 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001312 return false;
1313
1314 const Type *ArgTy = (*i)->getType();
1315 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001316 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001317 return false;
1318 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1319 Flags.setOrigAlign(OriginalAlignment);
1320
1321 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001322 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001323 ArgVTs.push_back(ArgVT);
1324 ArgFlags.push_back(Flags);
1325 }
1326
1327 // Analyze operands of the call, assigning locations to each operand.
1328 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001329 CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001330 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1331
1332 // Get a count of how many bytes are to be pushed on the stack.
1333 unsigned NumBytes = CCInfo.getNextStackOffset();
1334
1335 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001336 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001337 BuildMI(MBB, DL, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001338
Chris Lattner438949a2008-10-15 05:30:52 +00001339 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001340 // copies / loads.
1341 SmallVector<unsigned, 4> RegArgs;
1342 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1343 CCValAssign &VA = ArgLocs[i];
1344 unsigned Arg = Args[VA.getValNo()];
1345 MVT ArgVT = ArgVTs[VA.getValNo()];
1346
1347 // Promote the value if needed.
1348 switch (VA.getLocInfo()) {
1349 default: assert(0 && "Unknown loc info!");
1350 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001351 case CCValAssign::SExt: {
1352 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1353 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001354 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001355 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001356 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001357 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001358 }
1359 case CCValAssign::ZExt: {
1360 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1361 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001362 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001363 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001364 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001365 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001366 }
1367 case CCValAssign::AExt: {
1368 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1369 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001370 if (!Emitted)
1371 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001372 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001373 if (!Emitted)
1374 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1375 Arg, ArgVT, Arg);
1376
Chris Lattnera33649e2008-12-19 17:03:38 +00001377 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001378 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001379 break;
1380 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001381 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001382
1383 if (VA.isRegLoc()) {
1384 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1385 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
1386 Arg, RC, RC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001387 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001388 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001389 RegArgs.push_back(VA.getLocReg());
1390 } else {
1391 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001392 X86AddressMode AM;
1393 AM.Base.Reg = StackPtr;
1394 AM.Disp = LocMemOffset;
Chris Lattner241ab472008-10-15 05:38:32 +00001395 Value *ArgVal = ArgVals[VA.getValNo()];
1396
1397 // If this is a really simple value, emit this with the Value* version of
1398 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1399 // can cause us to reevaluate the argument.
1400 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1401 X86FastEmitStore(ArgVT, ArgVal, AM);
1402 else
1403 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001404 }
1405 }
1406
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001407 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1408 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001409 if (Subtarget->isPICStyleGOT()) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001410 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001411 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001412 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001413 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001414 Emitted = true;
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001415 }
Chris Lattner51e8eab2009-07-09 06:34:26 +00001416
Evan Chengf3d4efe2008-09-07 09:09:33 +00001417 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001418 MachineInstrBuilder MIB;
1419 if (CalleeOp) {
1420 // Register-indirect call.
1421 unsigned CallOpc = Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r;
1422 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addReg(CalleeOp);
1423
1424 } else {
1425 // Direct call.
1426 assert(GV && "Not a direct call");
1427 unsigned CallOpc =
1428 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
1429
1430 // See if we need any target-specific flags on the GV operand.
1431 unsigned char OpFlags = 0;
1432
1433 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1434 // external symbols most go through the PLT in PIC mode. If the symbol
1435 // has hidden or protected visibility, or if it is static or local, then
1436 // we don't need to use the PLT - we can directly call it.
1437 if (Subtarget->isTargetELF() &&
1438 TM.getRelocationModel() == Reloc::PIC_ &&
1439 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1440 OpFlags = X86II::MO_PLT;
1441 } else if (Subtarget->isPICStyleStub() &&
1442 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1443 Subtarget->getDarwinVers() < 9) {
1444 // PC-relative references to external symbols should go through $stub,
1445 // unless we're building with the leopard linker or later, which
1446 // automatically synthesizes these stubs.
1447 OpFlags = X86II::MO_DARWIN_STUB;
1448 }
1449
1450
1451 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addGlobalAddress(GV, 0, OpFlags);
1452 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001453
1454 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001455 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001456 MIB.addReg(X86::EBX);
1457
Evan Chengf3d4efe2008-09-07 09:09:33 +00001458 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001459 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1460 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001461
1462 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001463 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001464 BuildMI(MBB, DL, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001465
1466 // Now handle call return value (if any).
Evan Chengf3d4efe2008-09-07 09:09:33 +00001467 if (RetVT.getSimpleVT() != MVT::isVoid) {
1468 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001469 CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001470 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1471
1472 // Copy all of the result registers out of their specified physreg.
1473 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
1474 MVT CopyVT = RVLocs[0].getValVT();
1475 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1476 TargetRegisterClass *SrcRC = DstRC;
1477
1478 // If this is a call to a function that returns an fp value on the x87 fp
1479 // stack, but where we prefer to use the value in xmm registers, copy it
1480 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1481 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1482 RVLocs[0].getLocReg() == X86::ST1) &&
1483 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
1484 CopyVT = MVT::f80;
1485 SrcRC = X86::RSTRegisterClass;
1486 DstRC = X86::RFP80RegisterClass;
1487 }
1488
1489 unsigned ResultReg = createResultReg(DstRC);
1490 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1491 RVLocs[0].getLocReg(), DstRC, SrcRC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001492 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001493 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001494 if (CopyVT != RVLocs[0].getValVT()) {
1495 // Round the F80 the right size, which also moves to the appropriate xmm
1496 // register. This is accomplished by storing the F80 value in memory and
1497 // then loading it back. Ewww...
1498 MVT ResVT = RVLocs[0].getValVT();
1499 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
1500 unsigned MemSize = ResVT.getSizeInBits()/8;
Dan Gohman0586d912008-09-10 20:11:02 +00001501 int FI = MFI.CreateStackObject(MemSize, MemSize);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001502 addFrameReference(BuildMI(MBB, DL, TII.get(Opc)), FI).addReg(ResultReg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001503 DstRC = ResVT == MVT::f32
1504 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
1505 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
1506 ResultReg = createResultReg(DstRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001507 addFrameReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001508 }
1509
Evan Chengdebdea02008-09-08 17:15:42 +00001510 if (AndToI1) {
1511 // Mask out all but lowest bit for some call which produces an i1.
1512 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001513 BuildMI(MBB, DL,
1514 TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
Evan Chengdebdea02008-09-08 17:15:42 +00001515 ResultReg = AndResult;
1516 }
1517
Evan Chengf3d4efe2008-09-07 09:09:33 +00001518 UpdateValueMap(I, ResultReg);
1519 }
1520
1521 return true;
1522}
1523
1524
Dan Gohman99b21822008-08-28 23:21:34 +00001525bool
Dan Gohman3df24e62008-09-03 23:12:08 +00001526X86FastISel::TargetSelectInstruction(Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001527 switch (I->getOpcode()) {
1528 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001529 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001530 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001531 case Instruction::Store:
1532 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001533 case Instruction::ICmp:
1534 case Instruction::FCmp:
1535 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001536 case Instruction::ZExt:
1537 return X86SelectZExt(I);
1538 case Instruction::Br:
1539 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001540 case Instruction::Call:
1541 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001542 case Instruction::LShr:
1543 case Instruction::AShr:
1544 case Instruction::Shl:
1545 return X86SelectShift(I);
1546 case Instruction::Select:
1547 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001548 case Instruction::Trunc:
1549 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001550 case Instruction::FPExt:
1551 return X86SelectFPExt(I);
1552 case Instruction::FPTrunc:
1553 return X86SelectFPTrunc(I);
Bill Wendling52370a12008-12-09 02:42:50 +00001554 case Instruction::ExtractValue:
1555 return X86SelectExtractValue(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001556 case Instruction::IntToPtr: // Deliberate fall-through.
1557 case Instruction::PtrToInt: {
1558 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1559 MVT DstVT = TLI.getValueType(I->getType());
1560 if (DstVT.bitsGT(SrcVT))
1561 return X86SelectZExt(I);
1562 if (DstVT.bitsLT(SrcVT))
1563 return X86SelectTrunc(I);
1564 unsigned Reg = getRegForValue(I->getOperand(0));
1565 if (Reg == 0) return false;
1566 UpdateValueMap(I, Reg);
1567 return true;
1568 }
Dan Gohman99b21822008-08-28 23:21:34 +00001569 }
1570
1571 return false;
1572}
1573
Dan Gohman0586d912008-09-10 20:11:02 +00001574unsigned X86FastISel::TargetMaterializeConstant(Constant *C) {
Evan Cheng59fbc802008-09-09 01:26:59 +00001575 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001576 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001577 return false;
1578
1579 // Get opcode and regclass of the output for the given load instruction.
1580 unsigned Opc = 0;
1581 const TargetRegisterClass *RC = NULL;
1582 switch (VT.getSimpleVT()) {
1583 default: return false;
1584 case MVT::i8:
1585 Opc = X86::MOV8rm;
1586 RC = X86::GR8RegisterClass;
1587 break;
1588 case MVT::i16:
1589 Opc = X86::MOV16rm;
1590 RC = X86::GR16RegisterClass;
1591 break;
1592 case MVT::i32:
1593 Opc = X86::MOV32rm;
1594 RC = X86::GR32RegisterClass;
1595 break;
1596 case MVT::i64:
1597 // Must be in x86-64 mode.
1598 Opc = X86::MOV64rm;
1599 RC = X86::GR64RegisterClass;
1600 break;
1601 case MVT::f32:
1602 if (Subtarget->hasSSE1()) {
1603 Opc = X86::MOVSSrm;
1604 RC = X86::FR32RegisterClass;
1605 } else {
1606 Opc = X86::LD_Fp32m;
1607 RC = X86::RFP32RegisterClass;
1608 }
1609 break;
1610 case MVT::f64:
1611 if (Subtarget->hasSSE2()) {
1612 Opc = X86::MOVSDrm;
1613 RC = X86::FR64RegisterClass;
1614 } else {
1615 Opc = X86::LD_Fp64m;
1616 RC = X86::RFP64RegisterClass;
1617 }
1618 break;
1619 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001620 // No f80 support yet.
1621 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001622 }
1623
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001624 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001625 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001626 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001627 if (X86SelectAddress(C, AM)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001628 if (TLI.getPointerTy() == MVT::i32)
1629 Opc = X86::LEA32r;
1630 else
1631 Opc = X86::LEA64r;
1632 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001633 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001634 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001635 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001636 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001637 }
1638
Owen Anderson3b217c62008-09-06 01:11:01 +00001639 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001640 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001641 if (Align == 0) {
1642 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001643 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001644 }
Owen Anderson95267a12008-09-05 00:06:23 +00001645
Dan Gohman5396c992008-09-30 01:21:32 +00001646 // x86-32 PIC requires a PIC base register for constant pools.
1647 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001648 unsigned char OpFlag = 0;
Chris Lattner15a380a2009-07-09 04:39:06 +00001649 if (Subtarget->isPICStyleStub() &&
1650 TM.getRelocationModel() == Reloc::PIC_) { // Not dynamic-no-pic
1651 OpFlag = X86II::MO_PIC_BASE_OFFSET;
1652 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1653 } else if (Subtarget->isPICStyleGOT()) {
1654 OpFlag = X86II::MO_GOTOFF;
1655 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1656 } else if (Subtarget->isPICStyleRIPRel() &&
1657 TM.getCodeModel() == CodeModel::Small) {
1658 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001659 }
Dan Gohman5396c992008-09-30 01:21:32 +00001660
1661 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001662 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001663 unsigned ResultReg = createResultReg(RC);
Chris Lattner89da6992009-06-27 01:31:51 +00001664 addConstantPoolReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg),
1665 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001666
Owen Anderson95267a12008-09-05 00:06:23 +00001667 return ResultReg;
1668}
1669
Dan Gohman0586d912008-09-10 20:11:02 +00001670unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001671 // Fail on dynamic allocas. At this point, getRegForValue has already
1672 // checked its CSE maps, so if we're here trying to handle a dynamic
1673 // alloca, we're not going to succeed. X86SelectAddress has a
1674 // check for dynamic allocas, because it's called directly from
1675 // various places, but TargetMaterializeAlloca also needs a check
1676 // in order to avoid recursion between getRegForValue,
1677 // X86SelectAddrss, and TargetMaterializeAlloca.
1678 if (!StaticAllocaMap.count(C))
1679 return 0;
1680
Dan Gohman0586d912008-09-10 20:11:02 +00001681 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001682 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00001683 return 0;
1684 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1685 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1686 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001687 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00001688 return ResultReg;
1689}
1690
Evan Chengc3f44b02008-09-03 00:03:49 +00001691namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001692 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001693 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +00001694 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00001695 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001696 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001697 DenseMap<const AllocaInst *, int> &am
1698#ifndef NDEBUG
1699 , SmallSet<Instruction*, 8> &cil
1700#endif
1701 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00001702 return new X86FastISel(mf, mmi, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001703#ifndef NDEBUG
1704 , cil
1705#endif
1706 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001707 }
Dan Gohman99b21822008-08-28 23:21:34 +00001708}