blob: ea9201ca497301017738ece550d52e7c0ba31847 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000262 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
264 // Darwin ABI issue.
265 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
266 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
267 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000269 if (Subtarget->is64Bit())
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
272 if (Subtarget->is64Bit()) {
273 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
276 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
277 }
278 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
279 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng8d51ab32008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000290
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Mon P Wang078a62d2008-05-05 19:05:59 +0000294 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000295 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
296 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000299
Dale Johannesenbc187662008-08-28 02:44:49 +0000300 setOperationAction(ISD::ATOMIC_LOAD_SUB_8, MVT::i8, Expand);
301 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Expand);
303 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000304
Dan Gohman472d12c2008-06-30 20:59:49 +0000305 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
306 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 // FIXME - use subtarget debug flags
308 if (!Subtarget->isTargetDarwin() &&
309 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000310 !Subtarget->isTargetCygMing()) {
311 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
312 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
315 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
316 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
317 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
318 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
319 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 setExceptionPointerRegister(X86::RAX);
321 setExceptionSelectorRegister(X86::RDX);
322 } else {
323 setExceptionPointerRegister(X86::EAX);
324 setExceptionSelectorRegister(X86::EDX);
325 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000326 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000327 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
328
Duncan Sands7407a9f2007-09-11 14:10:23 +0000329 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000330
Chris Lattner56b941f2008-01-15 21:58:22 +0000331 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000332
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000336 if (Subtarget->is64Bit()) {
337 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000339 } else {
340 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000342 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343
344 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
345 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
346 if (Subtarget->is64Bit())
347 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
348 if (Subtarget->isTargetCygMing())
349 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
350 else
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
352
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000353 if (X86ScalarSSEf64) {
354 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
358
359 // Use ANDPD to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f64, Custom);
361 setOperationAction(ISD::FABS , MVT::f32, Custom);
362
363 // Use XORP to simulate FNEG.
364 setOperationAction(ISD::FNEG , MVT::f64, Custom);
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 // Use ANDPD and ORPD to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f64, Expand);
373 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376
377 // Expand FP immediates into loads from the stack, except for the special
378 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 addLegalFPImmediate(APFloat(+0.0)); // xorpd
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000381
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000382 // Floating truncations from f80 and extensions to f80 go through memory.
383 // If optimizing, we lie about this though and handle it in
384 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
385 if (Fast) {
386 setConvertAction(MVT::f32, MVT::f80, Expand);
387 setConvertAction(MVT::f64, MVT::f80, Expand);
388 setConvertAction(MVT::f80, MVT::f32, Expand);
389 setConvertAction(MVT::f80, MVT::f64, Expand);
390 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000391 } else if (X86ScalarSSEf32) {
392 // Use SSE for f32, x87 for f64.
393 // Set up the FP register classes.
394 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
395 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
396
397 // Use ANDPS to simulate FABS.
398 setOperationAction(ISD::FABS , MVT::f32, Custom);
399
400 // Use XORP to simulate FNEG.
401 setOperationAction(ISD::FNEG , MVT::f32, Custom);
402
403 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
404
405 // Use ANDPS and ORPS to simulate FCOPYSIGN.
406 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
407 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
408
409 // We don't support sin/cos/fmod
410 setOperationAction(ISD::FSIN , MVT::f32, Expand);
411 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000412
Nate Begemane2ba64f2008-02-14 08:57:00 +0000413 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000414 addLegalFPImmediate(APFloat(+0.0f)); // xorps
415 addLegalFPImmediate(APFloat(+0.0)); // FLD0
416 addLegalFPImmediate(APFloat(+1.0)); // FLD1
417 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
418 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
419
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000420 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
421 // this though and handle it in InstructionSelectPreprocess so that
422 // dagcombine2 can hack on these.
423 if (Fast) {
424 setConvertAction(MVT::f32, MVT::f64, Expand);
425 setConvertAction(MVT::f32, MVT::f80, Expand);
426 setConvertAction(MVT::f80, MVT::f32, Expand);
427 setConvertAction(MVT::f64, MVT::f32, Expand);
428 // And x87->x87 truncations also.
429 setConvertAction(MVT::f80, MVT::f64, Expand);
430 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431
432 if (!UnsafeFPMath) {
433 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
434 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
435 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 // Set up the FP register classes.
439 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
440 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
441
442 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
443 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000446
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000447 // Floating truncations go through memory. If optimizing, we lie about
448 // this though and handle it in InstructionSelectPreprocess so that
449 // dagcombine2 can hack on these.
450 if (Fast) {
451 setConvertAction(MVT::f80, MVT::f32, Expand);
452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 }
469
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000470 // Long double always uses X87.
471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000474 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 APFloat TmpFlt(+0.0);
476 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
482 addLegalFPImmediate(TmpFlt2); // FLD1
483 TmpFlt2.changeSign();
484 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
485 }
486
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000487 if (!UnsafeFPMath) {
488 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
490 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000491
Dan Gohman2f7b1982007-10-11 23:21:31 +0000492 // Always use a library call for pow.
493 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
494 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
496
Dale Johannesen92b33082008-09-04 00:47:13 +0000497 setOperationAction(ISD::FLOG, MVT::f32, Expand);
498 setOperationAction(ISD::FLOG, MVT::f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::f80, Expand);
500 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
501 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
503 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
504 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
505 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
506 setOperationAction(ISD::FEXP, MVT::f32, Expand);
507 setOperationAction(ISD::FEXP, MVT::f64, Expand);
508 setOperationAction(ISD::FEXP, MVT::f80, Expand);
509 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
510 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
511 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
512
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 // First set operation action for all vector types to expand. Then we
514 // will selectively turn on ones that can be effectively codegen'd.
515 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
516 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000517 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000530 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
532 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000533 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000555 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 }
561
562 if (Subtarget->hasMMX()) {
563 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
564 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
565 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000566 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
568
569 // FIXME: add MMX packed arithmetics
570
571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
575
576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
607
608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
617
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
628
Evan Cheng759fe022008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 }
636
637 if (Subtarget->hasSSE1()) {
638 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
639
640 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
641 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
642 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
643 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
644 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
645 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
647 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
648 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
649 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
650 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000651 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 }
653
654 if (Subtarget->hasSSE2()) {
655 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
656 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
657 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
658 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
659 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
660
661 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
662 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
663 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
664 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
665 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
666 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
667 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
668 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
669 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
670 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
671 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
672 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
673 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
674 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
675 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Nate Begeman03605a02008-07-17 16:51:19 +0000677 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
678 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
679 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000681
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
687
688 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000689 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
690 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000691 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000692 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000693 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000694 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
695 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
696 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 }
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
699 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
700 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
701 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000704 if (Subtarget->is64Bit()) {
705 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000706 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000707 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
709 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
710 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000711 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
712 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
713 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
714 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
715 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
716 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
717 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
718 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
719 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
720 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 }
722
Chris Lattner3bc08502008-01-17 19:59:44 +0000723 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000724
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 // Custom lower v2i64 and v2f64 selects.
726 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
727 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
728 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
729 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000730
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000732
733 if (Subtarget->hasSSE41()) {
734 // FIXME: Do we need to handle scalar-to-vector here?
735 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000736 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000737
738 // i8 and i16 vectors are custom , because the source register and source
739 // source memory operand types are not the same width. f32 vectors are
740 // custom since the immediate controlling the insert encodes additional
741 // information.
742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
745 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
746
747 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
748 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000750 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000751
752 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000755 }
756 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Nate Begeman03605a02008-07-17 16:51:19 +0000758 if (Subtarget->hasSSE42()) {
759 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
760 }
761
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 // We want to custom lower some of our intrinsics.
763 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
764
765 // We have target-specific dag combine patterns for the following nodes:
766 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000767 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000769 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771 computeRegisterProperties();
772
773 // FIXME: These should be based on subtarget info. Plus, the values should
774 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000775 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
776 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
777 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000779 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780}
781
Scott Michel502151f2008-03-10 15:42:14 +0000782
Dan Gohman8181bd12008-07-27 21:46:04 +0000783MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000784 return MVT::i8;
785}
786
787
Evan Cheng5a67b812008-01-23 23:17:41 +0000788/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
789/// the desired ByVal argument alignment.
790static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
791 if (MaxAlign == 16)
792 return;
793 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
794 if (VTy->getBitWidth() == 128)
795 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000796 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
797 unsigned EltAlign = 0;
798 getMaxByValAlign(ATy->getElementType(), EltAlign);
799 if (EltAlign > MaxAlign)
800 MaxAlign = EltAlign;
801 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
802 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
803 unsigned EltAlign = 0;
804 getMaxByValAlign(STy->getElementType(i), EltAlign);
805 if (EltAlign > MaxAlign)
806 MaxAlign = EltAlign;
807 if (MaxAlign == 16)
808 break;
809 }
810 }
811 return;
812}
813
814/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
815/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000816/// that contain SSE vectors are placed at 16-byte boundaries while the rest
817/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000818unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000819 if (Subtarget->is64Bit()) {
820 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000821 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000822 if (TyAlign > 8)
823 return TyAlign;
824 return 8;
825 }
826
Evan Cheng5a67b812008-01-23 23:17:41 +0000827 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000828 if (Subtarget->hasSSE1())
829 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000830 return Align;
831}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832
Evan Cheng8c590372008-05-15 08:39:06 +0000833/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000834/// and store operations as a result of memset, memcpy, and memmove
835/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000836/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000837MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000838X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
839 bool isSrcConst, bool isSrcStr) const {
840 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
841 return MVT::v4i32;
842 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
843 return MVT::v4f32;
844 if (Subtarget->is64Bit() && Size >= 8)
845 return MVT::i64;
846 return MVT::i32;
847}
848
849
Evan Cheng6fb06762007-11-09 01:32:10 +0000850/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
851/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000852SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000853 SelectionDAG &DAG) const {
854 if (usesGlobalOffsetTable())
855 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
856 if (!Subtarget->isPICStyleRIPRel())
857 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
858 return Table;
859}
860
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861//===----------------------------------------------------------------------===//
862// Return Value Calling Convention Implementation
863//===----------------------------------------------------------------------===//
864
865#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000866
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000868SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
870
871 SmallVector<CCValAssign, 16> RVLocs;
872 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
873 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
874 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000875 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000876
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 // If this is the first return lowered for this function, add the regs to the
878 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000879 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 for (unsigned i = 0; i != RVLocs.size(); ++i)
881 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000882 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000884 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000886 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000887 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000888 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000889 SDValue TailCall = Chain;
890 SDValue TargetAddress = TailCall.getOperand(1);
891 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000892 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000893 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
894 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
895 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
896 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
897 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000898 assert(StackAdjustment.getOpcode() == ISD::Constant &&
899 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000900
Dan Gohman8181bd12008-07-27 21:46:04 +0000901 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000902 Operands.push_back(Chain.getOperand(0));
903 Operands.push_back(TargetAddress);
904 Operands.push_back(StackAdjustment);
905 // Copy registers used by the call. Last operand is a flag so it is not
906 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000907 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000908 Operands.push_back(Chain.getOperand(i));
909 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000910 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
911 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000912 }
913
914 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000915 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000916
Dan Gohman8181bd12008-07-27 21:46:04 +0000917 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000918 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
919 // Operand #1 = Bytes To Pop
920 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
921
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000923 for (unsigned i = 0; i != RVLocs.size(); ++i) {
924 CCValAssign &VA = RVLocs[i];
925 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000926 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927
Chris Lattnerb56cc342008-03-11 03:23:40 +0000928 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
929 // the RET instruction and handled by the FP Stackifier.
930 if (RVLocs[i].getLocReg() == X86::ST0 ||
931 RVLocs[i].getLocReg() == X86::ST1) {
932 // If this is a copy from an xmm register to ST(0), use an FPExtend to
933 // change the value to the FP stack register class.
934 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
935 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
936 RetOps.push_back(ValToCopy);
937 // Don't emit a copytoreg.
938 continue;
939 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000940
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000941 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 Flag = Chain.getValue(1);
943 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000944
945 // The x86-64 ABI for returning structs by value requires that we copy
946 // the sret argument into %rax for the return. We saved the argument into
947 // a virtual register in the entry block, so now we copy the value out
948 // and into %rax.
949 if (Subtarget->is64Bit() &&
950 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
951 MachineFunction &MF = DAG.getMachineFunction();
952 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
953 unsigned Reg = FuncInfo->getSRetReturnReg();
954 if (!Reg) {
955 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
956 FuncInfo->setSRetReturnReg(Reg);
957 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000959
960 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
961 Flag = Chain.getValue(1);
962 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963
Chris Lattnerb56cc342008-03-11 03:23:40 +0000964 RetOps[0] = Chain; // Update chain.
965
966 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000967 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000968 RetOps.push_back(Flag);
969
970 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971}
972
973
974/// LowerCallResult - Lower the result values of an ISD::CALL into the
975/// appropriate copies out of appropriate physical registers. This assumes that
976/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
977/// being lowered. The returns a SDNode with the same number of values as the
978/// ISD::CALL.
979SDNode *X86TargetLowering::
Dan Gohman8181bd12008-07-27 21:46:04 +0000980LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 unsigned CallingConv, SelectionDAG &DAG) {
982
983 // Assign locations to each value returned by this call.
984 SmallVector<CCValAssign, 16> RVLocs;
985 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
986 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
987 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
988
Dan Gohman8181bd12008-07-27 21:46:04 +0000989 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990
991 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000992 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000993 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000994
995 // If this is a call to a function that returns an fp value on the floating
996 // point stack, but where we prefer to use the value in xmm registers, copy
997 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000998 if ((RVLocs[i].getLocReg() == X86::ST0 ||
999 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001000 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1001 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001004 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1005 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001006 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001007 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001008
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001009 if (CopyVT != RVLocs[i].getValVT()) {
1010 // Round the F80 the right size, which also moves to the appropriate xmm
1011 // register.
1012 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1013 // This truncation won't change the value.
1014 DAG.getIntPtrConstant(1));
1015 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001016
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001017 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 }
Duncan Sands698842f2008-07-02 17:40:58 +00001019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 // Merge everything together with a MERGE_VALUES node.
1021 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001022 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001023 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024}
1025
1026
1027//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001028// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029//===----------------------------------------------------------------------===//
1030// StdCall calling convention seems to be standard for many Windows' API
1031// routines and around. It differs from C calling convention just a little:
1032// callee should clean up the stack, not caller. Symbols should be also
1033// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001034// For info on fast calling convention see Fast Calling Convention (tail call)
1035// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036
1037/// AddLiveIn - This helper function adds the specified physical register to the
1038/// MachineFunction as a live in value. It also creates a corresponding virtual
1039/// register for it.
1040static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1041 const TargetRegisterClass *RC) {
1042 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001043 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1044 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 return VReg;
1046}
1047
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001048/// CallIsStructReturn - Determines whether a CALL node uses struct return
1049/// semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001050static bool CallIsStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001051 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1052 if (!NumOps)
1053 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001054
1055 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001056}
1057
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001058/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1059/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001060static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001061 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001062 if (!NumArgs)
1063 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001064
1065 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001066}
1067
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001068/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1069/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001070/// calls.
Dan Gohman8181bd12008-07-27 21:46:04 +00001071bool X86TargetLowering::IsCalleePop(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001072 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1073 if (IsVarArg)
1074 return false;
1075
1076 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1077 default:
1078 return false;
1079 case CallingConv::X86_StdCall:
1080 return !Subtarget->is64Bit();
1081 case CallingConv::X86_FastCall:
1082 return !Subtarget->is64Bit();
1083 case CallingConv::Fast:
1084 return PerformTailCallOpt;
1085 }
1086}
1087
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001088/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1089/// FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00001090CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDValue Op) const {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001091 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1092
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001093 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001094 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001095 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001096 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1097 return CC_X86_64_TailCall;
1098 else
1099 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001100 }
1101
Gordon Henriksen18ace102008-01-05 16:56:59 +00001102 if (CC == CallingConv::X86_FastCall)
1103 return CC_X86_32_FastCall;
1104 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1105 return CC_X86_32_TailCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001106 else if (CC == CallingConv::Fast)
1107 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001108 else
1109 return CC_X86_32_C;
1110}
1111
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001112/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1113/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001114NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001115X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001116 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1117 if (CC == CallingConv::X86_FastCall)
1118 return FastCall;
1119 else if (CC == CallingConv::X86_StdCall)
1120 return StdCall;
1121 return None;
1122}
1123
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001124
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001125/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1126/// in a register before calling.
1127bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1128 return !IsTailCall && !Is64Bit &&
1129 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT();
1131}
1132
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001133/// CallRequiresFnAddressInReg - Check whether the call requires the function
1134/// address to be loaded in a register.
1135bool
1136X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1137 return !Is64Bit && IsTailCall &&
1138 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT();
1140}
1141
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001142/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1143/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001144/// the specific parameter attribute. The copy will be passed as a byval
1145/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001146static SDValue
1147CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001148 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001149 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001150 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001151 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001152}
1153
Dan Gohman8181bd12008-07-27 21:46:04 +00001154SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001155 const CCValAssign &VA,
1156 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001157 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001158 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001159 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001160 ISD::ArgFlagsTy Flags =
1161 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001162 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001163 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001164
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001165 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1166 // changed with more analysis.
1167 // In case of tail call optimization mark all arguments mutable. Since they
1168 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001169 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001170 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001171 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001172 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001173 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001174 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001175 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001176}
1177
Dan Gohman8181bd12008-07-27 21:46:04 +00001178SDValue
1179X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001181 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1182
1183 const Function* Fn = MF.getFunction();
1184 if (Fn->hasExternalLinkage() &&
1185 Subtarget->isTargetCygMing() &&
1186 Fn->getName() == "main")
1187 FuncInfo->setForceFramePointer(true);
1188
1189 // Decorate the function name.
1190 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001193 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001195 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001196 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001197 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001198
1199 assert(!(isVarArg && CC == CallingConv::Fast) &&
1200 "Var args not supported with calling convention fastcc");
1201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 // Assign locations to all of the incoming arguments.
1203 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001204 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001205 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001206
Dan Gohman8181bd12008-07-27 21:46:04 +00001207 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 unsigned LastVal = ~0U;
1209 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1210 CCValAssign &VA = ArgLocs[i];
1211 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1212 // places.
1213 assert(VA.getValNo() != LastVal &&
1214 "Don't support value assigned to multiple locs yet");
1215 LastVal = VA.getValNo();
1216
1217 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001218 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 TargetRegisterClass *RC;
1220 if (RegVT == MVT::i32)
1221 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001222 else if (Is64Bit && RegVT == MVT::i64)
1223 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001224 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001225 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001226 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001227 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001228 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001229 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001230 else if (RegVT.isVector()) {
1231 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001232 if (!Is64Bit)
1233 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1234 else {
1235 // Darwin calling convention passes MMX values in either GPRs or
1236 // XMMs in x86-64. Other targets pass them in memory.
1237 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1238 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1239 RegVT = MVT::v2i64;
1240 } else {
1241 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1242 RegVT = MVT::i64;
1243 }
1244 }
1245 } else {
1246 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001248
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001250 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
1252 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1253 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1254 // right size.
1255 if (VA.getLocInfo() == CCValAssign::SExt)
1256 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1257 DAG.getValueType(VA.getValVT()));
1258 else if (VA.getLocInfo() == CCValAssign::ZExt)
1259 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1260 DAG.getValueType(VA.getValVT()));
1261
1262 if (VA.getLocInfo() != CCValAssign::Full)
1263 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1264
Gordon Henriksen18ace102008-01-05 16:56:59 +00001265 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001266 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001267 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001268 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1269 else if (RC == X86::VR128RegisterClass) {
1270 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1271 DAG.getConstant(0, MVT::i64));
1272 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1273 }
1274 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001275
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 ArgValues.push_back(ArgValue);
1277 } else {
1278 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001279 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 }
1281 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001282
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001283 // The x86-64 ABI for returning structs by value requires that we copy
1284 // the sret argument into %rax for the return. Save the argument into
1285 // a virtual register so that we can access it from the return points.
1286 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1287 MachineFunction &MF = DAG.getMachineFunction();
1288 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1289 unsigned Reg = FuncInfo->getSRetReturnReg();
1290 if (!Reg) {
1291 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1292 FuncInfo->setSRetReturnReg(Reg);
1293 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001294 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001295 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1296 }
1297
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001299 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001300 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001301 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302
1303 // If the function takes variable number of arguments, make a frame index for
1304 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001305 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001306 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1307 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1308 }
1309 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001310 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1311
1312 // FIXME: We should really autogenerate these arrays
1313 static const unsigned GPR64ArgRegsWin64[] = {
1314 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001315 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001316 static const unsigned XMMArgRegsWin64[] = {
1317 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1318 };
1319 static const unsigned GPR64ArgRegs64Bit[] = {
1320 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1321 };
1322 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001323 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1324 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1325 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001326 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1327
1328 if (IsWin64) {
1329 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1330 GPR64ArgRegs = GPR64ArgRegsWin64;
1331 XMMArgRegs = XMMArgRegsWin64;
1332 } else {
1333 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1334 GPR64ArgRegs = GPR64ArgRegs64Bit;
1335 XMMArgRegs = XMMArgRegs64Bit;
1336 }
1337 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1338 TotalNumIntRegs);
1339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1340 TotalNumXMMRegs);
1341
Gordon Henriksen18ace102008-01-05 16:56:59 +00001342 // For X86-64, if there are vararg parameters that are passed via
1343 // registers, then we must store them to their spots on the stack so they
1344 // may be loaded by deferencing the result of va_next.
1345 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001346 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1347 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1348 TotalNumXMMRegs * 16, 16);
1349
Gordon Henriksen18ace102008-01-05 16:56:59 +00001350 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001351 SmallVector<SDValue, 8> MemOps;
1352 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1353 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001354 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001355 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001356 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1357 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001358 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1359 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001360 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001361 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 MemOps.push_back(Store);
1363 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001364 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001365 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001366
Gordon Henriksen18ace102008-01-05 16:56:59 +00001367 // Now store the XMM (fp + vector) parameter registers.
1368 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001369 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001370 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001371 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1372 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001373 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1374 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001375 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001377 MemOps.push_back(Store);
1378 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001379 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001380 }
1381 if (!MemOps.empty())
1382 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1383 &MemOps[0], MemOps.size());
1384 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001385 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001386
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001387 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001388
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 // Some CCs need callee pop.
1390 if (IsCalleePop(Op)) {
1391 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 BytesCallerReserves = 0;
1393 } else {
1394 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001396 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 BytesCallerReserves = StackSize;
1399 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001400
Gordon Henriksen18ace102008-01-05 16:56:59 +00001401 if (!Is64Bit) {
1402 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1403 if (CC == CallingConv::X86_FastCall)
1404 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1405 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406
Anton Korobeynikove844e472007-08-15 17:12:32 +00001407 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408
1409 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001410 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001411 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412}
1413
Dan Gohman8181bd12008-07-27 21:46:04 +00001414SDValue
1415X86TargetLowering::LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
1416 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001417 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001418 SDValue Chain,
1419 SDValue Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001420 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001421 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001422 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001423 ISD::ArgFlagsTy Flags =
1424 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1425 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001426 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001427 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001428 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001429 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001430}
1431
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001432/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1433/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001434SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001435X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001436 SDValue &OutRetAddr,
1437 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001438 bool IsTailCall,
1439 bool Is64Bit,
1440 int FPDiff) {
1441 if (!IsTailCall || FPDiff==0) return Chain;
1442
1443 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001444 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001445 OutRetAddr = getReturnAddressFrameIndex(DAG);
1446 // Load the "old" Return address.
1447 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001448 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001449}
1450
1451/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1452/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001453static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001454EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001455 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001456 bool Is64Bit, int FPDiff) {
1457 // Store the return address to the appropriate stack slot.
1458 if (!FPDiff) return Chain;
1459 // Calculate the new stack slot for the return address.
1460 int SlotSize = Is64Bit ? 8 : 4;
1461 int NewReturnAddrFI =
1462 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001463 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001464 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001465 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001466 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001467 return Chain;
1468}
1469
Dan Gohman8181bd12008-07-27 21:46:04 +00001470SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001471 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng98cfaf82008-08-25 21:27:18 +00001472 SDValue Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001473 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001475 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1476 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng98cfaf82008-08-25 21:27:18 +00001477 SDValue Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001478 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001479 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001480
1481 assert(!(isVarArg && CC == CallingConv::Fast) &&
1482 "Var args not supported with calling convention fastcc");
1483
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 // Analyze operands of the call, assigning locations to each operand.
1485 SmallVector<CCValAssign, 16> ArgLocs;
1486 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001487 CCInfo.AnalyzeCallOperands(Op.getNode(), CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488
1489 // Get a count of how many bytes are to be pushed on the stack.
1490 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengded8f902008-09-07 09:07:23 +00001491 if (IsTailCall)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001492 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493
Gordon Henriksen18ace102008-01-05 16:56:59 +00001494 int FPDiff = 0;
1495 if (IsTailCall) {
1496 // Lower arguments at fp - stackoffset + fpdiff.
1497 unsigned NumBytesCallerPushed =
1498 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1499 FPDiff = NumBytesCallerPushed - NumBytes;
1500
1501 // Set the delta of movement of the returnaddr stackslot.
1502 // But only set if delta is greater than previous delta.
1503 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1504 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1505 }
1506
Chris Lattner5872a362008-01-17 07:00:52 +00001507 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001510 // Load return adress for tail calls.
1511 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1512 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001513
Dan Gohman8181bd12008-07-27 21:46:04 +00001514 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1515 SmallVector<SDValue, 8> MemOpChains;
1516 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001518 // Walk the register/memloc assignments, inserting copies/loads. In the case
1519 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1521 CCValAssign &VA = ArgLocs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00001522 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001523 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1524 getArgFlags().isByVal();
1525
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 // Promote the value if needed.
1527 switch (VA.getLocInfo()) {
1528 default: assert(0 && "Unknown loc info!");
1529 case CCValAssign::Full: break;
1530 case CCValAssign::SExt:
1531 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1532 break;
1533 case CCValAssign::ZExt:
1534 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1535 break;
1536 case CCValAssign::AExt:
1537 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1538 break;
1539 }
1540
1541 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001542 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001543 MVT RegVT = VA.getLocVT();
1544 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001545 switch (VA.getLocReg()) {
1546 default:
1547 break;
1548 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1549 case X86::R8: {
1550 // Special case: passing MMX values in GPR registers.
1551 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1552 break;
1553 }
1554 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1555 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1556 // Special case: passing MMX values in XMM registers.
1557 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1558 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1559 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1560 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1561 getMOVLMask(2, DAG));
1562 break;
1563 }
1564 }
1565 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1567 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001568 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001569 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001570 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001571 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1572
1573 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1574 Arg));
1575 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 }
1577 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578
1579 if (!MemOpChains.empty())
1580 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1581 &MemOpChains[0], MemOpChains.size());
1582
1583 // Build a sequence of copy-to-reg nodes chained together with token chain
1584 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001585 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001586 // Tail call byval lowering might overwrite argument registers so in case of
1587 // tail call optimization the copies to registers are lowered later.
1588 if (!IsTailCall)
1589 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1590 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1591 InFlag);
1592 InFlag = Chain.getValue(1);
1593 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001594
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001596 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001597 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1598 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1599 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1600 InFlag);
1601 InFlag = Chain.getValue(1);
1602 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001603 // If we are tail calling and generating PIC/GOT style code load the address
1604 // of the callee into ecx. The value in ecx is used as target of the tail
1605 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1606 // calls on PIC/GOT architectures. Normally we would just put the address of
1607 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1608 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001609 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001610 // Note: The actual moving to ecx is done further down.
1611 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1612 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1613 !G->getGlobal()->hasProtectedVisibility())
1614 Callee = LowerGlobalAddress(Callee, DAG);
1615 else if (isa<ExternalSymbolSDNode>(Callee))
1616 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001618
Gordon Henriksen18ace102008-01-05 16:56:59 +00001619 if (Is64Bit && isVarArg) {
1620 // From AMD64 ABI document:
1621 // For calls that may call functions that use varargs or stdargs
1622 // (prototype-less calls or calls to functions containing ellipsis (...) in
1623 // the declaration) %al is used as hidden argument to specify the number
1624 // of SSE registers used. The contents of %al do not need to match exactly
1625 // the number of registers, but must be an ubound on the number of SSE
1626 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001627
1628 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001629 // Count the number of XMM registers allocated.
1630 static const unsigned XMMArgRegs[] = {
1631 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1632 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1633 };
1634 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1635
1636 Chain = DAG.getCopyToReg(Chain, X86::AL,
1637 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1638 InFlag = Chain.getValue(1);
1639 }
1640
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001641
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001642 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001643 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001644 SmallVector<SDValue, 8> MemOpChains2;
1645 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001646 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001647 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001648 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001649 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1650 CCValAssign &VA = ArgLocs[i];
1651 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001652 assert(VA.isMemLoc());
Dan Gohman8181bd12008-07-27 21:46:04 +00001653 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
1654 SDValue FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001655 ISD::ArgFlagsTy Flags =
1656 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001657 // Create frame index.
1658 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001659 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001660 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001661 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001662
Duncan Sandsc93fae32008-03-21 09:14:45 +00001663 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001664 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001665 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001666 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001667 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1668 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1669
1670 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001671 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001672 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001673 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001674 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001675 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001676 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001677 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001678 }
1679 }
1680
1681 if (!MemOpChains2.empty())
1682 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001683 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001684
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001685 // Copy arguments to their registers.
1686 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1687 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1688 InFlag);
1689 InFlag = Chain.getValue(1);
1690 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001691 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001692
Gordon Henriksen18ace102008-01-05 16:56:59 +00001693 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001694 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1695 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001696 }
1697
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 // If the callee is a GlobalAddress node (quite common, every direct call is)
1699 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1700 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1701 // We should use extra load for direct calls to dllimported functions in
1702 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001703 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1704 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001706 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng1f282202008-07-16 01:34:02 +00001707 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001709 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1710
1711 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001712 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001713 Callee,InFlag);
1714 Callee = DAG.getRegister(Opc, getPointerTy());
1715 // Add register as live out.
1716 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001717 }
1718
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 // Returns a chain & a flag for retval copy to use.
1720 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001721 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001722
1723 if (IsTailCall) {
1724 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001725 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1726 Ops.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001727 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001728 Ops.push_back(InFlag);
1729 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1730 InFlag = Chain.getValue(1);
1731
1732 // Returns a chain & a flag for retval copy to use.
1733 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1734 Ops.clear();
1735 }
1736
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 Ops.push_back(Chain);
1738 Ops.push_back(Callee);
1739
Gordon Henriksen18ace102008-01-05 16:56:59 +00001740 if (IsTailCall)
1741 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743 // Add argument registers to the end of the list so that they are known live
1744 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001745 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1746 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1747 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001748
Evan Cheng8ba45e62008-03-18 23:36:35 +00001749 // Add an implicit use GOT pointer in EBX.
1750 if (!IsTailCall && !Is64Bit &&
1751 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1752 Subtarget->isPICStyleGOT())
1753 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1754
1755 // Add an implicit use of AL for x86 vararg functions.
1756 if (Is64Bit && isVarArg)
1757 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1758
Gabor Greif1c80d112008-08-28 21:40:38 +00001759 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001761
Gordon Henriksen18ace102008-01-05 16:56:59 +00001762 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001763 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 "Flag must be set. Depend on flag being set in LowerRET");
1765 Chain = DAG.getNode(X86ISD::TAILCALL,
Gabor Greif1c80d112008-08-28 21:40:38 +00001766 Op.getNode()->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001767
Gabor Greif1c80d112008-08-28 21:40:38 +00001768 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001769 }
1770
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001771 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 InFlag = Chain.getValue(1);
1773
1774 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001775 unsigned NumBytesForCalleeToPush;
1776 if (IsCalleePop(Op))
1777 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001778 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 // If this is is a call to a struct-return function, the callee
1780 // pops the hidden struct pointer, so we have to push it back.
1781 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001782 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001783 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001784 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001785
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001786 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001787 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001788 DAG.getIntPtrConstant(NumBytes),
1789 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001790 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 InFlag = Chain.getValue(1);
1792
1793 // Handle result values, copying them out of physregs into vregs that we
1794 // return.
Gabor Greif825aa892008-08-28 23:19:51 +00001795 return SDValue(LowerCallResult(Chain, InFlag, Op.getNode(), CC, DAG),
1796 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797}
1798
1799
1800//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001801// Fast Calling Convention (tail call) implementation
1802//===----------------------------------------------------------------------===//
1803
1804// Like std call, callee cleans arguments, convention except that ECX is
1805// reserved for storing the tail called function address. Only 2 registers are
1806// free for argument passing (inreg). Tail call optimization is performed
1807// provided:
1808// * tailcallopt is enabled
1809// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001810// On X86_64 architecture with GOT-style position independent code only local
1811// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001812// To keep the stack aligned according to platform abi the function
1813// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1814// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001815// If a tail called function callee has more arguments than the caller the
1816// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001817// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001818// original REtADDR, but before the saved framepointer or the spilled registers
1819// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1820// stack layout:
1821// arg1
1822// arg2
1823// RETADDR
1824// [ new RETADDR
1825// move area ]
1826// (possible EBP)
1827// ESI
1828// EDI
1829// local1 ..
1830
1831/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1832/// for a 16 byte align requirement.
1833unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1834 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001835 MachineFunction &MF = DAG.getMachineFunction();
1836 const TargetMachine &TM = MF.getTarget();
1837 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1838 unsigned StackAlignment = TFI.getStackAlignment();
1839 uint64_t AlignMask = StackAlignment - 1;
1840 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001841 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001842 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1843 // Number smaller than 12 so just add the difference.
1844 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1845 } else {
1846 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1847 Offset = ((~AlignMask) & Offset) + StackAlignment +
1848 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001849 }
Evan Chengded8f902008-09-07 09:07:23 +00001850 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001851}
1852
1853/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001854/// following the call is a return. A function is eligible if caller/callee
1855/// calling conventions match, currently only fastcc supports tail calls, and
1856/// the function CALL is immediatly followed by a RET.
Dan Gohman8181bd12008-07-27 21:46:04 +00001857bool X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1858 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001860 if (!PerformTailCallOpt)
1861 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001862
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001863 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001864 MachineFunction &MF = DAG.getMachineFunction();
1865 unsigned CallerCC = MF.getFunction()->getCallingConv();
1866 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1867 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001868 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001869 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001870 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001871 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001872 return true;
1873
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001874 // Can only do local tail calls (in same module, hidden or protected) on
1875 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001876 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1877 return G->getGlobal()->hasHiddenVisibility()
1878 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001879 }
1880 }
Evan Chenge7a87392007-11-02 01:26:22 +00001881
1882 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001883}
1884
Dan Gohmanca4857a2008-09-03 23:12:08 +00001885FastISel *
1886X86TargetLowering::createFastISel(MachineFunction &mf,
1887 DenseMap<const Value *, unsigned> &vm,
1888 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001889 MachineBasicBlock *> &bm,
1890 DenseMap<const AllocaInst *, int> &am) {
1891
1892 return X86::createFastISel(mf, vm, bm, am);
Dan Gohman97805ee2008-08-19 21:32:53 +00001893}
1894
1895
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001896//===----------------------------------------------------------------------===//
1897// Other Lowering Hooks
1898//===----------------------------------------------------------------------===//
1899
1900
Dan Gohman8181bd12008-07-27 21:46:04 +00001901SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001905 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001906
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 if (ReturnAddrIndex == 0) {
1908 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001909 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001910 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911 }
1912
1913 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1914}
1915
1916
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1918/// specific condition code. It returns a false if it cannot do a direct
1919/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1920/// needed.
1921static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001922 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 SelectionDAG &DAG) {
1924 X86CC = X86::COND_INVALID;
1925 if (!isFP) {
1926 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1927 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1928 // X > -1 -> X == 0, jump !sign.
1929 RHS = DAG.getConstant(0, RHS.getValueType());
1930 X86CC = X86::COND_NS;
1931 return true;
1932 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1933 // X < 0 -> X == 0, jump on sign.
1934 X86CC = X86::COND_S;
1935 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001936 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1937 // X < 1 -> X <= 0
1938 RHS = DAG.getConstant(0, RHS.getValueType());
1939 X86CC = X86::COND_LE;
1940 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 }
1942 }
1943
1944 switch (SetCCOpcode) {
1945 default: break;
1946 case ISD::SETEQ: X86CC = X86::COND_E; break;
1947 case ISD::SETGT: X86CC = X86::COND_G; break;
1948 case ISD::SETGE: X86CC = X86::COND_GE; break;
1949 case ISD::SETLT: X86CC = X86::COND_L; break;
1950 case ISD::SETLE: X86CC = X86::COND_LE; break;
1951 case ISD::SETNE: X86CC = X86::COND_NE; break;
1952 case ISD::SETULT: X86CC = X86::COND_B; break;
1953 case ISD::SETUGT: X86CC = X86::COND_A; break;
1954 case ISD::SETULE: X86CC = X86::COND_BE; break;
1955 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1956 }
1957 } else {
Evan Chengb488ca32008-08-29 23:22:12 +00001958 // First determine if it requires or is profitable to flip the operands.
1959 bool Flip = false;
1960 switch (SetCCOpcode) {
1961 default: break;
1962 case ISD::SETOLT:
1963 case ISD::SETOLE:
1964 case ISD::SETUGT:
1965 case ISD::SETUGE:
1966 Flip = true;
1967 break;
1968 }
1969
1970 // If LHS is a foldable load, but RHS is not, flip the condition.
1971 if (!Flip &&
1972 (ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1973 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1974 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1975 Flip = true;
1976 }
1977 if (Flip)
1978 std::swap(LHS, RHS);
1979
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 // On a floating point condition, the flags are set as follows:
1981 // ZF PF CF op
1982 // 0 | 0 | 0 | X > Y
1983 // 0 | 0 | 1 | X < Y
1984 // 1 | 0 | 0 | X == Y
1985 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986 switch (SetCCOpcode) {
1987 default: break;
1988 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00001989 case ISD::SETEQ:
1990 X86CC = X86::COND_E;
1991 break;
1992 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00001994 case ISD::SETGT:
1995 X86CC = X86::COND_A;
1996 break;
1997 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00001999 case ISD::SETGE:
2000 X86CC = X86::COND_AE;
2001 break;
2002 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00002004 case ISD::SETLT:
2005 X86CC = X86::COND_B;
2006 break;
2007 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002008 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002009 case ISD::SETLE:
2010 X86CC = X86::COND_BE;
2011 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002013 case ISD::SETNE:
2014 X86CC = X86::COND_NE;
2015 break;
2016 case ISD::SETUO:
2017 X86CC = X86::COND_P;
2018 break;
2019 case ISD::SETO:
2020 X86CC = X86::COND_NP;
2021 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 }
Evan Chengfc937c92008-08-28 23:48:31 +00002023 }
2024
Evan Chengc6162692008-08-29 22:13:21 +00002025 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026}
2027
2028/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2029/// code. Current x86 isa includes the following FP cmov instructions:
2030/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2031static bool hasFPCMov(unsigned X86CC) {
2032 switch (X86CC) {
2033 default:
2034 return false;
2035 case X86::COND_B:
2036 case X86::COND_BE:
2037 case X86::COND_E:
2038 case X86::COND_P:
2039 case X86::COND_A:
2040 case X86::COND_AE:
2041 case X86::COND_NE:
2042 case X86::COND_NP:
2043 return true;
2044 }
2045}
2046
2047/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2048/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002049static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050 if (Op.getOpcode() == ISD::UNDEF)
2051 return true;
2052
2053 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
2054 return (Val >= Low && Val < Hi);
2055}
2056
2057/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2058/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002059static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 if (Op.getOpcode() == ISD::UNDEF)
2061 return true;
2062 return cast<ConstantSDNode>(Op)->getValue() == Val;
2063}
2064
2065/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2066/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2067bool X86::isPSHUFDMask(SDNode *N) {
2068 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2069
Dan Gohman7dc19012007-08-02 21:17:01 +00002070 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 return false;
2072
2073 // Check if the value doesn't reference the second vector.
2074 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002075 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 if (Arg.getOpcode() == ISD::UNDEF) continue;
2077 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002078 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 return false;
2080 }
2081
2082 return true;
2083}
2084
2085/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2086/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2087bool X86::isPSHUFHWMask(SDNode *N) {
2088 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2089
2090 if (N->getNumOperands() != 8)
2091 return false;
2092
2093 // Lower quadword copied in order.
2094 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002095 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 if (Arg.getOpcode() == ISD::UNDEF) continue;
2097 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2098 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2099 return false;
2100 }
2101
2102 // Upper quadword shuffled.
2103 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002104 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 if (Arg.getOpcode() == ISD::UNDEF) continue;
2106 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2107 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2108 if (Val < 4 || Val > 7)
2109 return false;
2110 }
2111
2112 return true;
2113}
2114
2115/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2116/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2117bool X86::isPSHUFLWMask(SDNode *N) {
2118 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2119
2120 if (N->getNumOperands() != 8)
2121 return false;
2122
2123 // Upper quadword copied in order.
2124 for (unsigned i = 4; i != 8; ++i)
2125 if (!isUndefOrEqual(N->getOperand(i), i))
2126 return false;
2127
2128 // Lower quadword shuffled.
2129 for (unsigned i = 0; i != 4; ++i)
2130 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2131 return false;
2132
2133 return true;
2134}
2135
2136/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2137/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002138static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 if (NumElems != 2 && NumElems != 4) return false;
2140
2141 unsigned Half = NumElems / 2;
2142 for (unsigned i = 0; i < Half; ++i)
2143 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2144 return false;
2145 for (unsigned i = Half; i < NumElems; ++i)
2146 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2147 return false;
2148
2149 return true;
2150}
2151
2152bool X86::isSHUFPMask(SDNode *N) {
2153 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2154 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2155}
2156
2157/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2158/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2159/// half elements to come from vector 1 (which would equal the dest.) and
2160/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002161static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 if (NumOps != 2 && NumOps != 4) return false;
2163
2164 unsigned Half = NumOps / 2;
2165 for (unsigned i = 0; i < Half; ++i)
2166 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2167 return false;
2168 for (unsigned i = Half; i < NumOps; ++i)
2169 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2170 return false;
2171 return true;
2172}
2173
2174static bool isCommutedSHUFP(SDNode *N) {
2175 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2176 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2177}
2178
2179/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2180/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2181bool X86::isMOVHLPSMask(SDNode *N) {
2182 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2183
2184 if (N->getNumOperands() != 4)
2185 return false;
2186
2187 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2188 return isUndefOrEqual(N->getOperand(0), 6) &&
2189 isUndefOrEqual(N->getOperand(1), 7) &&
2190 isUndefOrEqual(N->getOperand(2), 2) &&
2191 isUndefOrEqual(N->getOperand(3), 3);
2192}
2193
2194/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2195/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2196/// <2, 3, 2, 3>
2197bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2198 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2199
2200 if (N->getNumOperands() != 4)
2201 return false;
2202
2203 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2204 return isUndefOrEqual(N->getOperand(0), 2) &&
2205 isUndefOrEqual(N->getOperand(1), 3) &&
2206 isUndefOrEqual(N->getOperand(2), 2) &&
2207 isUndefOrEqual(N->getOperand(3), 3);
2208}
2209
2210/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2211/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2212bool X86::isMOVLPMask(SDNode *N) {
2213 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2214
2215 unsigned NumElems = N->getNumOperands();
2216 if (NumElems != 2 && NumElems != 4)
2217 return false;
2218
2219 for (unsigned i = 0; i < NumElems/2; ++i)
2220 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2221 return false;
2222
2223 for (unsigned i = NumElems/2; i < NumElems; ++i)
2224 if (!isUndefOrEqual(N->getOperand(i), i))
2225 return false;
2226
2227 return true;
2228}
2229
2230/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2231/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2232/// and MOVLHPS.
2233bool X86::isMOVHPMask(SDNode *N) {
2234 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2235
2236 unsigned NumElems = N->getNumOperands();
2237 if (NumElems != 2 && NumElems != 4)
2238 return false;
2239
2240 for (unsigned i = 0; i < NumElems/2; ++i)
2241 if (!isUndefOrEqual(N->getOperand(i), i))
2242 return false;
2243
2244 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002245 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 if (!isUndefOrEqual(Arg, i + NumElems))
2247 return false;
2248 }
2249
2250 return true;
2251}
2252
2253/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2254/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002255bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 bool V2IsSplat = false) {
2257 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2258 return false;
2259
2260 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002261 SDValue BitI = Elts[i];
2262 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263 if (!isUndefOrEqual(BitI, j))
2264 return false;
2265 if (V2IsSplat) {
2266 if (isUndefOrEqual(BitI1, NumElts))
2267 return false;
2268 } else {
2269 if (!isUndefOrEqual(BitI1, j + NumElts))
2270 return false;
2271 }
2272 }
2273
2274 return true;
2275}
2276
2277bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2278 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2279 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2280}
2281
2282/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2283/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002284bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 bool V2IsSplat = false) {
2286 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2287 return false;
2288
2289 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002290 SDValue BitI = Elts[i];
2291 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 if (!isUndefOrEqual(BitI, j + NumElts/2))
2293 return false;
2294 if (V2IsSplat) {
2295 if (isUndefOrEqual(BitI1, NumElts))
2296 return false;
2297 } else {
2298 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2299 return false;
2300 }
2301 }
2302
2303 return true;
2304}
2305
2306bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2307 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2308 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2309}
2310
2311/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2312/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2313/// <0, 0, 1, 1>
2314bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2315 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2316
2317 unsigned NumElems = N->getNumOperands();
2318 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2319 return false;
2320
2321 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002322 SDValue BitI = N->getOperand(i);
2323 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324
2325 if (!isUndefOrEqual(BitI, j))
2326 return false;
2327 if (!isUndefOrEqual(BitI1, j))
2328 return false;
2329 }
2330
2331 return true;
2332}
2333
2334/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2335/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2336/// <2, 2, 3, 3>
2337bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2338 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2339
2340 unsigned NumElems = N->getNumOperands();
2341 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2342 return false;
2343
2344 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002345 SDValue BitI = N->getOperand(i);
2346 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002347
2348 if (!isUndefOrEqual(BitI, j))
2349 return false;
2350 if (!isUndefOrEqual(BitI1, j))
2351 return false;
2352 }
2353
2354 return true;
2355}
2356
2357/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2358/// specifies a shuffle of elements that is suitable for input to MOVSS,
2359/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002360static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002361 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362 return false;
2363
2364 if (!isUndefOrEqual(Elts[0], NumElts))
2365 return false;
2366
2367 for (unsigned i = 1; i < NumElts; ++i) {
2368 if (!isUndefOrEqual(Elts[i], i))
2369 return false;
2370 }
2371
2372 return true;
2373}
2374
2375bool X86::isMOVLMask(SDNode *N) {
2376 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2377 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2378}
2379
2380/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2381/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2382/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002383static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 bool V2IsSplat = false,
2385 bool V2IsUndef = false) {
2386 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2387 return false;
2388
2389 if (!isUndefOrEqual(Ops[0], 0))
2390 return false;
2391
2392 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002393 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002394 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2395 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2396 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2397 return false;
2398 }
2399
2400 return true;
2401}
2402
2403static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2404 bool V2IsUndef = false) {
2405 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2406 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2407 V2IsSplat, V2IsUndef);
2408}
2409
2410/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2411/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2412bool X86::isMOVSHDUPMask(SDNode *N) {
2413 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2414
2415 if (N->getNumOperands() != 4)
2416 return false;
2417
2418 // Expect 1, 1, 3, 3
2419 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002420 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002421 if (Arg.getOpcode() == ISD::UNDEF) continue;
2422 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2423 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2424 if (Val != 1) return false;
2425 }
2426
2427 bool HasHi = false;
2428 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002429 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430 if (Arg.getOpcode() == ISD::UNDEF) continue;
2431 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2432 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2433 if (Val != 3) return false;
2434 HasHi = true;
2435 }
2436
2437 // Don't use movshdup if it can be done with a shufps.
2438 return HasHi;
2439}
2440
2441/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2442/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2443bool X86::isMOVSLDUPMask(SDNode *N) {
2444 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2445
2446 if (N->getNumOperands() != 4)
2447 return false;
2448
2449 // Expect 0, 0, 2, 2
2450 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002451 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 if (Arg.getOpcode() == ISD::UNDEF) continue;
2453 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2454 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2455 if (Val != 0) return false;
2456 }
2457
2458 bool HasHi = false;
2459 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002460 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 if (Arg.getOpcode() == ISD::UNDEF) continue;
2462 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2463 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2464 if (Val != 2) return false;
2465 HasHi = true;
2466 }
2467
2468 // Don't use movshdup if it can be done with a shufps.
2469 return HasHi;
2470}
2471
2472/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2473/// specifies a identity operation on the LHS or RHS.
2474static bool isIdentityMask(SDNode *N, bool RHS = false) {
2475 unsigned NumElems = N->getNumOperands();
2476 for (unsigned i = 0; i < NumElems; ++i)
2477 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2478 return false;
2479 return true;
2480}
2481
2482/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2483/// a splat of a single element.
2484static bool isSplatMask(SDNode *N) {
2485 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2486
2487 // This is a splat operation if each element of the permute is the same, and
2488 // if the value doesn't reference the second vector.
2489 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002490 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491 unsigned i = 0;
2492 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002493 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 if (isa<ConstantSDNode>(Elt)) {
2495 ElementBase = Elt;
2496 break;
2497 }
2498 }
2499
Gabor Greif1c80d112008-08-28 21:40:38 +00002500 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 return false;
2502
2503 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002504 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 if (Arg.getOpcode() == ISD::UNDEF) continue;
2506 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2507 if (Arg != ElementBase) return false;
2508 }
2509
2510 // Make sure it is a splat of the first vector operand.
2511 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2512}
2513
2514/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2515/// a splat of a single element and it's a 2 or 4 element mask.
2516bool X86::isSplatMask(SDNode *N) {
2517 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2518
2519 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2520 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2521 return false;
2522 return ::isSplatMask(N);
2523}
2524
2525/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2526/// specifies a splat of zero element.
2527bool X86::isSplatLoMask(SDNode *N) {
2528 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2529
2530 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2531 if (!isUndefOrEqual(N->getOperand(i), 0))
2532 return false;
2533 return true;
2534}
2535
2536/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2537/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2538/// instructions.
2539unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2540 unsigned NumOperands = N->getNumOperands();
2541 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2542 unsigned Mask = 0;
2543 for (unsigned i = 0; i < NumOperands; ++i) {
2544 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002545 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 if (Arg.getOpcode() != ISD::UNDEF)
2547 Val = cast<ConstantSDNode>(Arg)->getValue();
2548 if (Val >= NumOperands) Val -= NumOperands;
2549 Mask |= Val;
2550 if (i != NumOperands - 1)
2551 Mask <<= Shift;
2552 }
2553
2554 return Mask;
2555}
2556
2557/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2558/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2559/// instructions.
2560unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2561 unsigned Mask = 0;
2562 // 8 nodes, but we only care about the last 4.
2563 for (unsigned i = 7; i >= 4; --i) {
2564 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002565 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566 if (Arg.getOpcode() != ISD::UNDEF)
2567 Val = cast<ConstantSDNode>(Arg)->getValue();
2568 Mask |= (Val - 4);
2569 if (i != 4)
2570 Mask <<= 2;
2571 }
2572
2573 return Mask;
2574}
2575
2576/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2577/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2578/// instructions.
2579unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2580 unsigned Mask = 0;
2581 // 8 nodes, but we only care about the first 4.
2582 for (int i = 3; i >= 0; --i) {
2583 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002584 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002585 if (Arg.getOpcode() != ISD::UNDEF)
2586 Val = cast<ConstantSDNode>(Arg)->getValue();
2587 Mask |= Val;
2588 if (i != 0)
2589 Mask <<= 2;
2590 }
2591
2592 return Mask;
2593}
2594
2595/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2596/// specifies a 8 element shuffle that can be broken into a pair of
2597/// PSHUFHW and PSHUFLW.
2598static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2599 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2600
2601 if (N->getNumOperands() != 8)
2602 return false;
2603
2604 // Lower quadword shuffled.
2605 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002606 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607 if (Arg.getOpcode() == ISD::UNDEF) continue;
2608 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2609 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002610 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611 return false;
2612 }
2613
2614 // Upper quadword shuffled.
2615 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002616 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617 if (Arg.getOpcode() == ISD::UNDEF) continue;
2618 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2619 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2620 if (Val < 4 || Val > 7)
2621 return false;
2622 }
2623
2624 return true;
2625}
2626
Chris Lattnere6aa3862007-11-25 00:24:49 +00002627/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002629static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2630 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002631 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002632 MVT VT = Op.getValueType();
2633 MVT MaskVT = Mask.getValueType();
2634 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002636 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637
2638 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002639 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002640 if (Arg.getOpcode() == ISD::UNDEF) {
2641 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2642 continue;
2643 }
2644 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2645 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2646 if (Val < NumElems)
2647 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2648 else
2649 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2650 }
2651
2652 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002653 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002654 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2655}
2656
Evan Chenga6769df2007-12-07 21:30:01 +00002657/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2658/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002659static
Dan Gohman8181bd12008-07-27 21:46:04 +00002660SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002661 MVT MaskVT = Mask.getValueType();
2662 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002663 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002664 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002665 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002666 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002667 if (Arg.getOpcode() == ISD::UNDEF) {
2668 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2669 continue;
2670 }
2671 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2672 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2673 if (Val < NumElems)
2674 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2675 else
2676 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2677 }
2678 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2679}
2680
2681
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002682/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2683/// match movhlps. The lower half elements should come from upper half of
2684/// V1 (and in order), and the upper half elements should come from the upper
2685/// half of V2 (and in order).
2686static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2687 unsigned NumElems = Mask->getNumOperands();
2688 if (NumElems != 4)
2689 return false;
2690 for (unsigned i = 0, e = 2; i != e; ++i)
2691 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2692 return false;
2693 for (unsigned i = 2; i != 4; ++i)
2694 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2695 return false;
2696 return true;
2697}
2698
2699/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002700/// is promoted to a vector. It also returns the LoadSDNode by reference if
2701/// required.
2702static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002704 N = N->getOperand(0).getNode();
Evan Cheng40ee6e52008-05-08 00:57:18 +00002705 if (ISD::isNON_EXTLoad(N)) {
2706 if (LD)
2707 *LD = cast<LoadSDNode>(N);
2708 return true;
2709 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710 }
2711 return false;
2712}
2713
2714/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2715/// match movlp{s|d}. The lower half elements should come from lower half of
2716/// V1 (and in order), and the upper half elements should come from the upper
2717/// half of V2 (and in order). And since V1 will become the source of the
2718/// MOVLP, it must be either a vector load or a scalar load to vector.
2719static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2720 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2721 return false;
2722 // Is V2 is a vector load, don't do this transformation. We will try to use
2723 // load folding shufps op.
2724 if (ISD::isNON_EXTLoad(V2))
2725 return false;
2726
2727 unsigned NumElems = Mask->getNumOperands();
2728 if (NumElems != 2 && NumElems != 4)
2729 return false;
2730 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2731 if (!isUndefOrEqual(Mask->getOperand(i), i))
2732 return false;
2733 for (unsigned i = NumElems/2; i != NumElems; ++i)
2734 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2735 return false;
2736 return true;
2737}
2738
2739/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2740/// all the same.
2741static bool isSplatVector(SDNode *N) {
2742 if (N->getOpcode() != ISD::BUILD_VECTOR)
2743 return false;
2744
Dan Gohman8181bd12008-07-27 21:46:04 +00002745 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002746 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2747 if (N->getOperand(i) != SplatValue)
2748 return false;
2749 return true;
2750}
2751
2752/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2753/// to an undef.
2754static bool isUndefShuffle(SDNode *N) {
2755 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2756 return false;
2757
Dan Gohman8181bd12008-07-27 21:46:04 +00002758 SDValue V1 = N->getOperand(0);
2759 SDValue V2 = N->getOperand(1);
2760 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002761 unsigned NumElems = Mask.getNumOperands();
2762 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002763 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764 if (Arg.getOpcode() != ISD::UNDEF) {
2765 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2766 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2767 return false;
2768 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2769 return false;
2770 }
2771 }
2772 return true;
2773}
2774
2775/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2776/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002777static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778 return ((isa<ConstantSDNode>(Elt) &&
2779 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2780 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002781 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782}
2783
2784/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2785/// to an zero vector.
2786static bool isZeroShuffle(SDNode *N) {
2787 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2788 return false;
2789
Dan Gohman8181bd12008-07-27 21:46:04 +00002790 SDValue V1 = N->getOperand(0);
2791 SDValue V2 = N->getOperand(1);
2792 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793 unsigned NumElems = Mask.getNumOperands();
2794 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002795 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002796 if (Arg.getOpcode() == ISD::UNDEF)
2797 continue;
2798
2799 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2800 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002801 unsigned Opc = V1.getNode()->getOpcode();
2802 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002803 continue;
2804 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002805 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002806 return false;
2807 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002808 unsigned Opc = V2.getNode()->getOpcode();
2809 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002810 continue;
2811 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002812 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002813 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814 }
2815 }
2816 return true;
2817}
2818
2819/// getZeroVector - Returns a vector of specified type with all zero elements.
2820///
Dan Gohman8181bd12008-07-27 21:46:04 +00002821static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002822 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002823
2824 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2825 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002826 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002827 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002828 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002829 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002830 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002831 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002832 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002833 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002834 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002835 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2836 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002837 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838}
2839
Chris Lattnere6aa3862007-11-25 00:24:49 +00002840/// getOnesVector - Returns a vector of specified type with all bits set.
2841///
Dan Gohman8181bd12008-07-27 21:46:04 +00002842static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002843 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002844
2845 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2846 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002847 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2848 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002849 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002850 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2851 else // SSE
2852 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2853 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2854}
2855
2856
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2858/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002859static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2861
2862 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002863 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 unsigned NumElems = Mask.getNumOperands();
2865 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002866 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 if (Arg.getOpcode() != ISD::UNDEF) {
2868 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2869 if (Val > NumElems) {
2870 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2871 Changed = true;
2872 }
2873 }
2874 MaskVec.push_back(Arg);
2875 }
2876
2877 if (Changed)
2878 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2879 &MaskVec[0], MaskVec.size());
2880 return Mask;
2881}
2882
2883/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2884/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002885static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002886 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2887 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888
Dan Gohman8181bd12008-07-27 21:46:04 +00002889 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2891 for (unsigned i = 1; i != NumElems; ++i)
2892 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2893 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2894}
2895
2896/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2897/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002898static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002899 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2900 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002901 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2903 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2904 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2905 }
2906 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2907}
2908
2909/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2910/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002911static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002912 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2913 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002915 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 for (unsigned i = 0; i != Half; ++i) {
2917 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2918 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2919 }
2920 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2921}
2922
Chris Lattner2d91b962008-03-09 01:05:04 +00002923/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2924/// element #0 of a vector with the specified index, leaving the rest of the
2925/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002926static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002927 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002928 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2929 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002930 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002931 // Element #0 of the result gets the elt we are replacing.
2932 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2933 for (unsigned i = 1; i != NumElems; ++i)
2934 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2935 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2936}
2937
Evan Chengbf8b2c52008-04-05 00:30:36 +00002938/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002939static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002940 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2941 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002942 if (PVT == VT)
2943 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002944 SDValue V1 = Op.getOperand(0);
2945 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002947 // Special handling of v4f32 -> v4i32.
2948 if (VT != MVT::v4f32) {
2949 Mask = getUnpacklMask(NumElems, DAG);
2950 while (NumElems > 4) {
2951 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2952 NumElems >>= 1;
2953 }
Evan Cheng8c590372008-05-15 08:39:06 +00002954 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956
Evan Chengbf8b2c52008-04-05 00:30:36 +00002957 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002958 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002959 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2961}
2962
2963/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002964/// vector of zero or undef vector. This produces a shuffle where the low
2965/// element of V2 is swizzled into the zero/undef vector, landing at element
2966/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002967static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002968 bool isZero, bool HasSSE2,
2969 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002970 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002971 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002972 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002973 unsigned NumElems = V2.getValueType().getVectorNumElements();
2974 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2975 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002976 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002977 for (unsigned i = 0; i != NumElems; ++i)
2978 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2979 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2980 else
2981 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002982 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983 &MaskVec[0], MaskVec.size());
2984 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2985}
2986
Evan Chengdea99362008-05-29 08:22:04 +00002987/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2988/// a shuffle that is zero.
2989static
Dan Gohman8181bd12008-07-27 21:46:04 +00002990unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002991 unsigned NumElems, bool Low,
2992 SelectionDAG &DAG) {
2993 unsigned NumZeros = 0;
2994 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002995 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002996 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002997 if (Idx.getOpcode() == ISD::UNDEF) {
2998 ++NumZeros;
2999 continue;
3000 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003001 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3002 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003003 ++NumZeros;
3004 else
3005 break;
3006 }
3007 return NumZeros;
3008}
3009
3010/// isVectorShift - Returns true if the shuffle can be implemented as a
3011/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003012static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3013 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003014 unsigned NumElems = Mask.getNumOperands();
3015
3016 isLeft = true;
3017 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3018 if (!NumZeros) {
3019 isLeft = false;
3020 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3021 if (!NumZeros)
3022 return false;
3023 }
3024
3025 bool SeenV1 = false;
3026 bool SeenV2 = false;
3027 for (unsigned i = NumZeros; i < NumElems; ++i) {
3028 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003029 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003030 if (Idx.getOpcode() == ISD::UNDEF)
3031 continue;
3032 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
3033 if (Index < NumElems)
3034 SeenV1 = true;
3035 else {
3036 Index -= NumElems;
3037 SeenV2 = true;
3038 }
3039 if (Index != Val)
3040 return false;
3041 }
3042 if (SeenV1 && SeenV2)
3043 return false;
3044
3045 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3046 ShAmt = NumZeros;
3047 return true;
3048}
3049
3050
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3052///
Dan Gohman8181bd12008-07-27 21:46:04 +00003053static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 unsigned NumNonZero, unsigned NumZero,
3055 SelectionDAG &DAG, TargetLowering &TLI) {
3056 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003057 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058
Dan Gohman8181bd12008-07-27 21:46:04 +00003059 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060 bool First = true;
3061 for (unsigned i = 0; i < 16; ++i) {
3062 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3063 if (ThisIsNonZero && First) {
3064 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003065 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 else
3067 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3068 First = false;
3069 }
3070
3071 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003072 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003073 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3074 if (LastIsNonZero) {
3075 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3076 }
3077 if (ThisIsNonZero) {
3078 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3079 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3080 ThisElt, DAG.getConstant(8, MVT::i8));
3081 if (LastIsNonZero)
3082 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3083 } else
3084 ThisElt = LastElt;
3085
Gabor Greif1c80d112008-08-28 21:40:38 +00003086 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003088 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089 }
3090 }
3091
3092 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3093}
3094
3095/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3096///
Dan Gohman8181bd12008-07-27 21:46:04 +00003097static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098 unsigned NumNonZero, unsigned NumZero,
3099 SelectionDAG &DAG, TargetLowering &TLI) {
3100 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003101 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102
Dan Gohman8181bd12008-07-27 21:46:04 +00003103 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 bool First = true;
3105 for (unsigned i = 0; i < 8; ++i) {
3106 bool isNonZero = (NonZeros & (1 << i)) != 0;
3107 if (isNonZero) {
3108 if (First) {
3109 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003110 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111 else
3112 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3113 First = false;
3114 }
3115 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003116 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117 }
3118 }
3119
3120 return V;
3121}
3122
Evan Chengdea99362008-05-29 08:22:04 +00003123/// getVShift - Return a vector logical shift node.
3124///
Dan Gohman8181bd12008-07-27 21:46:04 +00003125static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003126 unsigned NumBits, SelectionDAG &DAG,
3127 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003128 bool isMMX = VT.getSizeInBits() == 64;
3129 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003130 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3131 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3132 return DAG.getNode(ISD::BIT_CONVERT, VT,
3133 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003134 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003135}
3136
Dan Gohman8181bd12008-07-27 21:46:04 +00003137SDValue
3138X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003139 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003140 if (ISD::isBuildVectorAllZeros(Op.getNode())
3141 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003142 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3143 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3144 // eliminated on x86-32 hosts.
3145 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3146 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147
Gabor Greif1c80d112008-08-28 21:40:38 +00003148 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003149 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003150 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003151 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003152
Duncan Sands92c43912008-06-06 12:08:01 +00003153 MVT VT = Op.getValueType();
3154 MVT EVT = VT.getVectorElementType();
3155 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003156
3157 unsigned NumElems = Op.getNumOperands();
3158 unsigned NumZero = 0;
3159 unsigned NumNonZero = 0;
3160 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003161 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003162 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003164 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003165 if (Elt.getOpcode() == ISD::UNDEF)
3166 continue;
3167 Values.insert(Elt);
3168 if (Elt.getOpcode() != ISD::Constant &&
3169 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003170 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003171 if (isZeroNode(Elt))
3172 NumZero++;
3173 else {
3174 NonZeros |= (1 << i);
3175 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003176 }
3177 }
3178
3179 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003180 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3181 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003182 }
3183
Chris Lattner66a4dda2008-03-09 05:42:06 +00003184 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003185 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003186 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003187 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003188
Chris Lattner2d91b962008-03-09 01:05:04 +00003189 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3190 // the value are obviously zero, truncate the value to i32 and do the
3191 // insertion that way. Only do this if the value is non-constant or if the
3192 // value is a constant being inserted into element 0. It is cheaper to do
3193 // a constant pool load than it is to do a movd + shuffle.
3194 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3195 (!IsAllConstants || Idx == 0)) {
3196 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3197 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003198 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3199 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003200
3201 // Truncate the value (which may itself be a constant) to i32, and
3202 // convert it to a vector with movd (S2V+shuffle to zero extend).
3203 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3204 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003205 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3206 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003207
3208 // Now we have our 32-bit value zero extended in the low element of
3209 // a vector. If Idx != 0, swizzle it into place.
3210 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003211 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003212 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3213 getSwapEltZeroMask(VecElts, Idx, DAG)
3214 };
3215 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3216 }
3217 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3218 }
3219 }
3220
Chris Lattnerac914892008-03-08 22:59:52 +00003221 // If we have a constant or non-constant insertion into the low element of
3222 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3223 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3224 // depending on what the source datatype is. Because we can only get here
3225 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3226 if (Idx == 0 &&
3227 // Don't do this for i64 values on x86-32.
3228 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003229 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003230 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003231 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3232 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003233 }
Evan Chengdea99362008-05-29 08:22:04 +00003234
3235 // Is it a vector logical left shift?
3236 if (NumElems == 2 && Idx == 1 &&
3237 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003238 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003239 return getVShift(true, VT,
3240 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3241 NumBits/2, DAG, *this);
3242 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003243
3244 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003245 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246
Chris Lattnerac914892008-03-08 22:59:52 +00003247 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3248 // is a non-constant being inserted into an element other than the low one,
3249 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3250 // movd/movss) to move this into the low element, then shuffle it into
3251 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003253 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003255 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003256 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3257 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003258 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3259 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003260 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 for (unsigned i = 0; i < NumElems; i++)
3262 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003263 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003264 &MaskVec[0], MaskVec.size());
3265 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3266 DAG.getNode(ISD::UNDEF, VT), Mask);
3267 }
3268 }
3269
Chris Lattner66a4dda2008-03-09 05:42:06 +00003270 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3271 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003272 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003273
Dan Gohman21463242007-07-24 22:55:08 +00003274 // A vector full of immediates; various special cases are already
3275 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003276 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003277 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003280 if (EVTBits == 64) {
3281 if (NumNonZero == 1) {
3282 // One half is zero or undef.
3283 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003284 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003285 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003286 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3287 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003288 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003289 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003290 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003291
3292 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3293 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003294 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003296 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 }
3298
3299 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003300 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003301 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003302 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303 }
3304
3305 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003306 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307 V.resize(NumElems);
3308 if (NumElems == 4 && NumZero > 0) {
3309 for (unsigned i = 0; i < 4; ++i) {
3310 bool isZero = !(NonZeros & (1 << i));
3311 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003312 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003313 else
3314 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3315 }
3316
3317 for (unsigned i = 0; i < 2; ++i) {
3318 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3319 default: break;
3320 case 0:
3321 V[i] = V[i*2]; // Must be a zero vector.
3322 break;
3323 case 1:
3324 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3325 getMOVLMask(NumElems, DAG));
3326 break;
3327 case 2:
3328 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3329 getMOVLMask(NumElems, DAG));
3330 break;
3331 case 3:
3332 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3333 getUnpacklMask(NumElems, DAG));
3334 break;
3335 }
3336 }
3337
Duncan Sands92c43912008-06-06 12:08:01 +00003338 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3339 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003340 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003341 bool Reverse = (NonZeros & 0x3) == 2;
3342 for (unsigned i = 0; i < 2; ++i)
3343 if (Reverse)
3344 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3345 else
3346 MaskVec.push_back(DAG.getConstant(i, EVT));
3347 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3348 for (unsigned i = 0; i < 2; ++i)
3349 if (Reverse)
3350 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3351 else
3352 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003353 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354 &MaskVec[0], MaskVec.size());
3355 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3356 }
3357
3358 if (Values.size() > 2) {
3359 // Expand into a number of unpckl*.
3360 // e.g. for v4f32
3361 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3362 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3363 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003364 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003365 for (unsigned i = 0; i < NumElems; ++i)
3366 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3367 NumElems >>= 1;
3368 while (NumElems != 0) {
3369 for (unsigned i = 0; i < NumElems; ++i)
3370 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3371 UnpckMask);
3372 NumElems >>= 1;
3373 }
3374 return V[0];
3375 }
3376
Dan Gohman8181bd12008-07-27 21:46:04 +00003377 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003378}
3379
Evan Chengfca29242007-12-07 08:07:39 +00003380static
Dan Gohman8181bd12008-07-27 21:46:04 +00003381SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003382 SDValue PermMask, SelectionDAG &DAG,
3383 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003384 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003385 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3386 MVT MaskEVT = MaskVT.getVectorElementType();
3387 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003388 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3389 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003390
3391 // First record which half of which vector the low elements come from.
3392 SmallVector<unsigned, 4> LowQuad(4);
3393 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003394 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003395 if (Elt.getOpcode() == ISD::UNDEF)
3396 continue;
3397 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3398 int QuadIdx = EltIdx / 4;
3399 ++LowQuad[QuadIdx];
3400 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003401
Evan Cheng75184a92007-12-11 01:46:18 +00003402 int BestLowQuad = -1;
3403 unsigned MaxQuad = 1;
3404 for (unsigned i = 0; i < 4; ++i) {
3405 if (LowQuad[i] > MaxQuad) {
3406 BestLowQuad = i;
3407 MaxQuad = LowQuad[i];
3408 }
Evan Chengfca29242007-12-07 08:07:39 +00003409 }
3410
Evan Cheng75184a92007-12-11 01:46:18 +00003411 // Record which half of which vector the high elements come from.
3412 SmallVector<unsigned, 4> HighQuad(4);
3413 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003414 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003415 if (Elt.getOpcode() == ISD::UNDEF)
3416 continue;
3417 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3418 int QuadIdx = EltIdx / 4;
3419 ++HighQuad[QuadIdx];
3420 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003421
Evan Cheng75184a92007-12-11 01:46:18 +00003422 int BestHighQuad = -1;
3423 MaxQuad = 1;
3424 for (unsigned i = 0; i < 4; ++i) {
3425 if (HighQuad[i] > MaxQuad) {
3426 BestHighQuad = i;
3427 MaxQuad = HighQuad[i];
3428 }
3429 }
3430
3431 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3432 if (BestLowQuad != -1 || BestHighQuad != -1) {
3433 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003434 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003435
Evan Cheng75184a92007-12-11 01:46:18 +00003436 if (BestLowQuad != -1)
3437 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3438 else
3439 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003440
Evan Cheng75184a92007-12-11 01:46:18 +00003441 if (BestHighQuad != -1)
3442 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3443 else
3444 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003445
Dan Gohman8181bd12008-07-27 21:46:04 +00003446 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003447 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3448 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3449 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3450 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3451
3452 // Now sort high and low parts separately.
3453 BitVector InOrder(8);
3454 if (BestLowQuad != -1) {
3455 // Sort lower half in order using PSHUFLW.
3456 MaskVec.clear();
3457 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003458
Evan Cheng75184a92007-12-11 01:46:18 +00003459 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003460 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003461 if (Elt.getOpcode() == ISD::UNDEF) {
3462 MaskVec.push_back(Elt);
3463 InOrder.set(i);
3464 } else {
3465 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3466 if (EltIdx != i)
3467 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003468
Evan Cheng75184a92007-12-11 01:46:18 +00003469 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003470
Evan Cheng75184a92007-12-11 01:46:18 +00003471 // If this element is in the right place after this shuffle, then
3472 // remember it.
3473 if ((int)(EltIdx / 4) == BestLowQuad)
3474 InOrder.set(i);
3475 }
3476 }
3477 if (AnyOutOrder) {
3478 for (unsigned i = 4; i != 8; ++i)
3479 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003480 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003481 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3482 }
3483 }
3484
3485 if (BestHighQuad != -1) {
3486 // Sort high half in order using PSHUFHW if possible.
3487 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003488
Evan Cheng75184a92007-12-11 01:46:18 +00003489 for (unsigned i = 0; i != 4; ++i)
3490 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003491
Evan Cheng75184a92007-12-11 01:46:18 +00003492 bool AnyOutOrder = false;
3493 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003494 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003495 if (Elt.getOpcode() == ISD::UNDEF) {
3496 MaskVec.push_back(Elt);
3497 InOrder.set(i);
3498 } else {
3499 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3500 if (EltIdx != i)
3501 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003502
Evan Cheng75184a92007-12-11 01:46:18 +00003503 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003504
Evan Cheng75184a92007-12-11 01:46:18 +00003505 // If this element is in the right place after this shuffle, then
3506 // remember it.
3507 if ((int)(EltIdx / 4) == BestHighQuad)
3508 InOrder.set(i);
3509 }
3510 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003511
Evan Cheng75184a92007-12-11 01:46:18 +00003512 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003513 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003514 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3515 }
3516 }
3517
3518 // The other elements are put in the right place using pextrw and pinsrw.
3519 for (unsigned i = 0; i != 8; ++i) {
3520 if (InOrder[i])
3521 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003522 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003523 if (Elt.getOpcode() == ISD::UNDEF)
3524 continue;
Evan Cheng75184a92007-12-11 01:46:18 +00003525 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003526 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003527 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3528 DAG.getConstant(EltIdx, PtrVT))
3529 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3530 DAG.getConstant(EltIdx - 8, PtrVT));
3531 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3532 DAG.getConstant(i, PtrVT));
3533 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003534
Evan Cheng75184a92007-12-11 01:46:18 +00003535 return NewV;
3536 }
3537
Bill Wendling2c7cd592008-08-21 22:35:37 +00003538 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3539 // few as possible. First, let's find out how many elements are already in the
3540 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003541 unsigned V1InOrder = 0;
3542 unsigned V1FromV1 = 0;
3543 unsigned V2InOrder = 0;
3544 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003545 SmallVector<SDValue, 8> V1Elts;
3546 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003547 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003548 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003549 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003550 V1Elts.push_back(Elt);
3551 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003552 ++V1InOrder;
3553 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003554 continue;
3555 }
3556 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3557 if (EltIdx == i) {
3558 V1Elts.push_back(Elt);
3559 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3560 ++V1InOrder;
3561 } else if (EltIdx == i+8) {
3562 V1Elts.push_back(Elt);
3563 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3564 ++V2InOrder;
3565 } else if (EltIdx < 8) {
3566 V1Elts.push_back(Elt);
3567 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003568 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003569 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3570 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003571 }
3572 }
3573
3574 if (V2InOrder > V1InOrder) {
3575 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3576 std::swap(V1, V2);
3577 std::swap(V1Elts, V2Elts);
3578 std::swap(V1FromV1, V2FromV2);
3579 }
3580
Evan Cheng75184a92007-12-11 01:46:18 +00003581 if ((V1FromV1 + V1InOrder) != 8) {
3582 // Some elements are from V2.
3583 if (V1FromV1) {
3584 // If there are elements that are from V1 but out of place,
3585 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003586 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003587 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003588 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003589 if (Elt.getOpcode() == ISD::UNDEF) {
3590 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3591 continue;
3592 }
3593 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3594 if (EltIdx >= 8)
3595 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3596 else
3597 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3598 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003599 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003600 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003601 }
Evan Cheng75184a92007-12-11 01:46:18 +00003602
3603 NewV = V1;
3604 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003605 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003606 if (Elt.getOpcode() == ISD::UNDEF)
3607 continue;
3608 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3609 if (EltIdx < 8)
3610 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003611 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003612 DAG.getConstant(EltIdx - 8, PtrVT));
3613 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3614 DAG.getConstant(i, PtrVT));
3615 }
3616 return NewV;
3617 } else {
3618 // All elements are from V1.
3619 NewV = V1;
3620 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003621 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003622 if (Elt.getOpcode() == ISD::UNDEF)
3623 continue;
3624 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003625 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003626 DAG.getConstant(EltIdx, PtrVT));
3627 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3628 DAG.getConstant(i, PtrVT));
3629 }
3630 return NewV;
3631 }
3632}
3633
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003634/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3635/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3636/// done when every pair / quad of shuffle mask elements point to elements in
3637/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003638/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3639static
Dan Gohman8181bd12008-07-27 21:46:04 +00003640SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003641 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003642 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003643 TargetLowering &TLI) {
3644 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003645 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003646 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003647 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003648 MVT NewVT = MaskVT;
3649 switch (VT.getSimpleVT()) {
3650 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003651 case MVT::v4f32: NewVT = MVT::v2f64; break;
3652 case MVT::v4i32: NewVT = MVT::v2i64; break;
3653 case MVT::v8i16: NewVT = MVT::v4i32; break;
3654 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003655 }
3656
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003657 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003658 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003659 NewVT = MVT::v2i64;
3660 else
3661 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003662 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003663 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003664 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003665 for (unsigned i = 0; i < NumElems; i += Scale) {
3666 unsigned StartIdx = ~0U;
3667 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003668 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003669 if (Elt.getOpcode() == ISD::UNDEF)
3670 continue;
3671 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3672 if (StartIdx == ~0U)
3673 StartIdx = EltIdx - (EltIdx % Scale);
3674 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003675 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003676 }
3677 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003678 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003679 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003680 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003681 }
3682
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003683 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3684 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3685 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3686 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3687 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003688}
3689
Evan Chenge9b9c672008-05-09 21:53:03 +00003690/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003691///
Dan Gohman8181bd12008-07-27 21:46:04 +00003692static SDValue getVZextMovL(MVT VT, MVT OpVT,
3693 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003694 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003695 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3696 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003697 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003698 LD = dyn_cast<LoadSDNode>(SrcOp);
3699 if (!LD) {
3700 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3701 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003702 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003703 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3704 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3705 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3706 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3707 // PR2108
3708 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3709 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003710 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003711 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003712 SrcOp.getOperand(0)
3713 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003714 }
3715 }
3716 }
3717
3718 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003719 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003720 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3721}
3722
Evan Chengf50554e2008-07-22 21:13:36 +00003723/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3724/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003725static SDValue
3726LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3727 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003728 MVT MaskVT = PermMask.getValueType();
3729 MVT MaskEVT = MaskVT.getVectorElementType();
3730 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003731 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003732 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003733 unsigned NumHi = 0;
3734 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003735 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003736 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003737 if (Elt.getOpcode() == ISD::UNDEF) {
3738 Locs[i] = std::make_pair(-1, -1);
3739 } else {
3740 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003741 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003742 if (Val < 4) {
3743 Locs[i] = std::make_pair(0, NumLo);
3744 Mask1[NumLo] = Elt;
3745 NumLo++;
3746 } else {
3747 Locs[i] = std::make_pair(1, NumHi);
3748 if (2+NumHi < 4)
3749 Mask1[2+NumHi] = Elt;
3750 NumHi++;
3751 }
3752 }
3753 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003754
Evan Chengf50554e2008-07-22 21:13:36 +00003755 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003756 // If no more than two elements come from either vector. This can be
3757 // implemented with two shuffles. First shuffle gather the elements.
3758 // The second shuffle, which takes the first shuffle as both of its
3759 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003760 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3761 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3762 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003763
Dan Gohman8181bd12008-07-27 21:46:04 +00003764 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003765 for (unsigned i = 0; i != 4; ++i) {
3766 if (Locs[i].first == -1)
3767 continue;
3768 else {
3769 unsigned Idx = (i < 2) ? 0 : 4;
3770 Idx += Locs[i].first * 2 + Locs[i].second;
3771 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3772 }
3773 }
3774
3775 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3776 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3777 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003778 } else if (NumLo == 3 || NumHi == 3) {
3779 // Otherwise, we must have three elements from one vector, call it X, and
3780 // one element from the other, call it Y. First, use a shufps to build an
3781 // intermediate vector with the one element from Y and the element from X
3782 // that will be in the same half in the final destination (the indexes don't
3783 // matter). Then, use a shufps to build the final vector, taking the half
3784 // containing the element from Y from the intermediate, and the other half
3785 // from X.
3786 if (NumHi == 3) {
3787 // Normalize it so the 3 elements come from V1.
3788 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3789 std::swap(V1, V2);
3790 }
3791
3792 // Find the element from V2.
3793 unsigned HiIndex;
3794 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003795 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003796 if (Elt.getOpcode() == ISD::UNDEF)
3797 continue;
3798 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3799 if (Val >= 4)
3800 break;
3801 }
3802
3803 Mask1[0] = PermMask.getOperand(HiIndex);
3804 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3805 Mask1[2] = PermMask.getOperand(HiIndex^1);
3806 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3807 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3808 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3809
3810 if (HiIndex >= 2) {
3811 Mask1[0] = PermMask.getOperand(0);
3812 Mask1[1] = PermMask.getOperand(1);
3813 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3814 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3815 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3816 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3817 } else {
3818 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3819 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3820 Mask1[2] = PermMask.getOperand(2);
3821 Mask1[3] = PermMask.getOperand(3);
3822 if (Mask1[2].getOpcode() != ISD::UNDEF)
3823 Mask1[2] = DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getValue()+4,
3824 MaskEVT);
3825 if (Mask1[3].getOpcode() != ISD::UNDEF)
3826 Mask1[3] = DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getValue()+4,
3827 MaskEVT);
3828 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3829 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3830 }
Evan Chengf50554e2008-07-22 21:13:36 +00003831 }
3832
3833 // Break it into (shuffle shuffle_hi, shuffle_lo).
3834 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003835 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3836 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3837 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003838 unsigned MaskIdx = 0;
3839 unsigned LoIdx = 0;
3840 unsigned HiIdx = 2;
3841 for (unsigned i = 0; i != 4; ++i) {
3842 if (i == 2) {
3843 MaskPtr = &HiMask;
3844 MaskIdx = 1;
3845 LoIdx = 0;
3846 HiIdx = 2;
3847 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003848 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003849 if (Elt.getOpcode() == ISD::UNDEF) {
3850 Locs[i] = std::make_pair(-1, -1);
3851 } else if (cast<ConstantSDNode>(Elt)->getValue() < 4) {
3852 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3853 (*MaskPtr)[LoIdx] = Elt;
3854 LoIdx++;
3855 } else {
3856 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3857 (*MaskPtr)[HiIdx] = Elt;
3858 HiIdx++;
3859 }
3860 }
3861
Dan Gohman8181bd12008-07-27 21:46:04 +00003862 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003863 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3864 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003865 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003866 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3867 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003868 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003869 for (unsigned i = 0; i != 4; ++i) {
3870 if (Locs[i].first == -1) {
3871 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3872 } else {
3873 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3874 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3875 }
3876 }
3877 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3878 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3879 &MaskOps[0], MaskOps.size()));
3880}
3881
Dan Gohman8181bd12008-07-27 21:46:04 +00003882SDValue
3883X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3884 SDValue V1 = Op.getOperand(0);
3885 SDValue V2 = Op.getOperand(1);
3886 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003887 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003888 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003889 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3891 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3892 bool V1IsSplat = false;
3893 bool V2IsSplat = false;
3894
Gabor Greif1c80d112008-08-28 21:40:38 +00003895 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003896 return DAG.getNode(ISD::UNDEF, VT);
3897
Gabor Greif1c80d112008-08-28 21:40:38 +00003898 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003899 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003900
Gabor Greif1c80d112008-08-28 21:40:38 +00003901 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003902 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003903 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003904 return V2;
3905
Gabor Greif1c80d112008-08-28 21:40:38 +00003906 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003907 if (isMMX || NumElems < 4) return Op;
3908 // Promote it to a v4{if}32 splat.
3909 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003910 }
3911
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003912 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3913 // do it!
3914 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003915 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003916 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003917 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3918 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3919 // FIXME: Figure out a cleaner way to do this.
3920 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003921 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003922 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003923 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003924 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003925 SDValue NewV1 = NewOp.getOperand(0);
3926 SDValue NewV2 = NewOp.getOperand(1);
3927 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00003928 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003929 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003930 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003931 }
3932 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003933 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003934 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003935 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003936 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003937 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003938 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003939 }
3940 }
3941
Evan Chengdea99362008-05-29 08:22:04 +00003942 // Check if this can be converted into a logical shift.
3943 bool isLeft = false;
3944 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003945 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003946 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3947 if (isShift && ShVal.hasOneUse()) {
3948 // If the shifted value has multiple uses, it may be cheaper to use
3949 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003950 MVT EVT = VT.getVectorElementType();
3951 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003952 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3953 }
3954
Gabor Greif1c80d112008-08-28 21:40:38 +00003955 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003956 if (V1IsUndef)
3957 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00003958 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003959 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003960 if (!isMMX)
3961 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003962 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003963
Gabor Greif1c80d112008-08-28 21:40:38 +00003964 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
3965 X86::isMOVSLDUPMask(PermMask.getNode()) ||
3966 X86::isMOVHLPSMask(PermMask.getNode()) ||
3967 X86::isMOVHPMask(PermMask.getNode()) ||
3968 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003969 return Op;
3970
Gabor Greif1c80d112008-08-28 21:40:38 +00003971 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
3972 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003973 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3974
Evan Chengdea99362008-05-29 08:22:04 +00003975 if (isShift) {
3976 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003977 MVT EVT = VT.getVectorElementType();
3978 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003979 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3980 }
3981
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003982 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003983 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3984 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00003985 V1IsSplat = isSplatVector(V1.getNode());
3986 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00003987
3988 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003989 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3990 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3991 std::swap(V1IsSplat, V2IsSplat);
3992 std::swap(V1IsUndef, V2IsUndef);
3993 Commuted = true;
3994 }
3995
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003996 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00003997 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003998 if (V2IsUndef) return V1;
3999 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4000 if (V2IsSplat) {
4001 // V2 is a splat, so the mask may be malformed. That is, it may point
4002 // to any V2 element. The instruction selectior won't like this. Get
4003 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00004004 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004005 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004006 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4007 }
4008 return Op;
4009 }
4010
Gabor Greif1c80d112008-08-28 21:40:38 +00004011 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4012 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4013 X86::isUNPCKLMask(PermMask.getNode()) ||
4014 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004015 return Op;
4016
4017 if (V2IsSplat) {
4018 // Normalize mask so all entries that point to V2 points to its first
4019 // element then try to match unpck{h|l} again. If match, return a
4020 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004021 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004022 if (NewMask.getNode() != PermMask.getNode()) {
4023 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004024 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004025 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004026 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004027 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004028 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4029 }
4030 }
4031 }
4032
4033 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004034 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004035 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4036
4037 if (Commuted) {
4038 // Commute is back and try unpck* again.
4039 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004040 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4041 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4042 X86::isUNPCKLMask(PermMask.getNode()) ||
4043 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004044 return Op;
4045 }
4046
Evan Chengbf8b2c52008-04-05 00:30:36 +00004047 // Try PSHUF* first, then SHUFP*.
4048 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4049 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004050 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004051 if (V2.getOpcode() != ISD::UNDEF)
4052 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4053 DAG.getNode(ISD::UNDEF, VT), PermMask);
4054 return Op;
4055 }
4056
4057 if (!isMMX) {
4058 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004059 (X86::isPSHUFDMask(PermMask.getNode()) ||
4060 X86::isPSHUFHWMask(PermMask.getNode()) ||
4061 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004062 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004063 if (VT == MVT::v4f32) {
4064 RVT = MVT::v4i32;
4065 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4066 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4067 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4068 } else if (V2.getOpcode() != ISD::UNDEF)
4069 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4070 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4071 if (RVT != VT)
4072 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004073 return Op;
4074 }
4075
Evan Chengbf8b2c52008-04-05 00:30:36 +00004076 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004077 if (X86::isSHUFPMask(PermMask.getNode()) ||
4078 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004079 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004080 }
4081
Evan Cheng75184a92007-12-11 01:46:18 +00004082 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4083 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004084 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004085 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004086 return NewOp;
4087 }
4088
Evan Chengf50554e2008-07-22 21:13:36 +00004089 // Handle all 4 wide cases with a number of shuffles except for MMX.
4090 if (NumElems == 4 && !isMMX)
4091 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004092
Dan Gohman8181bd12008-07-27 21:46:04 +00004093 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004094}
4095
Dan Gohman8181bd12008-07-27 21:46:04 +00004096SDValue
4097X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004098 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004099 MVT VT = Op.getValueType();
4100 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004101 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004102 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004103 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004104 DAG.getValueType(VT));
4105 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004106 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004107 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004108 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004109 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004110 DAG.getValueType(VT));
4111 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004112 } else if (VT == MVT::f32) {
4113 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4114 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004115 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004116 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004117 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004118 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004119 if (User->getOpcode() != ISD::STORE &&
4120 (User->getOpcode() != ISD::BIT_CONVERT ||
4121 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004122 return SDValue();
4123 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004124 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4125 Op.getOperand(1));
4126 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004127 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004128 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004129}
4130
4131
Dan Gohman8181bd12008-07-27 21:46:04 +00004132SDValue
4133X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004134 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004135 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004136
Evan Cheng6c249332008-03-24 21:52:23 +00004137 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004138 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004139 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004140 return Res;
4141 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004142
Duncan Sands92c43912008-06-06 12:08:01 +00004143 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004144 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004145 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004146 SDValue Vec = Op.getOperand(0);
Evan Cheng75184a92007-12-11 01:46:18 +00004147 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4148 if (Idx == 0)
4149 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4150 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4151 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4152 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004153 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004154 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004155 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004156 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004157 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004158 DAG.getValueType(VT));
4159 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004160 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004161 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4162 if (Idx == 0)
4163 return Op;
4164 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004165 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004166 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004167 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004168 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004169 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004170 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004171 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004172 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004173 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004174 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004175 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004176 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004177 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004178 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4179 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4180 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004181 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004182 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004183 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4184 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4185 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004186 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4187 if (Idx == 0)
4188 return Op;
4189
4190 // UNPCKHPD the element to the lowest double word, then movsd.
4191 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4192 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004193 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004194 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004195 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004196 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004197 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004198 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004200 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004201 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4202 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4203 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004204 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004205 }
4206
Dan Gohman8181bd12008-07-27 21:46:04 +00004207 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004208}
4209
Dan Gohman8181bd12008-07-27 21:46:04 +00004210SDValue
4211X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004212 MVT VT = Op.getValueType();
4213 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004214
Dan Gohman8181bd12008-07-27 21:46:04 +00004215 SDValue N0 = Op.getOperand(0);
4216 SDValue N1 = Op.getOperand(1);
4217 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004218
Dan Gohman5a7af042008-08-14 22:53:18 +00004219 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4220 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004221 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004222 : X86ISD::PINSRW;
4223 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4224 // argument.
4225 if (N1.getValueType() != MVT::i32)
4226 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4227 if (N2.getValueType() != MVT::i32)
4228 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4229 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004230 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004231 // Bits [7:6] of the constant are the source select. This will always be
4232 // zero here. The DAG Combiner may combine an extract_elt index into these
4233 // bits. For example (insert (extract, 3), 2) could be matched by putting
4234 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4235 // Bits [5:4] of the constant are the destination select. This is the
4236 // value of the incoming immediate.
4237 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4238 // combine either bitwise AND or insert of float 0.0 to set these bits.
4239 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4240 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4241 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004242 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004243}
4244
Dan Gohman8181bd12008-07-27 21:46:04 +00004245SDValue
4246X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004247 MVT VT = Op.getValueType();
4248 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004249
4250 if (Subtarget->hasSSE41())
4251 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4252
Evan Chenge12a7eb2007-12-12 07:55:34 +00004253 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004254 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004255
Dan Gohman8181bd12008-07-27 21:46:04 +00004256 SDValue N0 = Op.getOperand(0);
4257 SDValue N1 = Op.getOperand(1);
4258 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004259
Duncan Sands92c43912008-06-06 12:08:01 +00004260 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004261 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4262 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004263 if (N1.getValueType() != MVT::i32)
4264 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4265 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004266 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004267 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004268 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004269 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004270}
4271
Dan Gohman8181bd12008-07-27 21:46:04 +00004272SDValue
4273X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004274 if (Op.getValueType() == MVT::v2f32)
4275 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4276 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4277 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4278 Op.getOperand(0))));
4279
Dan Gohman8181bd12008-07-27 21:46:04 +00004280 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004281 MVT VT = MVT::v2i32;
4282 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004283 default: break;
4284 case MVT::v16i8:
4285 case MVT::v8i16:
4286 VT = MVT::v4i32;
4287 break;
4288 }
4289 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4290 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004291}
4292
4293// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4294// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4295// one of the above mentioned nodes. It has to be wrapped because otherwise
4296// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4297// be used to form addressing mode. These wrapped nodes will be selected
4298// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004299SDValue
4300X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004301 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004302 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004303 getPointerTy(),
4304 CP->getAlignment());
4305 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4306 // With PIC, the address is actually $g + Offset.
4307 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4308 !Subtarget->isPICStyleRIPRel()) {
4309 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4310 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4311 Result);
4312 }
4313
4314 return Result;
4315}
4316
Dan Gohman8181bd12008-07-27 21:46:04 +00004317SDValue
4318X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004319 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004320 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004321 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4322 // With PIC, the address is actually $g + Offset.
4323 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4324 !Subtarget->isPICStyleRIPRel()) {
4325 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4326 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4327 Result);
4328 }
4329
4330 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4331 // load the value at address GV, not the value of GV itself. This means that
4332 // the GlobalAddress must be in the base or index register of the address, not
4333 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4334 // The same applies for external symbols during PIC codegen
4335 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004336 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004337 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004338
4339 return Result;
4340}
4341
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004342// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004343static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004344LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004345 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004346 SDValue InFlag;
4347 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004348 DAG.getNode(X86ISD::GlobalBaseReg,
4349 PtrVT), InFlag);
4350 InFlag = Chain.getValue(1);
4351
4352 // emit leal symbol@TLSGD(,%ebx,1), %eax
4353 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004354 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004355 GA->getValueType(0),
4356 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004357 SDValue Ops[] = { Chain, TGA, InFlag };
4358 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004359 InFlag = Result.getValue(2);
4360 Chain = Result.getValue(1);
4361
4362 // call ___tls_get_addr. This function receives its argument in
4363 // the register EAX.
4364 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4365 InFlag = Chain.getValue(1);
4366
4367 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004368 SDValue Ops1[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004369 DAG.getTargetExternalSymbol("___tls_get_addr",
4370 PtrVT),
4371 DAG.getRegister(X86::EAX, PtrVT),
4372 DAG.getRegister(X86::EBX, PtrVT),
4373 InFlag };
4374 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4375 InFlag = Chain.getValue(1);
4376
4377 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4378}
4379
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004380// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004381static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004382LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004383 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004384 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004385
4386 // emit leaq symbol@TLSGD(%rip), %rdi
4387 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004388 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004389 GA->getValueType(0),
4390 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004391 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4392 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004393 Chain = Result.getValue(1);
4394 InFlag = Result.getValue(2);
4395
aslb204cd52008-08-16 12:58:29 +00004396 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004397 // the register RDI.
4398 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4399 InFlag = Chain.getValue(1);
4400
4401 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004402 SDValue Ops1[] = { Chain,
aslb204cd52008-08-16 12:58:29 +00004403 DAG.getTargetExternalSymbol("__tls_get_addr",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004404 PtrVT),
4405 DAG.getRegister(X86::RDI, PtrVT),
4406 InFlag };
4407 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4408 InFlag = Chain.getValue(1);
4409
4410 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4411}
4412
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004413// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4414// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004415static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004416 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004418 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4420 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004421 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004422 GA->getValueType(0),
4423 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004424 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004425
4426 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004427 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004428 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004429
4430 // The address of the thread local variable is the add of the thread
4431 // pointer with the offset of the variable.
4432 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4433}
4434
Dan Gohman8181bd12008-07-27 21:46:04 +00004435SDValue
4436X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004437 // TODO: implement the "local dynamic" model
4438 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004439 assert(Subtarget->isTargetELF() &&
4440 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004441 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4442 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4443 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004444 if (Subtarget->is64Bit()) {
4445 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4446 } else {
4447 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4448 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4449 else
4450 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4451 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004452}
4453
Dan Gohman8181bd12008-07-27 21:46:04 +00004454SDValue
4455X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004456 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Dan Gohman8181bd12008-07-27 21:46:04 +00004457 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004458 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4459 // With PIC, the address is actually $g + Offset.
4460 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4461 !Subtarget->isPICStyleRIPRel()) {
4462 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4463 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4464 Result);
4465 }
4466
4467 return Result;
4468}
4469
Dan Gohman8181bd12008-07-27 21:46:04 +00004470SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004471 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004472 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4474 // With PIC, the address is actually $g + Offset.
4475 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4476 !Subtarget->isPICStyleRIPRel()) {
4477 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4478 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4479 Result);
4480 }
4481
4482 return Result;
4483}
4484
Chris Lattner62814a32007-10-17 06:02:13 +00004485/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4486/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004487SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004488 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004489 MVT VT = Op.getValueType();
4490 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004491 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004492 SDValue ShOpLo = Op.getOperand(0);
4493 SDValue ShOpHi = Op.getOperand(1);
4494 SDValue ShAmt = Op.getOperand(2);
4495 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004496 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4497 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004498
Dan Gohman8181bd12008-07-27 21:46:04 +00004499 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004500 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004501 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4502 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004503 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004504 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4505 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004506 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004507
Dan Gohman8181bd12008-07-27 21:46:04 +00004508 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004509 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004510 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004511 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004512
Dan Gohman8181bd12008-07-27 21:46:04 +00004513 SDValue Hi, Lo;
4514 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4515 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4516 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004517
Chris Lattner62814a32007-10-17 06:02:13 +00004518 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004519 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4520 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004521 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004522 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4523 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004524 }
4525
Dan Gohman8181bd12008-07-27 21:46:04 +00004526 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004527 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528}
4529
Dan Gohman8181bd12008-07-27 21:46:04 +00004530SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004531 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004532 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004533 "Unknown SINT_TO_FP to lower!");
4534
4535 // These are really Legal; caller falls through into that case.
4536 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004537 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004538 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4539 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004540 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004541
Duncan Sands92c43912008-06-06 12:08:01 +00004542 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004543 MachineFunction &MF = DAG.getMachineFunction();
4544 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004545 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4546 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004547 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004548 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004549
4550 // Build the FILD
4551 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004552 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004553 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004554 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4555 else
4556 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004557 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004558 Ops.push_back(Chain);
4559 Ops.push_back(StackSlot);
4560 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004561 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004562 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004563
Dale Johannesen2fc20782007-09-14 22:26:36 +00004564 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004565 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004566 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004567
4568 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4569 // shouldn't be necessary except that RFP cannot be live across
4570 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4571 MachineFunction &MF = DAG.getMachineFunction();
4572 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004573 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004574 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004575 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004576 Ops.push_back(Chain);
4577 Ops.push_back(Result);
4578 Ops.push_back(StackSlot);
4579 Ops.push_back(DAG.getValueType(Op.getValueType()));
4580 Ops.push_back(InFlag);
4581 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004582 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004583 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004584 }
4585
4586 return Result;
4587}
4588
Dan Gohman8181bd12008-07-27 21:46:04 +00004589std::pair<SDValue,SDValue> X86TargetLowering::
4590FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004591 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4592 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004593 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004594
Dale Johannesen2fc20782007-09-14 22:26:36 +00004595 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004596 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004597 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004598 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004599 if (Subtarget->is64Bit() &&
4600 Op.getValueType() == MVT::i64 &&
4601 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004602 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004603
Evan Cheng05441e62007-10-15 20:11:21 +00004604 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4605 // stack slot.
4606 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004607 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004608 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004609 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004611 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004612 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4613 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4614 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4615 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004616 }
4617
Dan Gohman8181bd12008-07-27 21:46:04 +00004618 SDValue Chain = DAG.getEntryNode();
4619 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004620 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004621 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004622 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004623 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004624 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004625 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004626 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4627 };
4628 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4629 Chain = Value.getValue(1);
4630 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4631 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4632 }
4633
4634 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004635 SDValue Ops[] = { Chain, Value, StackSlot };
4636 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004637
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004638 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004639}
4640
Dan Gohman8181bd12008-07-27 21:46:04 +00004641SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4642 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4643 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004644 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004645
4646 // Load the result.
4647 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4648}
4649
4650SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004651 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4652 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004653 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004654
4655 MVT VT = N->getValueType(0);
4656
4657 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004658 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004659
Duncan Sands698842f2008-07-02 17:40:58 +00004660 // Use MERGE_VALUES to drop the chain result value and get a node with one
4661 // result. This requires turning off getMergeValues simplification, since
4662 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004663 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004664}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004665
Dan Gohman8181bd12008-07-27 21:46:04 +00004666SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004667 MVT VT = Op.getValueType();
4668 MVT EltVT = VT;
4669 if (VT.isVector())
4670 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004671 std::vector<Constant*> CV;
4672 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004673 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004674 CV.push_back(C);
4675 CV.push_back(C);
4676 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004677 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004678 CV.push_back(C);
4679 CV.push_back(C);
4680 CV.push_back(C);
4681 CV.push_back(C);
4682 }
Dan Gohman11821702007-07-27 17:16:43 +00004683 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004684 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4685 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004686 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004687 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004688 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4689}
4690
Dan Gohman8181bd12008-07-27 21:46:04 +00004691SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004692 MVT VT = Op.getValueType();
4693 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004694 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004695 if (VT.isVector()) {
4696 EltVT = VT.getVectorElementType();
4697 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004698 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004699 std::vector<Constant*> CV;
4700 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004701 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004702 CV.push_back(C);
4703 CV.push_back(C);
4704 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004705 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004706 CV.push_back(C);
4707 CV.push_back(C);
4708 CV.push_back(C);
4709 CV.push_back(C);
4710 }
Dan Gohman11821702007-07-27 17:16:43 +00004711 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004712 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4713 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004714 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004715 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004716 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004717 return DAG.getNode(ISD::BIT_CONVERT, VT,
4718 DAG.getNode(ISD::XOR, MVT::v2i64,
4719 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4720 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4721 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004722 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4723 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004724}
4725
Dan Gohman8181bd12008-07-27 21:46:04 +00004726SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4727 SDValue Op0 = Op.getOperand(0);
4728 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004729 MVT VT = Op.getValueType();
4730 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004731
4732 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004733 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004734 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4735 SrcVT = VT;
4736 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004737 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004738 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004739 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004740 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004741 }
4742
4743 // At this point the operands and the result should have the same
4744 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745
4746 // First get the sign bit of second operand.
4747 std::vector<Constant*> CV;
4748 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004749 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4750 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004751 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004752 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4753 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4754 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4755 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004756 }
Dan Gohman11821702007-07-27 17:16:43 +00004757 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004758 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4759 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004760 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004761 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004762 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004763
4764 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004765 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004766 // Op0 is MVT::f32, Op1 is MVT::f64.
4767 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4768 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4769 DAG.getConstant(32, MVT::i32));
4770 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4771 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004772 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004773 }
4774
4775 // Clear first operand sign bit.
4776 CV.clear();
4777 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004778 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4779 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004780 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004781 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4782 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4783 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4784 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004785 }
Dan Gohman11821702007-07-27 17:16:43 +00004786 C = ConstantVector::get(CV);
4787 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004788 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004789 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004790 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004791 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004792
4793 // Or the value with the sign bit.
4794 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4795}
4796
Dan Gohman8181bd12008-07-27 21:46:04 +00004797SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004798 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004799 SDValue Cond;
4800 SDValue Op0 = Op.getOperand(0);
4801 SDValue Op1 = Op.getOperand(1);
4802 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004803 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004804 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004805 unsigned X86CC;
4806
Evan Cheng950aac02007-09-25 01:57:46 +00004807 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004808 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004809 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4810 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004811 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004812 }
Evan Cheng950aac02007-09-25 01:57:46 +00004813
4814 assert(isFP && "Illegal integer SetCC!");
4815
Evan Cheng621216e2007-09-29 00:00:36 +00004816 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004817 switch (SetCCOpcode) {
4818 default: assert(false && "Illegal floating point SetCC!");
4819 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004820 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004821 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004822 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004823 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4824 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4825 }
4826 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004827 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004828 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004829 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004830 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4831 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4832 }
4833 }
4834}
4835
Dan Gohman8181bd12008-07-27 21:46:04 +00004836SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4837 SDValue Cond;
4838 SDValue Op0 = Op.getOperand(0);
4839 SDValue Op1 = Op.getOperand(1);
4840 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004841 MVT VT = Op.getValueType();
4842 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4843 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4844
4845 if (isFP) {
4846 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004847 MVT VT0 = Op0.getValueType();
4848 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4849 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004850 bool Swap = false;
4851
4852 switch (SetCCOpcode) {
4853 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004854 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004855 case ISD::SETEQ: SSECC = 0; break;
4856 case ISD::SETOGT:
4857 case ISD::SETGT: Swap = true; // Fallthrough
4858 case ISD::SETLT:
4859 case ISD::SETOLT: SSECC = 1; break;
4860 case ISD::SETOGE:
4861 case ISD::SETGE: Swap = true; // Fallthrough
4862 case ISD::SETLE:
4863 case ISD::SETOLE: SSECC = 2; break;
4864 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004865 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004866 case ISD::SETNE: SSECC = 4; break;
4867 case ISD::SETULE: Swap = true;
4868 case ISD::SETUGE: SSECC = 5; break;
4869 case ISD::SETULT: Swap = true;
4870 case ISD::SETUGT: SSECC = 6; break;
4871 case ISD::SETO: SSECC = 7; break;
4872 }
4873 if (Swap)
4874 std::swap(Op0, Op1);
4875
Nate Begeman6357f9d2008-07-25 19:05:58 +00004876 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004877 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004878 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004880 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4881 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4882 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4883 }
4884 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004885 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004886 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4887 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4888 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4889 }
4890 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004891 }
4892 // Handle all other FP comparisons here.
4893 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4894 }
4895
4896 // We are handling one of the integer comparisons here. Since SSE only has
4897 // GT and EQ comparisons for integer, swapping operands and multiple
4898 // operations may be required for some comparisons.
4899 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4900 bool Swap = false, Invert = false, FlipSigns = false;
4901
4902 switch (VT.getSimpleVT()) {
4903 default: break;
4904 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4905 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4906 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4907 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4908 }
4909
4910 switch (SetCCOpcode) {
4911 default: break;
4912 case ISD::SETNE: Invert = true;
4913 case ISD::SETEQ: Opc = EQOpc; break;
4914 case ISD::SETLT: Swap = true;
4915 case ISD::SETGT: Opc = GTOpc; break;
4916 case ISD::SETGE: Swap = true;
4917 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4918 case ISD::SETULT: Swap = true;
4919 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4920 case ISD::SETUGE: Swap = true;
4921 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4922 }
4923 if (Swap)
4924 std::swap(Op0, Op1);
4925
4926 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4927 // bits of the inputs before performing those operations.
4928 if (FlipSigns) {
4929 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004930 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4931 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4932 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004933 SignBits.size());
4934 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4935 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4936 }
4937
Dan Gohman8181bd12008-07-27 21:46:04 +00004938 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004939
4940 // If the logical-not of the result is required, perform that now.
4941 if (Invert) {
4942 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004943 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4944 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4945 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004946 NegOnes.size());
4947 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4948 }
4949 return Result;
4950}
Evan Cheng950aac02007-09-25 01:57:46 +00004951
Dan Gohman8181bd12008-07-27 21:46:04 +00004952SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004953 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004954 SDValue Cond = Op.getOperand(0);
4955 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956
4957 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004958 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004959
Evan Cheng50d37ab2007-10-08 22:16:29 +00004960 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4961 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004962 if (Cond.getOpcode() == X86ISD::SETCC) {
4963 CC = Cond.getOperand(0);
4964
Dan Gohman8181bd12008-07-27 21:46:04 +00004965 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004966 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004967 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004968
Evan Cheng50d37ab2007-10-08 22:16:29 +00004969 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004970 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004971 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004972 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004973
Evan Cheng621216e2007-09-29 00:00:36 +00004974 if ((Opc == X86ISD::CMP ||
4975 Opc == X86ISD::COMI ||
4976 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004977 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004978 addTest = false;
4979 }
4980 }
4981
4982 if (addTest) {
4983 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004984 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004985 }
4986
Duncan Sands92c43912008-06-06 12:08:01 +00004987 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004988 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004989 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004990 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4991 // condition is true.
4992 Ops.push_back(Op.getOperand(2));
4993 Ops.push_back(Op.getOperand(1));
4994 Ops.push_back(CC);
4995 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004996 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004997}
4998
Dan Gohman8181bd12008-07-27 21:46:04 +00004999SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005000 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005001 SDValue Chain = Op.getOperand(0);
5002 SDValue Cond = Op.getOperand(1);
5003 SDValue Dest = Op.getOperand(2);
5004 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005
5006 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005007 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005008
Evan Cheng50d37ab2007-10-08 22:16:29 +00005009 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5010 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005011 if (Cond.getOpcode() == X86ISD::SETCC) {
5012 CC = Cond.getOperand(0);
5013
Dan Gohman8181bd12008-07-27 21:46:04 +00005014 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005015 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005016 if (Opc == X86ISD::CMP ||
5017 Opc == X86ISD::COMI ||
5018 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005019 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005020 addTest = false;
5021 }
5022 }
5023
5024 if (addTest) {
5025 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005026 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005027 }
Evan Cheng621216e2007-09-29 00:00:36 +00005028 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005029 Chain, Op.getOperand(2), CC, Cond);
5030}
5031
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005032
5033// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5034// Calls to _alloca is needed to probe the stack when allocating more than 4k
5035// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5036// that the guard pages used by the OS virtual memory manager are allocated in
5037// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005038SDValue
5039X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005040 SelectionDAG &DAG) {
5041 assert(Subtarget->isTargetCygMing() &&
5042 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005043
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005044 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005045 SDValue Chain = Op.getOperand(0);
5046 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005047 // FIXME: Ensure alignment here
5048
Dan Gohman8181bd12008-07-27 21:46:04 +00005049 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005050
Duncan Sands92c43912008-06-06 12:08:01 +00005051 MVT IntPtr = getPointerTy();
5052 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005053
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005054 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005056 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5057 Flag = Chain.getValue(1);
5058
5059 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005060 SDValue Ops[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005061 DAG.getTargetExternalSymbol("_alloca", IntPtr),
5062 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005063 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005064 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005065 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005066 Flag = Chain.getValue(1);
5067
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005068 Chain = DAG.getCALLSEQ_END(Chain,
5069 DAG.getIntPtrConstant(0),
5070 DAG.getIntPtrConstant(0),
5071 Flag);
5072
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005073 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005074
Dan Gohman8181bd12008-07-27 21:46:04 +00005075 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005076 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005077}
5078
Dan Gohman8181bd12008-07-27 21:46:04 +00005079SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005080X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005081 SDValue Chain,
5082 SDValue Dst, SDValue Src,
5083 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005084 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005085 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005086
Dan Gohmane8b391e2008-04-12 04:36:06 +00005087 /// If not DWORD aligned or size is more than the threshold, call the library.
5088 /// The libc version is likely to be faster for these cases. It can use the
5089 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005090 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005091 !ConstantSize ||
5092 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005093 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005094
5095 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005096 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5097 if (const char *bzeroEntry =
5098 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005099 MVT IntPtr = getPointerTy();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005100 const Type *IntPtrTy = TD->getIntPtrType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005101 TargetLowering::ArgListTy Args;
5102 TargetLowering::ArgListEntry Entry;
5103 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005104 Entry.Ty = IntPtrTy;
5105 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005106 Entry.Node = Size;
5107 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005108 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005109 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
5110 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
5111 Args, DAG);
5112 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005113 }
5114
Dan Gohmane8b391e2008-04-12 04:36:06 +00005115 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005116 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005117 }
5118
Dan Gohmane8b391e2008-04-12 04:36:06 +00005119 uint64_t SizeVal = ConstantSize->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005120 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005121 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005122 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005123 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124 unsigned BytesLeft = 0;
5125 bool TwoRepStos = false;
5126 if (ValC) {
5127 unsigned ValReg;
5128 uint64_t Val = ValC->getValue() & 255;
5129
5130 // If the value is a constant, then we can potentially use larger sets.
5131 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005132 case 2: // WORD aligned
5133 AVT = MVT::i16;
5134 ValReg = X86::AX;
5135 Val = (Val << 8) | Val;
5136 break;
5137 case 0: // DWORD aligned
5138 AVT = MVT::i32;
5139 ValReg = X86::EAX;
5140 Val = (Val << 8) | Val;
5141 Val = (Val << 16) | Val;
5142 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5143 AVT = MVT::i64;
5144 ValReg = X86::RAX;
5145 Val = (Val << 32) | Val;
5146 }
5147 break;
5148 default: // Byte aligned
5149 AVT = MVT::i8;
5150 ValReg = X86::AL;
5151 Count = DAG.getIntPtrConstant(SizeVal);
5152 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005153 }
5154
Duncan Sandsec142ee2008-06-08 20:54:56 +00005155 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005156 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005157 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5158 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005159 }
5160
5161 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5162 InFlag);
5163 InFlag = Chain.getValue(1);
5164 } else {
5165 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005166 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005167 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005168 InFlag = Chain.getValue(1);
5169 }
5170
5171 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5172 Count, InFlag);
5173 InFlag = Chain.getValue(1);
5174 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005175 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005176 InFlag = Chain.getValue(1);
5177
5178 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005179 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005180 Ops.push_back(Chain);
5181 Ops.push_back(DAG.getValueType(AVT));
5182 Ops.push_back(InFlag);
5183 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5184
5185 if (TwoRepStos) {
5186 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005187 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005188 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005189 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005190 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5191 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5192 Left, InFlag);
5193 InFlag = Chain.getValue(1);
5194 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5195 Ops.clear();
5196 Ops.push_back(Chain);
5197 Ops.push_back(DAG.getValueType(MVT::i8));
5198 Ops.push_back(InFlag);
5199 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5200 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005201 // Handle the last 1 - 7 bytes.
5202 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005203 MVT AddrVT = Dst.getValueType();
5204 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005205
5206 Chain = DAG.getMemset(Chain,
5207 DAG.getNode(ISD::ADD, AddrVT, Dst,
5208 DAG.getConstant(Offset, AddrVT)),
5209 Src,
5210 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005211 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005212 }
5213
Dan Gohmane8b391e2008-04-12 04:36:06 +00005214 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215 return Chain;
5216}
5217
Dan Gohman8181bd12008-07-27 21:46:04 +00005218SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005219X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005220 SDValue Chain, SDValue Dst, SDValue Src,
5221 SDValue Size, unsigned Align,
5222 bool AlwaysInline,
5223 const Value *DstSV, uint64_t DstSVOff,
5224 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005225 // This requires the copy size to be a constant, preferrably
5226 // within a subtarget-specific limit.
5227 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5228 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005229 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005230 uint64_t SizeVal = ConstantSize->getValue();
5231 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005232 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005233
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005234 /// If not DWORD aligned, call the library.
5235 if ((Align & 3) != 0)
5236 return SDValue();
5237
5238 // DWORD aligned
5239 MVT AVT = MVT::i32;
5240 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005241 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005242
Duncan Sands92c43912008-06-06 12:08:01 +00005243 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005244 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005245 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005246 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247
Dan Gohman8181bd12008-07-27 21:46:04 +00005248 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5250 Count, InFlag);
5251 InFlag = Chain.getValue(1);
5252 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005253 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 InFlag = Chain.getValue(1);
5255 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005256 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005257 InFlag = Chain.getValue(1);
5258
5259 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005260 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005261 Ops.push_back(Chain);
5262 Ops.push_back(DAG.getValueType(AVT));
5263 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005264 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265
Dan Gohman8181bd12008-07-27 21:46:04 +00005266 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005267 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005268 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005269 // Handle the last 1 - 7 bytes.
5270 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005271 MVT DstVT = Dst.getValueType();
5272 MVT SrcVT = Src.getValueType();
5273 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005274 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005275 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005276 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005277 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005278 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005279 DAG.getConstant(BytesLeft, SizeVT),
5280 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005281 DstSV, DstSVOff + Offset,
5282 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283 }
5284
Dan Gohmane8b391e2008-04-12 04:36:06 +00005285 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005286}
5287
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005288/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5289SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005290 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005291 SDValue TheChain = N->getOperand(0);
5292 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005293 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005294 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5295 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005296 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005297 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005298 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005299 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005300 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005301 };
5302
Gabor Greif1c80d112008-08-28 21:40:38 +00005303 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005304 }
5305
Dan Gohman8181bd12008-07-27 21:46:04 +00005306 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5307 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005308 MVT::i32, eax.getValue(2));
5309 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005310 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005311 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5312
5313 // Use a MERGE_VALUES to return the value and chain.
5314 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005315 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005316}
5317
Dan Gohman8181bd12008-07-27 21:46:04 +00005318SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005319 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005320
5321 if (!Subtarget->is64Bit()) {
5322 // vastart just stores the address of the VarArgsFrameIndex slot into the
5323 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005324 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005325 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005326 }
5327
5328 // __va_list_tag:
5329 // gp_offset (0 - 6 * 8)
5330 // fp_offset (48 - 48 + 8 * 16)
5331 // overflow_arg_area (point to parameters coming in memory).
5332 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005333 SmallVector<SDValue, 8> MemOps;
5334 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005335 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005336 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005337 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005338 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005339 MemOps.push_back(Store);
5340
5341 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005342 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005343 Store = DAG.getStore(Op.getOperand(0),
5344 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005345 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005346 MemOps.push_back(Store);
5347
5348 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005349 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005350 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005351 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005352 MemOps.push_back(Store);
5353
5354 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005355 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005356 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005357 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005358 MemOps.push_back(Store);
5359 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5360}
5361
Dan Gohman8181bd12008-07-27 21:46:04 +00005362SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005363 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5364 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005365 SDValue Chain = Op.getOperand(0);
5366 SDValue SrcPtr = Op.getOperand(1);
5367 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005368
5369 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5370 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005371 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005372}
5373
Dan Gohman8181bd12008-07-27 21:46:04 +00005374SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005375 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005376 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005377 SDValue Chain = Op.getOperand(0);
5378 SDValue DstPtr = Op.getOperand(1);
5379 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005380 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5381 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005382
Dan Gohman840ff5c2008-04-18 20:55:41 +00005383 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5384 DAG.getIntPtrConstant(24), 8, false,
5385 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005386}
5387
Dan Gohman8181bd12008-07-27 21:46:04 +00005388SDValue
5389X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005390 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5391 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005392 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005393 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005394 case Intrinsic::x86_sse_comieq_ss:
5395 case Intrinsic::x86_sse_comilt_ss:
5396 case Intrinsic::x86_sse_comile_ss:
5397 case Intrinsic::x86_sse_comigt_ss:
5398 case Intrinsic::x86_sse_comige_ss:
5399 case Intrinsic::x86_sse_comineq_ss:
5400 case Intrinsic::x86_sse_ucomieq_ss:
5401 case Intrinsic::x86_sse_ucomilt_ss:
5402 case Intrinsic::x86_sse_ucomile_ss:
5403 case Intrinsic::x86_sse_ucomigt_ss:
5404 case Intrinsic::x86_sse_ucomige_ss:
5405 case Intrinsic::x86_sse_ucomineq_ss:
5406 case Intrinsic::x86_sse2_comieq_sd:
5407 case Intrinsic::x86_sse2_comilt_sd:
5408 case Intrinsic::x86_sse2_comile_sd:
5409 case Intrinsic::x86_sse2_comigt_sd:
5410 case Intrinsic::x86_sse2_comige_sd:
5411 case Intrinsic::x86_sse2_comineq_sd:
5412 case Intrinsic::x86_sse2_ucomieq_sd:
5413 case Intrinsic::x86_sse2_ucomilt_sd:
5414 case Intrinsic::x86_sse2_ucomile_sd:
5415 case Intrinsic::x86_sse2_ucomigt_sd:
5416 case Intrinsic::x86_sse2_ucomige_sd:
5417 case Intrinsic::x86_sse2_ucomineq_sd: {
5418 unsigned Opc = 0;
5419 ISD::CondCode CC = ISD::SETCC_INVALID;
5420 switch (IntNo) {
5421 default: break;
5422 case Intrinsic::x86_sse_comieq_ss:
5423 case Intrinsic::x86_sse2_comieq_sd:
5424 Opc = X86ISD::COMI;
5425 CC = ISD::SETEQ;
5426 break;
5427 case Intrinsic::x86_sse_comilt_ss:
5428 case Intrinsic::x86_sse2_comilt_sd:
5429 Opc = X86ISD::COMI;
5430 CC = ISD::SETLT;
5431 break;
5432 case Intrinsic::x86_sse_comile_ss:
5433 case Intrinsic::x86_sse2_comile_sd:
5434 Opc = X86ISD::COMI;
5435 CC = ISD::SETLE;
5436 break;
5437 case Intrinsic::x86_sse_comigt_ss:
5438 case Intrinsic::x86_sse2_comigt_sd:
5439 Opc = X86ISD::COMI;
5440 CC = ISD::SETGT;
5441 break;
5442 case Intrinsic::x86_sse_comige_ss:
5443 case Intrinsic::x86_sse2_comige_sd:
5444 Opc = X86ISD::COMI;
5445 CC = ISD::SETGE;
5446 break;
5447 case Intrinsic::x86_sse_comineq_ss:
5448 case Intrinsic::x86_sse2_comineq_sd:
5449 Opc = X86ISD::COMI;
5450 CC = ISD::SETNE;
5451 break;
5452 case Intrinsic::x86_sse_ucomieq_ss:
5453 case Intrinsic::x86_sse2_ucomieq_sd:
5454 Opc = X86ISD::UCOMI;
5455 CC = ISD::SETEQ;
5456 break;
5457 case Intrinsic::x86_sse_ucomilt_ss:
5458 case Intrinsic::x86_sse2_ucomilt_sd:
5459 Opc = X86ISD::UCOMI;
5460 CC = ISD::SETLT;
5461 break;
5462 case Intrinsic::x86_sse_ucomile_ss:
5463 case Intrinsic::x86_sse2_ucomile_sd:
5464 Opc = X86ISD::UCOMI;
5465 CC = ISD::SETLE;
5466 break;
5467 case Intrinsic::x86_sse_ucomigt_ss:
5468 case Intrinsic::x86_sse2_ucomigt_sd:
5469 Opc = X86ISD::UCOMI;
5470 CC = ISD::SETGT;
5471 break;
5472 case Intrinsic::x86_sse_ucomige_ss:
5473 case Intrinsic::x86_sse2_ucomige_sd:
5474 Opc = X86ISD::UCOMI;
5475 CC = ISD::SETGE;
5476 break;
5477 case Intrinsic::x86_sse_ucomineq_ss:
5478 case Intrinsic::x86_sse2_ucomineq_sd:
5479 Opc = X86ISD::UCOMI;
5480 CC = ISD::SETNE;
5481 break;
5482 }
5483
5484 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005485 SDValue LHS = Op.getOperand(1);
5486 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005487 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5488
Dan Gohman8181bd12008-07-27 21:46:04 +00005489 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5490 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005491 DAG.getConstant(X86CC, MVT::i8), Cond);
5492 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005494
5495 // Fix vector shift instructions where the last operand is a non-immediate
5496 // i32 value.
5497 case Intrinsic::x86_sse2_pslli_w:
5498 case Intrinsic::x86_sse2_pslli_d:
5499 case Intrinsic::x86_sse2_pslli_q:
5500 case Intrinsic::x86_sse2_psrli_w:
5501 case Intrinsic::x86_sse2_psrli_d:
5502 case Intrinsic::x86_sse2_psrli_q:
5503 case Intrinsic::x86_sse2_psrai_w:
5504 case Intrinsic::x86_sse2_psrai_d:
5505 case Intrinsic::x86_mmx_pslli_w:
5506 case Intrinsic::x86_mmx_pslli_d:
5507 case Intrinsic::x86_mmx_pslli_q:
5508 case Intrinsic::x86_mmx_psrli_w:
5509 case Intrinsic::x86_mmx_psrli_d:
5510 case Intrinsic::x86_mmx_psrli_q:
5511 case Intrinsic::x86_mmx_psrai_w:
5512 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005513 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005514 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005515 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005516
5517 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005518 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005519 switch (IntNo) {
5520 case Intrinsic::x86_sse2_pslli_w:
5521 NewIntNo = Intrinsic::x86_sse2_psll_w;
5522 break;
5523 case Intrinsic::x86_sse2_pslli_d:
5524 NewIntNo = Intrinsic::x86_sse2_psll_d;
5525 break;
5526 case Intrinsic::x86_sse2_pslli_q:
5527 NewIntNo = Intrinsic::x86_sse2_psll_q;
5528 break;
5529 case Intrinsic::x86_sse2_psrli_w:
5530 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5531 break;
5532 case Intrinsic::x86_sse2_psrli_d:
5533 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5534 break;
5535 case Intrinsic::x86_sse2_psrli_q:
5536 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5537 break;
5538 case Intrinsic::x86_sse2_psrai_w:
5539 NewIntNo = Intrinsic::x86_sse2_psra_w;
5540 break;
5541 case Intrinsic::x86_sse2_psrai_d:
5542 NewIntNo = Intrinsic::x86_sse2_psra_d;
5543 break;
5544 default: {
5545 ShAmtVT = MVT::v2i32;
5546 switch (IntNo) {
5547 case Intrinsic::x86_mmx_pslli_w:
5548 NewIntNo = Intrinsic::x86_mmx_psll_w;
5549 break;
5550 case Intrinsic::x86_mmx_pslli_d:
5551 NewIntNo = Intrinsic::x86_mmx_psll_d;
5552 break;
5553 case Intrinsic::x86_mmx_pslli_q:
5554 NewIntNo = Intrinsic::x86_mmx_psll_q;
5555 break;
5556 case Intrinsic::x86_mmx_psrli_w:
5557 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5558 break;
5559 case Intrinsic::x86_mmx_psrli_d:
5560 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5561 break;
5562 case Intrinsic::x86_mmx_psrli_q:
5563 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5564 break;
5565 case Intrinsic::x86_mmx_psrai_w:
5566 NewIntNo = Intrinsic::x86_mmx_psra_w;
5567 break;
5568 case Intrinsic::x86_mmx_psrai_d:
5569 NewIntNo = Intrinsic::x86_mmx_psra_d;
5570 break;
5571 default: abort(); // Can't reach here.
5572 }
5573 break;
5574 }
5575 }
Duncan Sands92c43912008-06-06 12:08:01 +00005576 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005577 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5578 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5579 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5580 DAG.getConstant(NewIntNo, MVT::i32),
5581 Op.getOperand(1), ShAmt);
5582 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005583 }
5584}
5585
Dan Gohman8181bd12008-07-27 21:46:04 +00005586SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005587 // Depths > 0 not supported yet!
5588 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005589 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005590
5591 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005592 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005593 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5594}
5595
Dan Gohman8181bd12008-07-27 21:46:04 +00005596SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005597 // Depths > 0 not supported yet!
5598 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005599 return SDValue();
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005600
Dan Gohman8181bd12008-07-27 21:46:04 +00005601 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005602 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005603 DAG.getIntPtrConstant(TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005604}
5605
Dan Gohman8181bd12008-07-27 21:46:04 +00005606SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005607 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005608 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005609}
5610
Dan Gohman8181bd12008-07-27 21:46:04 +00005611SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005612{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005613 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005614 SDValue Chain = Op.getOperand(0);
5615 SDValue Offset = Op.getOperand(1);
5616 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005617
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005618 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5619 getPointerTy());
5620 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005621
Dan Gohman8181bd12008-07-27 21:46:04 +00005622 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005623 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005624 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5625 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005626 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5627 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005628
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005629 return DAG.getNode(X86ISD::EH_RETURN,
5630 MVT::Other,
5631 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005632}
5633
Dan Gohman8181bd12008-07-27 21:46:04 +00005634SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005635 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005636 SDValue Root = Op.getOperand(0);
5637 SDValue Trmp = Op.getOperand(1); // trampoline
5638 SDValue FPtr = Op.getOperand(2); // nested function
5639 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005640
Dan Gohman12a9c082008-02-06 22:27:42 +00005641 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005642
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005643 const X86InstrInfo *TII =
5644 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5645
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005646 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005647 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005648
5649 // Large code-model.
5650
5651 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5652 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5653
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005654 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5655 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005656
5657 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5658
5659 // Load the pointer to the nested function into R11.
5660 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005661 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005662 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005663 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005664
5665 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005666 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005667
5668 // Load the 'nest' parameter value into R10.
5669 // R10 is specified in X86CallingConv.td
5670 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5671 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5672 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005673 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005674
5675 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005676 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005677
5678 // Jump to the nested function.
5679 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5680 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5681 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005682 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005683
5684 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5685 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5686 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005687 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005688
Dan Gohman8181bd12008-07-27 21:46:04 +00005689 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005690 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005691 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005692 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005693 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005694 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5695 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005696 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005697
5698 switch (CC) {
5699 default:
5700 assert(0 && "Unsupported calling convention");
5701 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005702 case CallingConv::X86_StdCall: {
5703 // Pass 'nest' parameter in ECX.
5704 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005705 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005706
5707 // Check that ECX wasn't needed by an 'inreg' parameter.
5708 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005709 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005710
Chris Lattner1c8733e2008-03-12 17:45:29 +00005711 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005712 unsigned InRegCount = 0;
5713 unsigned Idx = 1;
5714
5715 for (FunctionType::param_iterator I = FTy->param_begin(),
5716 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005717 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005718 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005719 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005720
5721 if (InRegCount > 2) {
5722 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5723 abort();
5724 }
5725 }
5726 break;
5727 }
5728 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00005729 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005730 // Pass 'nest' parameter in EAX.
5731 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005732 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005733 break;
5734 }
5735
Dan Gohman8181bd12008-07-27 21:46:04 +00005736 SDValue OutChains[4];
5737 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005738
5739 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5740 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5741
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005742 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005743 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005744 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005745 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005746
5747 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005748 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005749
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005750 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005751 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5752 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005753 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005754
5755 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005756 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005757
Dan Gohman8181bd12008-07-27 21:46:04 +00005758 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005759 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005760 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005761 }
5762}
5763
Dan Gohman8181bd12008-07-27 21:46:04 +00005764SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005765 /*
5766 The rounding mode is in bits 11:10 of FPSR, and has the following
5767 settings:
5768 00 Round to nearest
5769 01 Round to -inf
5770 10 Round to +inf
5771 11 Round to 0
5772
5773 FLT_ROUNDS, on the other hand, expects the following:
5774 -1 Undefined
5775 0 Round to 0
5776 1 Round to nearest
5777 2 Round to +inf
5778 3 Round to -inf
5779
5780 To perform the conversion, we do:
5781 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5782 */
5783
5784 MachineFunction &MF = DAG.getMachineFunction();
5785 const TargetMachine &TM = MF.getTarget();
5786 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5787 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005788 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005789
5790 // Save FP Control Word to stack slot
5791 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005792 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005793
Dan Gohman8181bd12008-07-27 21:46:04 +00005794 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005795 DAG.getEntryNode(), StackSlot);
5796
5797 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005798 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005799
5800 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005801 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005802 DAG.getNode(ISD::SRL, MVT::i16,
5803 DAG.getNode(ISD::AND, MVT::i16,
5804 CWD, DAG.getConstant(0x800, MVT::i16)),
5805 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005806 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005807 DAG.getNode(ISD::SRL, MVT::i16,
5808 DAG.getNode(ISD::AND, MVT::i16,
5809 CWD, DAG.getConstant(0x400, MVT::i16)),
5810 DAG.getConstant(9, MVT::i8));
5811
Dan Gohman8181bd12008-07-27 21:46:04 +00005812 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005813 DAG.getNode(ISD::AND, MVT::i16,
5814 DAG.getNode(ISD::ADD, MVT::i16,
5815 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5816 DAG.getConstant(1, MVT::i16)),
5817 DAG.getConstant(3, MVT::i16));
5818
5819
Duncan Sands92c43912008-06-06 12:08:01 +00005820 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005821 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5822}
5823
Dan Gohman8181bd12008-07-27 21:46:04 +00005824SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005825 MVT VT = Op.getValueType();
5826 MVT OpVT = VT;
5827 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005828
5829 Op = Op.getOperand(0);
5830 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005831 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005832 OpVT = MVT::i32;
5833 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5834 }
Evan Cheng48679f42007-12-14 02:13:44 +00005835
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005836 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5837 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5838 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5839
5840 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005841 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005842 Ops.push_back(Op);
5843 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5844 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5845 Ops.push_back(Op.getValue(1));
5846 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5847
5848 // Finally xor with NumBits-1.
5849 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5850
Evan Cheng48679f42007-12-14 02:13:44 +00005851 if (VT == MVT::i8)
5852 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5853 return Op;
5854}
5855
Dan Gohman8181bd12008-07-27 21:46:04 +00005856SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005857 MVT VT = Op.getValueType();
5858 MVT OpVT = VT;
5859 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005860
5861 Op = Op.getOperand(0);
5862 if (VT == MVT::i8) {
5863 OpVT = MVT::i32;
5864 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5865 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005866
5867 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5868 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5869 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5870
5871 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005872 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005873 Ops.push_back(Op);
5874 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5875 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5876 Ops.push_back(Op.getValue(1));
5877 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5878
Evan Cheng48679f42007-12-14 02:13:44 +00005879 if (VT == MVT::i8)
5880 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5881 return Op;
5882}
5883
Dan Gohman8181bd12008-07-27 21:46:04 +00005884SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005885 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005886 unsigned Reg = 0;
5887 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005888 switch(T.getSimpleVT()) {
5889 default:
5890 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005891 case MVT::i8: Reg = X86::AL; size = 1; break;
5892 case MVT::i16: Reg = X86::AX; size = 2; break;
5893 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005894 case MVT::i64:
5895 if (Subtarget->is64Bit()) {
5896 Reg = X86::RAX; size = 8;
5897 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005898 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005899 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005900 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005901 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00005902 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00005903 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005904 Op.getOperand(1),
Dale Johannesenddb761b2008-09-11 03:12:59 +00005905 Op.getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005906 DAG.getTargetConstant(size, MVT::i8),
5907 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005908 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005909 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5910 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005911 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5912 return cpOut;
5913}
5914
Gabor Greif825aa892008-08-28 23:19:51 +00005915SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5916 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005917 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005918 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005919 SDValue cpInL, cpInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005920 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005921 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005922 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005923 DAG.getConstant(1, MVT::i32));
5924 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005925 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005926 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5927 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005928 SDValue swapInL, swapInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005929 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005930 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005931 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005932 DAG.getConstant(1, MVT::i32));
5933 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5934 swapInL, cpInH.getValue(1));
5935 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5936 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005937 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005938 Op->getOperand(1),
5939 swapInH.getValue(1)};
5940 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005941 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5942 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005943 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005944 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005945 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005946 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5947 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5948 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00005949 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00005950}
5951
Gabor Greif825aa892008-08-28 23:19:51 +00005952SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op,
5953 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005954 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005955 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005956 DAG.getConstant(0, T), Op->getOperand(2));
Dale Johannesenbc187662008-08-28 02:44:49 +00005957 return DAG.getAtomic((T==MVT::i8 ? ISD::ATOMIC_LOAD_ADD_8:
5958 T==MVT::i16 ? ISD::ATOMIC_LOAD_ADD_16:
5959 T==MVT::i32 ? ISD::ATOMIC_LOAD_ADD_32:
5960 T==MVT::i64 ? ISD::ATOMIC_LOAD_ADD_64: 0),
5961 Op->getOperand(0), Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005962 cast<AtomicSDNode>(Op)->getSrcValue(),
Gabor Greif1c80d112008-08-28 21:40:38 +00005963 cast<AtomicSDNode>(Op)->getAlignment()).getNode();
Mon P Wang078a62d2008-05-05 19:05:59 +00005964}
5965
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005966/// LowerOperation - Provide custom lowering hooks for some operations.
5967///
Dan Gohman8181bd12008-07-27 21:46:04 +00005968SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005969 switch (Op.getOpcode()) {
5970 default: assert(0 && "Should not custom lower this!");
Dale Johannesenbc187662008-08-28 02:44:49 +00005971 case ISD::ATOMIC_CMP_SWAP_8: return LowerCMP_SWAP(Op,DAG);
5972 case ISD::ATOMIC_CMP_SWAP_16: return LowerCMP_SWAP(Op,DAG);
5973 case ISD::ATOMIC_CMP_SWAP_32: return LowerCMP_SWAP(Op,DAG);
5974 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005975 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5976 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5977 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5978 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5979 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5980 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5981 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5982 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5983 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5984 case ISD::SHL_PARTS:
5985 case ISD::SRA_PARTS:
5986 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5987 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5988 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5989 case ISD::FABS: return LowerFABS(Op, DAG);
5990 case ISD::FNEG: return LowerFNEG(Op, DAG);
5991 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005992 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005993 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005994 case ISD::SELECT: return LowerSELECT(Op, DAG);
5995 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005996 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5997 case ISD::CALL: return LowerCALL(Op, DAG);
5998 case ISD::RET: return LowerRET(Op, DAG);
5999 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006000 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006001 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006002 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6003 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6004 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6005 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6006 case ISD::FRAME_TO_ARGS_OFFSET:
6007 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6008 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6009 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006010 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006011 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006012 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6013 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006014
6015 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6016 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006017 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006018 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006019}
6020
Duncan Sandsac496a12008-07-04 11:47:58 +00006021/// ReplaceNodeResults - Replace a node with an illegal result type
6022/// with a new node built out of custom code.
6023SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006024 switch (N->getOpcode()) {
6025 default: assert(0 && "Should not custom lower this!");
6026 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6027 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006028 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
6029 case ISD::ATOMIC_LOAD_SUB_8: return ExpandATOMIC_LOAD_SUB(N,DAG);
6030 case ISD::ATOMIC_LOAD_SUB_16: return ExpandATOMIC_LOAD_SUB(N,DAG);
6031 case ISD::ATOMIC_LOAD_SUB_32: return ExpandATOMIC_LOAD_SUB(N,DAG);
6032 case ISD::ATOMIC_LOAD_SUB_64: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006033 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006034}
6035
6036const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6037 switch (Opcode) {
6038 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006039 case X86ISD::BSF: return "X86ISD::BSF";
6040 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006041 case X86ISD::SHLD: return "X86ISD::SHLD";
6042 case X86ISD::SHRD: return "X86ISD::SHRD";
6043 case X86ISD::FAND: return "X86ISD::FAND";
6044 case X86ISD::FOR: return "X86ISD::FOR";
6045 case X86ISD::FXOR: return "X86ISD::FXOR";
6046 case X86ISD::FSRL: return "X86ISD::FSRL";
6047 case X86ISD::FILD: return "X86ISD::FILD";
6048 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6049 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6050 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6051 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6052 case X86ISD::FLD: return "X86ISD::FLD";
6053 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006054 case X86ISD::CALL: return "X86ISD::CALL";
6055 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6056 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6057 case X86ISD::CMP: return "X86ISD::CMP";
6058 case X86ISD::COMI: return "X86ISD::COMI";
6059 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6060 case X86ISD::SETCC: return "X86ISD::SETCC";
6061 case X86ISD::CMOV: return "X86ISD::CMOV";
6062 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6063 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6064 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6065 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006066 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6067 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006068 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006069 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006070 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6071 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006072 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6073 case X86ISD::FMAX: return "X86ISD::FMAX";
6074 case X86ISD::FMIN: return "X86ISD::FMIN";
6075 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6076 case X86ISD::FRCP: return "X86ISD::FRCP";
6077 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6078 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6079 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006080 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006081 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006082 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6083 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006084 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6085 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006086 case X86ISD::VSHL: return "X86ISD::VSHL";
6087 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006088 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6089 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6090 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6091 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6092 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6093 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6094 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6095 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6096 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6097 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006098 }
6099}
6100
6101// isLegalAddressingMode - Return true if the addressing mode represented
6102// by AM is legal for this target, for a load/store of the specified type.
6103bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6104 const Type *Ty) const {
6105 // X86 supports extremely general addressing modes.
6106
6107 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6108 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6109 return false;
6110
6111 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006112 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006113 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6114 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006115
6116 // X86-64 only supports addr of globals in small code model.
6117 if (Subtarget->is64Bit()) {
6118 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6119 return false;
6120 // If lower 4G is not available, then we must use rip-relative addressing.
6121 if (AM.BaseOffs || AM.Scale > 1)
6122 return false;
6123 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006124 }
6125
6126 switch (AM.Scale) {
6127 case 0:
6128 case 1:
6129 case 2:
6130 case 4:
6131 case 8:
6132 // These scales always work.
6133 break;
6134 case 3:
6135 case 5:
6136 case 9:
6137 // These scales are formed with basereg+scalereg. Only accept if there is
6138 // no basereg yet.
6139 if (AM.HasBaseReg)
6140 return false;
6141 break;
6142 default: // Other stuff never works.
6143 return false;
6144 }
6145
6146 return true;
6147}
6148
6149
Evan Cheng27a820a2007-10-26 01:56:11 +00006150bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6151 if (!Ty1->isInteger() || !Ty2->isInteger())
6152 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006153 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6154 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006155 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006156 return false;
6157 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006158}
6159
Duncan Sands92c43912008-06-06 12:08:01 +00006160bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6161 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006162 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006163 unsigned NumBits1 = VT1.getSizeInBits();
6164 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006165 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006166 return false;
6167 return Subtarget->is64Bit() || NumBits1 < 64;
6168}
Evan Cheng27a820a2007-10-26 01:56:11 +00006169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006170/// isShuffleMaskLegal - Targets can use this to indicate that they only
6171/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6172/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6173/// are assumed to be legal.
6174bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006175X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006176 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006177 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006178 return (Mask.getNode()->getNumOperands() <= 4 ||
6179 isIdentityMask(Mask.getNode()) ||
6180 isIdentityMask(Mask.getNode(), true) ||
6181 isSplatMask(Mask.getNode()) ||
6182 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6183 X86::isUNPCKLMask(Mask.getNode()) ||
6184 X86::isUNPCKHMask(Mask.getNode()) ||
6185 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6186 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006187}
6188
Dan Gohman48d5f062008-04-09 20:09:42 +00006189bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006190X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006191 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006192 unsigned NumElts = BVOps.size();
6193 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006194 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006195 if (NumElts == 2) return true;
6196 if (NumElts == 4) {
6197 return (isMOVLMask(&BVOps[0], 4) ||
6198 isCommutedMOVL(&BVOps[0], 4, true) ||
6199 isSHUFPMask(&BVOps[0], 4) ||
6200 isCommutedSHUFP(&BVOps[0], 4));
6201 }
6202 return false;
6203}
6204
6205//===----------------------------------------------------------------------===//
6206// X86 Scheduler Hooks
6207//===----------------------------------------------------------------------===//
6208
Mon P Wang078a62d2008-05-05 19:05:59 +00006209// private utility function
6210MachineBasicBlock *
6211X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6212 MachineBasicBlock *MBB,
6213 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006214 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006215 unsigned LoadOpc,
6216 unsigned CXchgOpc,
6217 unsigned copyOpc,
6218 unsigned notOpc,
6219 unsigned EAXreg,
6220 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006221 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006222 // For the atomic bitwise operator, we generate
6223 // thisMBB:
6224 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006225 // ld t1 = [bitinstr.addr]
6226 // op t2 = t1, [bitinstr.val]
6227 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006228 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6229 // bz newMBB
6230 // fallthrough -->nextMBB
6231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6232 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006233 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006234 ++MBBIter;
6235
6236 /// First build the CFG
6237 MachineFunction *F = MBB->getParent();
6238 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006239 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6240 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6241 F->insert(MBBIter, newMBB);
6242 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006243
6244 // Move all successors to thisMBB to nextMBB
6245 nextMBB->transferSuccessors(thisMBB);
6246
6247 // Update thisMBB to fall through to newMBB
6248 thisMBB->addSuccessor(newMBB);
6249
6250 // newMBB jumps to itself and fall through to nextMBB
6251 newMBB->addSuccessor(nextMBB);
6252 newMBB->addSuccessor(newMBB);
6253
6254 // Insert instructions into newMBB based on incoming instruction
6255 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6256 MachineOperand& destOper = bInstr->getOperand(0);
6257 MachineOperand* argOpers[6];
6258 int numArgs = bInstr->getNumOperands() - 1;
6259 for (int i=0; i < numArgs; ++i)
6260 argOpers[i] = &bInstr->getOperand(i+1);
6261
6262 // x86 address has 4 operands: base, index, scale, and displacement
6263 int lastAddrIndx = 3; // [0,3]
6264 int valArgIndx = 4;
6265
Dale Johannesend20e4452008-08-19 18:47:28 +00006266 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6267 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006268 for (int i=0; i <= lastAddrIndx; ++i)
6269 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006270
Dale Johannesend20e4452008-08-19 18:47:28 +00006271 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006272 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006273 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006274 }
6275 else
6276 tt = t1;
6277
Dale Johannesend20e4452008-08-19 18:47:28 +00006278 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Mon P Wang078a62d2008-05-05 19:05:59 +00006279 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6280 && "invalid operand");
6281 if (argOpers[valArgIndx]->isReg())
6282 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6283 else
6284 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006285 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006286 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006287
Dale Johannesend20e4452008-08-19 18:47:28 +00006288 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006289 MIB.addReg(t1);
6290
Dale Johannesend20e4452008-08-19 18:47:28 +00006291 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006292 for (int i=0; i <= lastAddrIndx; ++i)
6293 (*MIB).addOperand(*argOpers[i]);
6294 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006295 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6296 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6297
Dale Johannesend20e4452008-08-19 18:47:28 +00006298 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6299 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006300
6301 // insert branch
6302 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6303
Dan Gohman221a4372008-07-07 23:14:23 +00006304 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006305 return nextMBB;
6306}
6307
6308// private utility function
6309MachineBasicBlock *
6310X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6311 MachineBasicBlock *MBB,
6312 unsigned cmovOpc) {
6313 // For the atomic min/max operator, we generate
6314 // thisMBB:
6315 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006316 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006317 // mov t2 = [min/max.val]
6318 // cmp t1, t2
6319 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006320 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006321 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6322 // bz newMBB
6323 // fallthrough -->nextMBB
6324 //
6325 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6326 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006327 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006328 ++MBBIter;
6329
6330 /// First build the CFG
6331 MachineFunction *F = MBB->getParent();
6332 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006333 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6334 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6335 F->insert(MBBIter, newMBB);
6336 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006337
6338 // Move all successors to thisMBB to nextMBB
6339 nextMBB->transferSuccessors(thisMBB);
6340
6341 // Update thisMBB to fall through to newMBB
6342 thisMBB->addSuccessor(newMBB);
6343
6344 // newMBB jumps to newMBB and fall through to nextMBB
6345 newMBB->addSuccessor(nextMBB);
6346 newMBB->addSuccessor(newMBB);
6347
6348 // Insert instructions into newMBB based on incoming instruction
6349 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6350 MachineOperand& destOper = mInstr->getOperand(0);
6351 MachineOperand* argOpers[6];
6352 int numArgs = mInstr->getNumOperands() - 1;
6353 for (int i=0; i < numArgs; ++i)
6354 argOpers[i] = &mInstr->getOperand(i+1);
6355
6356 // x86 address has 4 operands: base, index, scale, and displacement
6357 int lastAddrIndx = 3; // [0,3]
6358 int valArgIndx = 4;
6359
Mon P Wang318b0372008-05-05 22:56:23 +00006360 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6361 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006362 for (int i=0; i <= lastAddrIndx; ++i)
6363 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006364
Mon P Wang078a62d2008-05-05 19:05:59 +00006365 // We only support register and immediate values
6366 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6367 && "invalid operand");
6368
6369 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6370 if (argOpers[valArgIndx]->isReg())
6371 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6372 else
6373 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6374 (*MIB).addOperand(*argOpers[valArgIndx]);
6375
Mon P Wang318b0372008-05-05 22:56:23 +00006376 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6377 MIB.addReg(t1);
6378
Mon P Wang078a62d2008-05-05 19:05:59 +00006379 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6380 MIB.addReg(t1);
6381 MIB.addReg(t2);
6382
6383 // Generate movc
6384 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6385 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6386 MIB.addReg(t2);
6387 MIB.addReg(t1);
6388
6389 // Cmp and exchange if none has modified the memory location
6390 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6391 for (int i=0; i <= lastAddrIndx; ++i)
6392 (*MIB).addOperand(*argOpers[i]);
6393 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006394 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6395 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006396
6397 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6398 MIB.addReg(X86::EAX);
6399
6400 // insert branch
6401 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6402
Dan Gohman221a4372008-07-07 23:14:23 +00006403 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006404 return nextMBB;
6405}
6406
6407
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006408MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006409X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6410 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006411 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6412 switch (MI->getOpcode()) {
6413 default: assert(false && "Unexpected instr type to insert");
6414 case X86::CMOV_FR32:
6415 case X86::CMOV_FR64:
6416 case X86::CMOV_V4F32:
6417 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006418 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006419 // To "insert" a SELECT_CC instruction, we actually have to insert the
6420 // diamond control-flow pattern. The incoming instruction knows the
6421 // destination vreg to set, the condition code register to branch on, the
6422 // true/false values to select between, and a branch opcode to use.
6423 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006424 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006425 ++It;
6426
6427 // thisMBB:
6428 // ...
6429 // TrueVal = ...
6430 // cmpTY ccX, r1, r2
6431 // bCC copy1MBB
6432 // fallthrough --> copy0MBB
6433 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006434 MachineFunction *F = BB->getParent();
6435 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6436 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006437 unsigned Opc =
6438 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6439 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006440 F->insert(It, copy0MBB);
6441 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006442 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006443 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006444 sinkMBB->transferSuccessors(BB);
6445
6446 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006447 BB->addSuccessor(copy0MBB);
6448 BB->addSuccessor(sinkMBB);
6449
6450 // copy0MBB:
6451 // %FalseValue = ...
6452 // # fallthrough to sinkMBB
6453 BB = copy0MBB;
6454
6455 // Update machine-CFG edges
6456 BB->addSuccessor(sinkMBB);
6457
6458 // sinkMBB:
6459 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6460 // ...
6461 BB = sinkMBB;
6462 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6463 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6464 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6465
Dan Gohman221a4372008-07-07 23:14:23 +00006466 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006467 return BB;
6468 }
6469
6470 case X86::FP32_TO_INT16_IN_MEM:
6471 case X86::FP32_TO_INT32_IN_MEM:
6472 case X86::FP32_TO_INT64_IN_MEM:
6473 case X86::FP64_TO_INT16_IN_MEM:
6474 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006475 case X86::FP64_TO_INT64_IN_MEM:
6476 case X86::FP80_TO_INT16_IN_MEM:
6477 case X86::FP80_TO_INT32_IN_MEM:
6478 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006479 // Change the floating point control register to use "round towards zero"
6480 // mode when truncating to an integer value.
6481 MachineFunction *F = BB->getParent();
6482 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6483 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6484
6485 // Load the old value of the high byte of the control word...
6486 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006487 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006488 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6489
6490 // Set the high part to be round to zero...
6491 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6492 .addImm(0xC7F);
6493
6494 // Reload the modified control word now...
6495 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6496
6497 // Restore the memory image of control word to original value
6498 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6499 .addReg(OldCW);
6500
6501 // Get the X86 opcode to use.
6502 unsigned Opc;
6503 switch (MI->getOpcode()) {
6504 default: assert(0 && "illegal opcode!");
6505 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6506 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6507 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6508 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6509 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6510 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006511 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6512 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6513 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006514 }
6515
6516 X86AddressMode AM;
6517 MachineOperand &Op = MI->getOperand(0);
6518 if (Op.isRegister()) {
6519 AM.BaseType = X86AddressMode::RegBase;
6520 AM.Base.Reg = Op.getReg();
6521 } else {
6522 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006523 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006524 }
6525 Op = MI->getOperand(1);
6526 if (Op.isImmediate())
6527 AM.Scale = Op.getImm();
6528 Op = MI->getOperand(2);
6529 if (Op.isImmediate())
6530 AM.IndexReg = Op.getImm();
6531 Op = MI->getOperand(3);
6532 if (Op.isGlobalAddress()) {
6533 AM.GV = Op.getGlobal();
6534 } else {
6535 AM.Disp = Op.getImm();
6536 }
6537 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6538 .addReg(MI->getOperand(4).getReg());
6539
6540 // Reload the original control word now.
6541 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6542
Dan Gohman221a4372008-07-07 23:14:23 +00006543 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006544 return BB;
6545 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006546 case X86::ATOMAND32:
6547 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006548 X86::AND32ri, X86::MOV32rm,
6549 X86::LCMPXCHG32, X86::MOV32rr,
6550 X86::NOT32r, X86::EAX,
6551 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006552 case X86::ATOMOR32:
6553 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006554 X86::OR32ri, X86::MOV32rm,
6555 X86::LCMPXCHG32, X86::MOV32rr,
6556 X86::NOT32r, X86::EAX,
6557 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006558 case X86::ATOMXOR32:
6559 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006560 X86::XOR32ri, X86::MOV32rm,
6561 X86::LCMPXCHG32, X86::MOV32rr,
6562 X86::NOT32r, X86::EAX,
6563 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006564 case X86::ATOMNAND32:
6565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006566 X86::AND32ri, X86::MOV32rm,
6567 X86::LCMPXCHG32, X86::MOV32rr,
6568 X86::NOT32r, X86::EAX,
6569 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006570 case X86::ATOMMIN32:
6571 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6572 case X86::ATOMMAX32:
6573 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6574 case X86::ATOMUMIN32:
6575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6576 case X86::ATOMUMAX32:
6577 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006578
6579 case X86::ATOMAND16:
6580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6581 X86::AND16ri, X86::MOV16rm,
6582 X86::LCMPXCHG16, X86::MOV16rr,
6583 X86::NOT16r, X86::AX,
6584 X86::GR16RegisterClass);
6585 case X86::ATOMOR16:
6586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6587 X86::OR16ri, X86::MOV16rm,
6588 X86::LCMPXCHG16, X86::MOV16rr,
6589 X86::NOT16r, X86::AX,
6590 X86::GR16RegisterClass);
6591 case X86::ATOMXOR16:
6592 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6593 X86::XOR16ri, X86::MOV16rm,
6594 X86::LCMPXCHG16, X86::MOV16rr,
6595 X86::NOT16r, X86::AX,
6596 X86::GR16RegisterClass);
6597 case X86::ATOMNAND16:
6598 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6599 X86::AND16ri, X86::MOV16rm,
6600 X86::LCMPXCHG16, X86::MOV16rr,
6601 X86::NOT16r, X86::AX,
6602 X86::GR16RegisterClass, true);
6603 case X86::ATOMMIN16:
6604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6605 case X86::ATOMMAX16:
6606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6607 case X86::ATOMUMIN16:
6608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6609 case X86::ATOMUMAX16:
6610 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6611
6612 case X86::ATOMAND8:
6613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6614 X86::AND8ri, X86::MOV8rm,
6615 X86::LCMPXCHG8, X86::MOV8rr,
6616 X86::NOT8r, X86::AL,
6617 X86::GR8RegisterClass);
6618 case X86::ATOMOR8:
6619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6620 X86::OR8ri, X86::MOV8rm,
6621 X86::LCMPXCHG8, X86::MOV8rr,
6622 X86::NOT8r, X86::AL,
6623 X86::GR8RegisterClass);
6624 case X86::ATOMXOR8:
6625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6626 X86::XOR8ri, X86::MOV8rm,
6627 X86::LCMPXCHG8, X86::MOV8rr,
6628 X86::NOT8r, X86::AL,
6629 X86::GR8RegisterClass);
6630 case X86::ATOMNAND8:
6631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6632 X86::AND8ri, X86::MOV8rm,
6633 X86::LCMPXCHG8, X86::MOV8rr,
6634 X86::NOT8r, X86::AL,
6635 X86::GR8RegisterClass, true);
6636 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006637 case X86::ATOMAND64:
6638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6639 X86::AND64ri32, X86::MOV64rm,
6640 X86::LCMPXCHG64, X86::MOV64rr,
6641 X86::NOT64r, X86::RAX,
6642 X86::GR64RegisterClass);
6643 case X86::ATOMOR64:
6644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6645 X86::OR64ri32, X86::MOV64rm,
6646 X86::LCMPXCHG64, X86::MOV64rr,
6647 X86::NOT64r, X86::RAX,
6648 X86::GR64RegisterClass);
6649 case X86::ATOMXOR64:
6650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6651 X86::XOR64ri32, X86::MOV64rm,
6652 X86::LCMPXCHG64, X86::MOV64rr,
6653 X86::NOT64r, X86::RAX,
6654 X86::GR64RegisterClass);
6655 case X86::ATOMNAND64:
6656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6657 X86::AND64ri32, X86::MOV64rm,
6658 X86::LCMPXCHG64, X86::MOV64rr,
6659 X86::NOT64r, X86::RAX,
6660 X86::GR64RegisterClass, true);
6661 case X86::ATOMMIN64:
6662 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6663 case X86::ATOMMAX64:
6664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6665 case X86::ATOMUMIN64:
6666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6667 case X86::ATOMUMAX64:
6668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006669 }
6670}
6671
6672//===----------------------------------------------------------------------===//
6673// X86 Optimization Hooks
6674//===----------------------------------------------------------------------===//
6675
Dan Gohman8181bd12008-07-27 21:46:04 +00006676void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006677 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006678 APInt &KnownZero,
6679 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006680 const SelectionDAG &DAG,
6681 unsigned Depth) const {
6682 unsigned Opc = Op.getOpcode();
6683 assert((Opc >= ISD::BUILTIN_OP_END ||
6684 Opc == ISD::INTRINSIC_WO_CHAIN ||
6685 Opc == ISD::INTRINSIC_W_CHAIN ||
6686 Opc == ISD::INTRINSIC_VOID) &&
6687 "Should use MaskedValueIsZero if you don't know whether Op"
6688 " is a target node!");
6689
Dan Gohman1d79e432008-02-13 23:07:24 +00006690 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006691 switch (Opc) {
6692 default: break;
6693 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006694 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6695 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006696 break;
6697 }
6698}
6699
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006700/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006701/// node is a GlobalAddress + offset.
6702bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6703 GlobalValue* &GA, int64_t &Offset) const{
6704 if (N->getOpcode() == X86ISD::Wrapper) {
6705 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006706 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6707 return true;
6708 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006709 }
Evan Chengef7be082008-05-12 19:56:52 +00006710 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006711}
6712
Evan Chengef7be082008-05-12 19:56:52 +00006713static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6714 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006715 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006716 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006717 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006718 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006719 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006720 return false;
6721}
6722
Dan Gohman8181bd12008-07-27 21:46:04 +00006723static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006724 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006725 SDNode *&Base,
6726 SelectionDAG &DAG, MachineFrameInfo *MFI,
6727 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006728 Base = NULL;
6729 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006730 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006731 if (Idx.getOpcode() == ISD::UNDEF) {
6732 if (!Base)
6733 return false;
6734 continue;
6735 }
6736
Dan Gohman8181bd12008-07-27 21:46:04 +00006737 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00006738 if (!Elt.getNode() ||
6739 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006740 return false;
6741 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006742 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00006743 if (Base->getOpcode() == ISD::UNDEF)
6744 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006745 continue;
6746 }
6747 if (Elt.getOpcode() == ISD::UNDEF)
6748 continue;
6749
Gabor Greif1c80d112008-08-28 21:40:38 +00006750 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006751 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006752 return false;
6753 }
6754 return true;
6755}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006756
6757/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6758/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6759/// if the load addresses are consecutive, non-overlapping, and in the right
6760/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006761static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006762 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006763 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006764 MVT VT = N->getValueType(0);
6765 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006766 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006767 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006768 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006769 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6770 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006771 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006772
Dan Gohman11821702007-07-27 17:16:43 +00006773 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00006774 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006775 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006776 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006777 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6778 LD->getSrcValueOffset(), LD->isVolatile(),
6779 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006780}
6781
Evan Chengb6290462008-05-12 23:04:07 +00006782/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006783static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006784 const X86Subtarget *Subtarget,
6785 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006786 unsigned NumOps = N->getNumOperands();
6787
Evan Chenge9b9c672008-05-09 21:53:03 +00006788 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006789 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006790 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006791
Duncan Sands92c43912008-06-06 12:08:01 +00006792 MVT VT = N->getValueType(0);
6793 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006794 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6795 // We are looking for load i64 and zero extend. We want to transform
6796 // it before legalizer has a chance to expand it. Also look for i64
6797 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006798 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006799 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006800 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006801 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006802 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006803
6804 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00006805 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00006806 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006807 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006808 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00006809 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00006810 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006811 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006812 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006813
6814 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006815 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006816
6817 // Load must not be an extload.
6818 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006819 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006820
Evan Chenge9b9c672008-05-09 21:53:03 +00006821 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6822}
6823
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006824/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006825static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006826 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006827 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006828
6829 // If we have SSE[12] support, try to form min/max nodes.
6830 if (Subtarget->hasSSE2() &&
6831 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6832 if (Cond.getOpcode() == ISD::SETCC) {
6833 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006834 SDValue LHS = N->getOperand(1);
6835 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006836 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6837
6838 unsigned Opcode = 0;
6839 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6840 switch (CC) {
6841 default: break;
6842 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6843 case ISD::SETULE:
6844 case ISD::SETLE:
6845 if (!UnsafeFPMath) break;
6846 // FALL THROUGH.
6847 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6848 case ISD::SETLT:
6849 Opcode = X86ISD::FMIN;
6850 break;
6851
6852 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6853 case ISD::SETUGT:
6854 case ISD::SETGT:
6855 if (!UnsafeFPMath) break;
6856 // FALL THROUGH.
6857 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6858 case ISD::SETGE:
6859 Opcode = X86ISD::FMAX;
6860 break;
6861 }
6862 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6863 switch (CC) {
6864 default: break;
6865 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6866 case ISD::SETUGT:
6867 case ISD::SETGT:
6868 if (!UnsafeFPMath) break;
6869 // FALL THROUGH.
6870 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6871 case ISD::SETGE:
6872 Opcode = X86ISD::FMIN;
6873 break;
6874
6875 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6876 case ISD::SETULE:
6877 case ISD::SETLE:
6878 if (!UnsafeFPMath) break;
6879 // FALL THROUGH.
6880 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6881 case ISD::SETLT:
6882 Opcode = X86ISD::FMAX;
6883 break;
6884 }
6885 }
6886
6887 if (Opcode)
6888 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6889 }
6890
6891 }
6892
Dan Gohman8181bd12008-07-27 21:46:04 +00006893 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006894}
6895
Chris Lattnerce84ae42008-02-22 02:09:43 +00006896/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006897static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006898 const X86Subtarget *Subtarget) {
6899 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6900 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006901 // A preferable solution to the general problem is to figure out the right
6902 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006903 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006904 if (St->getValue().getValueType().isVector() &&
6905 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006906 isa<LoadSDNode>(St->getValue()) &&
6907 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6908 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006909 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006910 LoadSDNode *Ld = 0;
6911 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006912 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00006913 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006914 // Must be a store of a load. We currently handle two cases: the load
6915 // is a direct child, and it's under an intervening TokenFactor. It is
6916 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006917 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006918 Ld = cast<LoadSDNode>(St->getChain());
6919 else if (St->getValue().hasOneUse() &&
6920 ChainVal->getOpcode() == ISD::TokenFactor) {
6921 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006922 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006923 TokenFactorIndex = i;
6924 Ld = cast<LoadSDNode>(St->getValue());
6925 } else
6926 Ops.push_back(ChainVal->getOperand(i));
6927 }
6928 }
6929 if (Ld) {
6930 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6931 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006932 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006933 Ld->getBasePtr(), Ld->getSrcValue(),
6934 Ld->getSrcValueOffset(), Ld->isVolatile(),
6935 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006936 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006937 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006938 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006939 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6940 Ops.size());
6941 }
6942 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6943 St->getSrcValue(), St->getSrcValueOffset(),
6944 St->isVolatile(), St->getAlignment());
6945 }
6946
6947 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006948 SDValue LoAddr = Ld->getBasePtr();
6949 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006950 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006951
Dan Gohman8181bd12008-07-27 21:46:04 +00006952 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006953 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6954 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006955 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006956 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6957 Ld->isVolatile(),
6958 MinAlign(Ld->getAlignment(), 4));
6959
Dan Gohman8181bd12008-07-27 21:46:04 +00006960 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006961 if (TokenFactorIndex != -1) {
6962 Ops.push_back(LoLd);
6963 Ops.push_back(HiLd);
6964 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6965 Ops.size());
6966 }
6967
6968 LoAddr = St->getBasePtr();
6969 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006970 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006971
Dan Gohman8181bd12008-07-27 21:46:04 +00006972 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006973 St->getSrcValue(), St->getSrcValueOffset(),
6974 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006975 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00006976 St->getSrcValue(),
6977 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00006978 St->isVolatile(),
6979 MinAlign(St->getAlignment(), 4));
6980 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006981 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006982 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006983 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006984}
6985
Chris Lattner470d5dc2008-01-25 06:14:17 +00006986/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6987/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006988static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006989 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6990 // F[X]OR(0.0, x) -> x
6991 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006992 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6993 if (C->getValueAPF().isPosZero())
6994 return N->getOperand(1);
6995 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6996 if (C->getValueAPF().isPosZero())
6997 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006998 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006999}
7000
7001/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007002static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007003 // FAND(0.0, x) -> 0.0
7004 // FAND(x, 0.0) -> 0.0
7005 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7006 if (C->getValueAPF().isPosZero())
7007 return N->getOperand(0);
7008 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7009 if (C->getValueAPF().isPosZero())
7010 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007011 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007012}
7013
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007014
Dan Gohman8181bd12008-07-27 21:46:04 +00007015SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007016 DAGCombinerInfo &DCI) const {
7017 SelectionDAG &DAG = DCI.DAG;
7018 switch (N->getOpcode()) {
7019 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007020 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7021 case ISD::BUILD_VECTOR:
7022 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007023 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007024 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007025 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007026 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7027 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007028 }
7029
Dan Gohman8181bd12008-07-27 21:46:04 +00007030 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007031}
7032
7033//===----------------------------------------------------------------------===//
7034// X86 Inline Assembly Support
7035//===----------------------------------------------------------------------===//
7036
7037/// getConstraintType - Given a constraint letter, return the type of
7038/// constraint it is for this target.
7039X86TargetLowering::ConstraintType
7040X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7041 if (Constraint.size() == 1) {
7042 switch (Constraint[0]) {
7043 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007044 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007045 case 'r':
7046 case 'R':
7047 case 'l':
7048 case 'q':
7049 case 'Q':
7050 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007051 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007052 case 'Y':
7053 return C_RegisterClass;
7054 default:
7055 break;
7056 }
7057 }
7058 return TargetLowering::getConstraintType(Constraint);
7059}
7060
Dale Johannesene99fc902008-01-29 02:21:21 +00007061/// LowerXConstraint - try to replace an X constraint, which matches anything,
7062/// with another that has more specific requirements based on the type of the
7063/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007064const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007065LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007066 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7067 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007068 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007069 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007070 return "Y";
7071 if (Subtarget->hasSSE1())
7072 return "x";
7073 }
7074
7075 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007076}
7077
Chris Lattnera531abc2007-08-25 00:47:38 +00007078/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7079/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007080void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007081 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007082 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007083 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007084 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007085
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007086 switch (Constraint) {
7087 default: break;
7088 case 'I':
7089 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007090 if (C->getValue() <= 31) {
7091 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7092 break;
7093 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007094 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007095 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007096 case 'N':
7097 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007098 if (C->getValue() <= 255) {
7099 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7100 break;
7101 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007102 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007103 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007104 case 'i': {
7105 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007106 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
7107 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
7108 break;
7109 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007110
7111 // If we are in non-pic codegen mode, we allow the address of a global (with
7112 // an optional displacement) to be used with 'i'.
7113 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7114 int64_t Offset = 0;
7115
7116 // Match either (GA) or (GA+C)
7117 if (GA) {
7118 Offset = GA->getOffset();
7119 } else if (Op.getOpcode() == ISD::ADD) {
7120 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7121 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7122 if (C && GA) {
7123 Offset = GA->getOffset()+C->getValue();
7124 } else {
7125 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7126 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7127 if (C && GA)
7128 Offset = GA->getOffset()+C->getValue();
7129 else
7130 C = 0, GA = 0;
7131 }
7132 }
7133
7134 if (GA) {
7135 // If addressing this global requires a load (e.g. in PIC mode), we can't
7136 // match.
7137 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7138 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007139 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007140
7141 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7142 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007143 Result = Op;
7144 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007145 }
7146
7147 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007148 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007149 }
7150 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007151
Gabor Greif1c80d112008-08-28 21:40:38 +00007152 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007153 Ops.push_back(Result);
7154 return;
7155 }
7156 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007157}
7158
7159std::vector<unsigned> X86TargetLowering::
7160getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007161 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007162 if (Constraint.size() == 1) {
7163 // FIXME: not handling fp-stack yet!
7164 switch (Constraint[0]) { // GCC X86 Constraint Letters
7165 default: break; // Unknown constraint letter
7166 case 'A': // EAX/EDX
7167 if (VT == MVT::i32 || VT == MVT::i64)
7168 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7169 break;
7170 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7171 case 'Q': // Q_REGS
7172 if (VT == MVT::i32)
7173 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7174 else if (VT == MVT::i16)
7175 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7176 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007177 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007178 else if (VT == MVT::i64)
7179 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7180 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007181 }
7182 }
7183
7184 return std::vector<unsigned>();
7185}
7186
7187std::pair<unsigned, const TargetRegisterClass*>
7188X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007189 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007190 // First, see if this is a constraint that directly corresponds to an LLVM
7191 // register class.
7192 if (Constraint.size() == 1) {
7193 // GCC Constraint Letters
7194 switch (Constraint[0]) {
7195 default: break;
7196 case 'r': // GENERAL_REGS
7197 case 'R': // LEGACY_REGS
7198 case 'l': // INDEX_REGS
7199 if (VT == MVT::i64 && Subtarget->is64Bit())
7200 return std::make_pair(0U, X86::GR64RegisterClass);
7201 if (VT == MVT::i32)
7202 return std::make_pair(0U, X86::GR32RegisterClass);
7203 else if (VT == MVT::i16)
7204 return std::make_pair(0U, X86::GR16RegisterClass);
7205 else if (VT == MVT::i8)
7206 return std::make_pair(0U, X86::GR8RegisterClass);
7207 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007208 case 'f': // FP Stack registers.
7209 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7210 // value to the correct fpstack register class.
7211 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7212 return std::make_pair(0U, X86::RFP32RegisterClass);
7213 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7214 return std::make_pair(0U, X86::RFP64RegisterClass);
7215 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007216 case 'y': // MMX_REGS if MMX allowed.
7217 if (!Subtarget->hasMMX()) break;
7218 return std::make_pair(0U, X86::VR64RegisterClass);
7219 break;
7220 case 'Y': // SSE_REGS if SSE2 allowed
7221 if (!Subtarget->hasSSE2()) break;
7222 // FALL THROUGH.
7223 case 'x': // SSE_REGS if SSE1 allowed
7224 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007225
7226 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007227 default: break;
7228 // Scalar SSE types.
7229 case MVT::f32:
7230 case MVT::i32:
7231 return std::make_pair(0U, X86::FR32RegisterClass);
7232 case MVT::f64:
7233 case MVT::i64:
7234 return std::make_pair(0U, X86::FR64RegisterClass);
7235 // Vector types.
7236 case MVT::v16i8:
7237 case MVT::v8i16:
7238 case MVT::v4i32:
7239 case MVT::v2i64:
7240 case MVT::v4f32:
7241 case MVT::v2f64:
7242 return std::make_pair(0U, X86::VR128RegisterClass);
7243 }
7244 break;
7245 }
7246 }
7247
7248 // Use the default implementation in TargetLowering to convert the register
7249 // constraint into a member of a register class.
7250 std::pair<unsigned, const TargetRegisterClass*> Res;
7251 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7252
7253 // Not found as a standard register?
7254 if (Res.second == 0) {
7255 // GCC calls "st(0)" just plain "st".
7256 if (StringsEqualNoCase("{st}", Constraint)) {
7257 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007258 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007259 }
7260
7261 return Res;
7262 }
7263
7264 // Otherwise, check to see if this is a register class of the wrong value
7265 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7266 // turn into {ax},{dx}.
7267 if (Res.second->hasType(VT))
7268 return Res; // Correct type already, nothing to do.
7269
7270 // All of the single-register GCC register classes map their values onto
7271 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7272 // really want an 8-bit or 32-bit register, map to the appropriate register
7273 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007274 if (Res.second == X86::GR16RegisterClass) {
7275 if (VT == MVT::i8) {
7276 unsigned DestReg = 0;
7277 switch (Res.first) {
7278 default: break;
7279 case X86::AX: DestReg = X86::AL; break;
7280 case X86::DX: DestReg = X86::DL; break;
7281 case X86::CX: DestReg = X86::CL; break;
7282 case X86::BX: DestReg = X86::BL; break;
7283 }
7284 if (DestReg) {
7285 Res.first = DestReg;
7286 Res.second = Res.second = X86::GR8RegisterClass;
7287 }
7288 } else if (VT == MVT::i32) {
7289 unsigned DestReg = 0;
7290 switch (Res.first) {
7291 default: break;
7292 case X86::AX: DestReg = X86::EAX; break;
7293 case X86::DX: DestReg = X86::EDX; break;
7294 case X86::CX: DestReg = X86::ECX; break;
7295 case X86::BX: DestReg = X86::EBX; break;
7296 case X86::SI: DestReg = X86::ESI; break;
7297 case X86::DI: DestReg = X86::EDI; break;
7298 case X86::BP: DestReg = X86::EBP; break;
7299 case X86::SP: DestReg = X86::ESP; break;
7300 }
7301 if (DestReg) {
7302 Res.first = DestReg;
7303 Res.second = Res.second = X86::GR32RegisterClass;
7304 }
7305 } else if (VT == MVT::i64) {
7306 unsigned DestReg = 0;
7307 switch (Res.first) {
7308 default: break;
7309 case X86::AX: DestReg = X86::RAX; break;
7310 case X86::DX: DestReg = X86::RDX; break;
7311 case X86::CX: DestReg = X86::RCX; break;
7312 case X86::BX: DestReg = X86::RBX; break;
7313 case X86::SI: DestReg = X86::RSI; break;
7314 case X86::DI: DestReg = X86::RDI; break;
7315 case X86::BP: DestReg = X86::RBP; break;
7316 case X86::SP: DestReg = X86::RSP; break;
7317 }
7318 if (DestReg) {
7319 Res.first = DestReg;
7320 Res.second = Res.second = X86::GR64RegisterClass;
7321 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007322 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007323 } else if (Res.second == X86::FR32RegisterClass ||
7324 Res.second == X86::FR64RegisterClass ||
7325 Res.second == X86::VR128RegisterClass) {
7326 // Handle references to XMM physical registers that got mapped into the
7327 // wrong class. This can happen with constraints like {xmm0} where the
7328 // target independent register mapper will just pick the first match it can
7329 // find, ignoring the required type.
7330 if (VT == MVT::f32)
7331 Res.second = X86::FR32RegisterClass;
7332 else if (VT == MVT::f64)
7333 Res.second = X86::FR64RegisterClass;
7334 else if (X86::VR128RegisterClass->hasType(VT))
7335 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007336 }
7337
7338 return Res;
7339}