blob: a180cb6f606f1fb2e3f75a846385c78499a0dbcb [file] [log] [blame]
Chris Lattner035dfbe2002-08-09 20:08:06 +00001//===-- SparcInternals.h ----------------------------------------*- C++ -*-===//
Vikram S. Adve7f37fe52001-11-08 04:55:13 +00002//
Chris Lattner035dfbe2002-08-09 20:08:06 +00003// This file defines stuff that is to be private to the Sparc backend, but is
4// shared among different portions of the backend.
5//
6//===----------------------------------------------------------------------===//
Chris Lattnerc6495ee2001-09-14 03:56:45 +00007
8#ifndef SPARC_INTERNALS_H
9#define SPARC_INTERNALS_H
10
Misha Brukmane9d88382003-05-24 00:09:50 +000011#include "llvm/CodeGen/MachineInstrBuilder.h"
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +000012#include "llvm/Target/TargetMachine.h"
Chris Lattnerd0f166a2002-12-29 03:13:05 +000013#include "llvm/Target/TargetSchedInfo.h"
Chris Lattner8bd66e62002-12-28 21:00:25 +000014#include "llvm/Target/TargetFrameInfo.h"
Chris Lattnerdde12622002-12-29 02:50:33 +000015#include "llvm/Target/TargetCacheInfo.h"
Chris Lattnerd0f166a2002-12-29 03:13:05 +000016#include "llvm/Target/TargetRegInfo.h"
Chris Lattnerdde12622002-12-29 02:50:33 +000017#include "llvm/Target/TargetOptInfo.h"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000018#include "llvm/Type.h"
Misha Brukmane9d88382003-05-24 00:09:50 +000019#include "SparcRegClassInfo.h"
Chris Lattner46cbff62001-09-14 16:56:32 +000020#include <sys/types.h>
Chris Lattnerc6495ee2001-09-14 03:56:45 +000021
Chris Lattner4387e312002-02-03 23:42:19 +000022class LiveRange;
Chris Lattnerf6e0e282001-09-14 04:32:55 +000023class UltraSparc;
Chris Lattner4387e312002-02-03 23:42:19 +000024class PhyRegAlloc;
Chris Lattner9aa697b2002-04-09 05:16:36 +000025class Pass;
Chris Lattner4387e312002-02-03 23:42:19 +000026
Chris Lattnerc6495ee2001-09-14 03:56:45 +000027enum SparcInstrSchedClass {
28 SPARC_NONE, /* Instructions with no scheduling restrictions */
29 SPARC_IEUN, /* Integer class that can use IEU0 or IEU1 */
30 SPARC_IEU0, /* Integer class IEU0 */
31 SPARC_IEU1, /* Integer class IEU1 */
32 SPARC_FPM, /* FP Multiply or Divide instructions */
33 SPARC_FPA, /* All other FP instructions */
34 SPARC_CTI, /* Control-transfer instructions */
35 SPARC_LD, /* Load instructions */
36 SPARC_ST, /* Store instructions */
37 SPARC_SINGLE, /* Instructions that must issue by themselves */
38
39 SPARC_INV, /* This should stay at the end for the next value */
40 SPARC_NUM_SCHED_CLASSES = SPARC_INV
41};
42
Chris Lattnerc6495ee2001-09-14 03:56:45 +000043
44//---------------------------------------------------------------------------
45// enum SparcMachineOpCode.
Chris Lattner3501fea2003-01-14 22:00:31 +000046// const TargetInstrDescriptor SparcMachineInstrDesc[]
Chris Lattnerc6495ee2001-09-14 03:56:45 +000047//
48// Purpose:
49// Description of UltraSparc machine instructions.
50//
51//---------------------------------------------------------------------------
52
Misha Brukmana98cd452003-05-20 20:32:24 +000053namespace V9 {
54 enum SparcMachineOpCode {
Chris Lattner9a3d63b2001-09-19 15:56:23 +000055#define I(ENUM, OPCODESTRING, NUMOPERANDS, RESULTPOS, MAXIMM, IMMSE, \
56 NUMDELAYSLOTS, LATENCY, SCHEDCLASS, INSTFLAGS) \
57 ENUM,
58#include "SparcInstr.def"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000059
Misha Brukmana98cd452003-05-20 20:32:24 +000060 // End-of-array marker
61 INVALID_OPCODE,
62 NUM_REAL_OPCODES = PHI, // number of valid opcodes
63 NUM_TOTAL_OPCODES = INVALID_OPCODE
64 };
65}
Chris Lattnerc6495ee2001-09-14 03:56:45 +000066
Chris Lattnerc6495ee2001-09-14 03:56:45 +000067
Chris Lattner9a3d63b2001-09-19 15:56:23 +000068// Array of machine instruction descriptions...
Chris Lattner3501fea2003-01-14 22:00:31 +000069extern const TargetInstrDescriptor SparcMachineInstrDesc[];
Chris Lattnerc6495ee2001-09-14 03:56:45 +000070
71
72//---------------------------------------------------------------------------
73// class UltraSparcInstrInfo
74//
75// Purpose:
76// Information about individual instructions.
77// Most information is stored in the SparcMachineInstrDesc array above.
78// Other information is computed on demand, and most such functions
Chris Lattner3501fea2003-01-14 22:00:31 +000079// default to member functions in base class TargetInstrInfo.
Chris Lattnerc6495ee2001-09-14 03:56:45 +000080//---------------------------------------------------------------------------
81
Chris Lattner3501fea2003-01-14 22:00:31 +000082struct UltraSparcInstrInfo : public TargetInstrInfo {
Chris Lattner047bbaf2002-10-29 15:45:20 +000083 UltraSparcInstrInfo();
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000084
85 //
Vikram S. Advedd558992002-03-18 03:02:42 +000086 // All immediate constants are in position 1 except the
Vikram S. Advee1f72802002-09-16 15:39:26 +000087 // store instructions and SETxx.
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000088 //
Vikram S. Advedd558992002-03-18 03:02:42 +000089 virtual int getImmedConstantPos(MachineOpCode opCode) const {
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000090 bool ignore;
Misha Brukmana98cd452003-05-20 20:32:24 +000091 if (this->maxImmedConstant(opCode, ignore) != 0) {
92 // 1st store opcode
Misha Brukman3c4cf152003-05-27 22:44:44 +000093 assert(! this->isStore((MachineOpCode) V9::STBr - 1));
Misha Brukmana98cd452003-05-20 20:32:24 +000094 // last store opcode
Misha Brukman3c4cf152003-05-27 22:44:44 +000095 assert(! this->isStore((MachineOpCode) V9::STXFSRi + 1));
Misha Brukmana98cd452003-05-20 20:32:24 +000096
97 if (opCode == V9::SETSW || opCode == V9::SETUW ||
98 opCode == V9::SETX || opCode == V9::SETHI)
99 return 0;
Misha Brukman3c4cf152003-05-27 22:44:44 +0000100 if (opCode >= V9::STBr && opCode <= V9::STXFSRi)
Misha Brukmana98cd452003-05-20 20:32:24 +0000101 return 2;
102 return 1;
103 }
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +0000104 else
105 return -1;
106 }
Misha Brukmane9d88382003-05-24 00:09:50 +0000107
108 /// createNOPinstr - returns the target's implementation of NOP, which is
109 /// usually a pseudo-instruction, implemented by a degenerate version of
Misha Brukman79caf1f2003-05-27 22:01:10 +0000110 /// another instruction, e.g. X86: xchg ax, ax; SparcV9: sethi 0, g0
Misha Brukmane9d88382003-05-24 00:09:50 +0000111 ///
112 MachineInstr* createNOPinstr() const {
Misha Brukman79caf1f2003-05-27 22:01:10 +0000113 return BuildMI(V9::SETHI, 2).addZImm(0).addReg(SparcIntRegClass::g0);
Misha Brukmane9d88382003-05-24 00:09:50 +0000114 }
115
Misha Brukman12745c52003-05-24 01:08:43 +0000116 /// isNOPinstr - not having a special NOP opcode, we need to know if a given
117 /// instruction is interpreted as an `official' NOP instr, i.e., there may be
118 /// more than one way to `do nothing' but only one canonical way to slack off.
Misha Brukmane9d88382003-05-24 00:09:50 +0000119 ///
120 bool isNOPinstr(const MachineInstr &MI) const {
121 // Make sure the instruction is EXACTLY `sethi g0, 0'
122 if (MI.getOpcode() == V9::SETHI && MI.getNumOperands() == 2) {
123 const MachineOperand &op0 = MI.getOperand(0), &op1 = MI.getOperand(1);
Misha Brukman79caf1f2003-05-27 22:01:10 +0000124 if (op0.isImmediate() && op0.getImmedValue() == 0 &&
125 op1.isMachineRegister() &&
126 op1.getMachineRegNum() == SparcIntRegClass::g0)
Misha Brukmane9d88382003-05-24 00:09:50 +0000127 {
128 return true;
129 }
130 }
131 return false;
132 }
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000133
Misha Brukmana98cd452003-05-20 20:32:24 +0000134 virtual bool hasResultInterlock(MachineOpCode opCode) const
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000135 {
136 // All UltraSPARC instructions have interlocks (note that delay slots
137 // are not considered here).
138 // However, instructions that use the result of an FCMP produce a
139 // 9-cycle stall if they are issued less than 3 cycles after the FCMP.
140 // Force the compiler to insert a software interlock (i.e., gap of
141 // 2 other groups, including NOPs if necessary).
Misha Brukmana98cd452003-05-20 20:32:24 +0000142 return (opCode == V9::FCMPS || opCode == V9::FCMPD || opCode == V9::FCMPQ);
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000143 }
144
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000145 //-------------------------------------------------------------------------
Vikram S. Advee1f72802002-09-16 15:39:26 +0000146 // Queries about representation of LLVM quantities (e.g., constants)
147 //-------------------------------------------------------------------------
148
149 virtual bool ConstantMayNotFitInImmedField(const Constant* CV,
150 const Instruction* I) const;
151
152 //-------------------------------------------------------------------------
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000153 // Code generation support for creating individual machine instructions
154 //-------------------------------------------------------------------------
Vikram S. Adved55697c2002-09-20 00:52:09 +0000155
156 // Get certain common op codes for the current target. This and all the
157 // Create* methods below should be moved to a machine code generation class
158 //
Misha Brukmana98cd452003-05-20 20:32:24 +0000159 virtual MachineOpCode getNOPOpCode() const { return V9::NOP; }
Vikram S. Adved55697c2002-09-20 00:52:09 +0000160
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000161 // Create an instruction sequence to put the constant `val' into
Vikram S. Adve242a8082002-05-19 15:25:51 +0000162 // the virtual register `dest'. `val' may be a Constant or a
163 // GlobalValue, viz., the constant address of a global variable or function.
164 // The generated instructions are returned in `mvec'.
165 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
166 // Any stack space required is allocated via mcff.
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000167 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000168 virtual void CreateCodeToLoadConst(const TargetMachine& target,
169 Function* F,
Vikram S. Advedd558992002-03-18 03:02:42 +0000170 Value* val,
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000171 Instruction* dest,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000172 std::vector<MachineInstr*>& mvec,
173 MachineCodeForInstruction& mcfi) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000174
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000175 // Create an instruction sequence to copy an integer value `val'
176 // to a floating point value `dest' by copying to memory and back.
177 // val must be an integral type. dest must be a Float or Double.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000178 // The generated instructions are returned in `mvec'.
179 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
180 // Any stack space required is allocated via mcff.
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000181 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000182 virtual void CreateCodeToCopyIntToFloat(const TargetMachine& target,
183 Function* F,
184 Value* val,
185 Instruction* dest,
186 std::vector<MachineInstr*>& mvec,
187 MachineCodeForInstruction& mcfi) const;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000188
189 // Similarly, create an instruction sequence to copy an FP value
190 // `val' to an integer value `dest' by copying to memory and back.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000191 // The generated instructions are returned in `mvec'.
192 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
193 // Any stack space required is allocated via mcff.
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000194 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000195 virtual void CreateCodeToCopyFloatToInt(const TargetMachine& target,
196 Function* F,
197 Value* val,
198 Instruction* dest,
199 std::vector<MachineInstr*>& mvec,
200 MachineCodeForInstruction& mcfi) const;
201
202 // Create instruction(s) to copy src to dest, for arbitrary types
203 // The generated instructions are returned in `mvec'.
204 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
205 // Any stack space required is allocated via mcff.
206 //
Vikram S. Advedd558992002-03-18 03:02:42 +0000207 virtual void CreateCopyInstructionsByType(const TargetMachine& target,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000208 Function* F,
209 Value* src,
210 Instruction* dest,
211 std::vector<MachineInstr*>& mvec,
212 MachineCodeForInstruction& mcfi) const;
213
214 // Create instruction sequence to produce a sign-extended register value
215 // from an arbitrary sized value (sized in bits, not bytes).
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000216 // The generated instructions are appended to `mvec'.
217 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000218 // Any stack space required is allocated via mcff.
219 //
220 virtual void CreateSignExtensionInstructions(const TargetMachine& target,
221 Function* F,
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000222 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000223 Value* destVal,
224 unsigned int numLowBits,
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000225 std::vector<MachineInstr*>& mvec,
226 MachineCodeForInstruction& mcfi) const;
227
228 // Create instruction sequence to produce a zero-extended register value
229 // from an arbitrary sized value (sized in bits, not bytes).
230 // The generated instructions are appended to `mvec'.
231 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
232 // Any stack space required is allocated via mcff.
233 //
234 virtual void CreateZeroExtensionInstructions(const TargetMachine& target,
235 Function* F,
236 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000237 Value* destVal,
238 unsigned int numLowBits,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000239 std::vector<MachineInstr*>& mvec,
240 MachineCodeForInstruction& mcfi) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000241};
242
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000243
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000244//----------------------------------------------------------------------------
245// class UltraSparcRegInfo
246//
Chris Lattnerd0f166a2002-12-29 03:13:05 +0000247// This class implements the virtual class TargetRegInfo for Sparc.
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000248//
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000249//----------------------------------------------------------------------------
250
Chris Lattnerd0f166a2002-12-29 03:13:05 +0000251class UltraSparcRegInfo : public TargetRegInfo {
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000252 // The actual register classes in the Sparc
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000253 //
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000254 enum RegClassIDs {
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000255 IntRegClassID, // Integer
256 FloatRegClassID, // Float (both single/double)
257 IntCCRegClassID, // Int Condition Code
Vikram S. Adve78a4f232003-05-27 00:02:22 +0000258 FloatCCRegClassID, // Float Condition code
259 SpecialRegClassID // Special (unallocated) registers
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000260 };
261
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000262 // **** WARNING: If the above enum order is changed, also modify
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000263 // getRegisterClassOfValue method below since it assumes this particular
264 // order for efficiency.
265
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000266
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000267 // Number of registers used for passing int args (usually 6: %o0 - %o5)
268 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000269 unsigned const NumOfIntArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000270
271 // Number of registers used for passing float args (usually 32: %f0 - %f31)
272 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000273 unsigned const NumOfFloatArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000274
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000275 // ======================== Private Methods =============================
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000276
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000277 // The following methods are used to color special live ranges (e.g.
Chris Lattnerf57b8452002-04-27 06:56:12 +0000278 // function args and return values etc.) with specific hardware registers
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000279 // as required. See SparcRegInfo.cpp for the implementation.
280 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000281 void suggestReg4RetAddr(MachineInstr *RetMI,
Chris Lattner699683c2002-02-04 05:59:25 +0000282 LiveRangeInfo &LRI) const;
Ruchira Sasankacc3ccac2001-10-15 16:25:28 +0000283
Vikram S. Adve106604e2002-09-28 16:56:59 +0000284 void suggestReg4CallAddr(MachineInstr *CallMI, LiveRangeInfo &LRI) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000285
286 void InitializeOutgoingArg(MachineInstr* CallMI, AddedInstrns *CallAI,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000287 PhyRegAlloc &PRA, LiveRange* LR,
288 unsigned regType, unsigned RegClassID,
289 int UniArgReg, unsigned int argNo,
290 std::vector<MachineInstr *>& AddedInstrnsBefore)
291 const;
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000292
293 // Helper used by the all the getRegType() functions.
Vikram S. Adve78a4f232003-05-27 00:02:22 +0000294 int getRegTypeForClassAndType(unsigned regClassID, const Type* type) const;
Ruchira Sasanka3839e6e2001-11-03 19:59:59 +0000295
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000296 // Used to generate a copy instruction based on the register class of
297 // value.
298 //
Chris Lattner699683c2002-02-04 05:59:25 +0000299 MachineInstr *cpValue2RegMI(Value *Val, unsigned DestReg,
300 int RegType) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000301
302
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000303 // The following 2 methods are used to order the instructions addeed by
Chris Lattnerf57b8452002-04-27 06:56:12 +0000304 // the register allocator in association with function calling. See
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000305 // SparcRegInfo.cpp for more details
306 //
Chris Lattner697954c2002-01-20 22:54:45 +0000307 void moveInst2OrdVec(std::vector<MachineInstr *> &OrdVec,
308 MachineInstr *UnordInst,
309 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000310
Chris Lattner697954c2002-01-20 22:54:45 +0000311 void OrderAddedInstrns(std::vector<MachineInstr *> &UnordVec,
312 std::vector<MachineInstr *> &OrdVec,
313 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000314
Chris Lattner699683c2002-02-04 05:59:25 +0000315public:
Misha Brukmand3d97be2003-05-30 20:12:42 +0000316 // Type of registers available in Sparc. There can be several reg types
317 // in the same class. For instace, the float reg class has Single/Double
318 // types
319 //
320 enum RegTypes {
321 IntRegType,
322 FPSingleRegType,
323 FPDoubleRegType,
324 IntCCRegType,
325 FloatCCRegType,
326 SpecialRegType
327 };
328
Chris Lattner699683c2002-02-04 05:59:25 +0000329 UltraSparcRegInfo(const UltraSparc &tgt);
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000330
Vikram S. Advedd558992002-03-18 03:02:42 +0000331 // To find the register class used for a specified Type
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000332 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000333 unsigned getRegClassIDOfType(const Type *type,
334 bool isCCReg = false) const;
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000335
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000336 // To find the register class to which a specified register belongs
337 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000338 unsigned getRegClassIDOfRegType(int regType) const;
Vikram S. Advedd558992002-03-18 03:02:42 +0000339
Chris Lattner699683c2002-02-04 05:59:25 +0000340 // getZeroRegNum - returns the register that contains always zero this is the
341 // unified register number
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000342 //
Chris Lattner699683c2002-02-04 05:59:25 +0000343 virtual int getZeroRegNum() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000344
Chris Lattner699683c2002-02-04 05:59:25 +0000345 // getCallAddressReg - returns the reg used for pushing the address when a
Chris Lattnerf57b8452002-04-27 06:56:12 +0000346 // function is called. This can be used for other purposes between calls
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000347 //
Chris Lattner699683c2002-02-04 05:59:25 +0000348 unsigned getCallAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000349
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000350 // Returns the register containing the return address.
351 // It should be made sure that this register contains the return
352 // value when a return instruction is reached.
353 //
Chris Lattner699683c2002-02-04 05:59:25 +0000354 unsigned getReturnAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000355
Vikram S. Adve242a8082002-05-19 15:25:51 +0000356 // Number of registers used for passing int args (usually 6: %o0 - %o5)
357 // and float args (usually 32: %f0 - %f31)
358 //
Vikram S. Adve5b1b47b2003-05-25 15:59:47 +0000359 unsigned const getNumOfIntArgRegs() const { return NumOfIntArgRegs; }
360 unsigned const getNumOfFloatArgRegs() const { return NumOfFloatArgRegs; }
Vikram S. Adve242a8082002-05-19 15:25:51 +0000361
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000362 // Compute which register can be used for an argument, if any
363 //
364 int regNumForIntArg(bool inCallee, bool isVarArgsCall,
365 unsigned argNo, unsigned& regClassId) const;
366
367 int regNumForFPArg(unsigned RegType, bool inCallee, bool isVarArgsCall,
368 unsigned argNo, unsigned& regClassId) const;
369
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000370 // The following methods are used to color special live ranges (e.g.
Chris Lattnerf57b8452002-04-27 06:56:12 +0000371 // function args and return values etc.) with specific hardware registers
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000372 // as required. See SparcRegInfo.cpp for the implementation for Sparc.
373 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000374 void suggestRegs4MethodArgs(const Function *Meth,
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000375 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000376
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000377 void suggestRegs4CallArgs(MachineInstr *CallMI,
Vikram S. Adve106604e2002-09-28 16:56:59 +0000378 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000379
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000380 void suggestReg4RetValue(MachineInstr *RetMI,
Chris Lattner697954c2002-01-20 22:54:45 +0000381 LiveRangeInfo& LRI) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000382
Chris Lattnerb7653df2002-04-08 22:03:57 +0000383 void colorMethodArgs(const Function *Meth, LiveRangeInfo &LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000384 AddedInstrns *FirstAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000385
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000386 void colorCallArgs(MachineInstr *CallMI, LiveRangeInfo &LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000387 AddedInstrns *CallAI, PhyRegAlloc &PRA,
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000388 const BasicBlock *BB) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000389
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000390 void colorRetValue(MachineInstr *RetI, LiveRangeInfo& LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000391 AddedInstrns *RetAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000392
393
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000394 // method used for printing a register for debugging purposes
395 //
Vikram S. Adve78a4f232003-05-27 00:02:22 +0000396 void printReg(const LiveRange *LR) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000397
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000398 // returns the # of bytes of stack space allocated for each register
399 // type. For Sparc, currently we allocate 8 bytes on stack for all
400 // register types. We can optimize this later if necessary to save stack
401 // space (However, should make sure that stack alignment is correct)
402 //
Chris Lattner699683c2002-02-04 05:59:25 +0000403 inline int getSpilledRegSize(int RegType) const {
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000404 return 8;
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000405 }
406
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000407
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000408 // To obtain the return value and the indirect call address (if any)
409 // contained in a CALL machine instruction
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000410 //
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000411 const Value * getCallInstRetVal(const MachineInstr *CallMI) const;
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000412 const Value * getCallInstIndirectAddrVal(const MachineInstr *CallMI) const;
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000413
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000414 // The following methods are used to generate "copy" machine instructions
415 // for an architecture.
416 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000417 // The function regTypeNeedsScratchReg() can be used to check whether a
418 // scratch register is needed to copy a register of type `regType' to
419 // or from memory. If so, such a scratch register can be provided by
420 // the caller (e.g., if it knows which regsiters are free); otherwise
421 // an arbitrary one will be chosen and spilled by the copy instructions.
422 //
423 bool regTypeNeedsScratchReg(int RegType,
424 int& scratchRegClassId) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000425
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000426 void cpReg2RegMI(std::vector<MachineInstr*>& mvec,
427 unsigned SrcReg, unsigned DestReg,
428 int RegType) const;
429
430 void cpReg2MemMI(std::vector<MachineInstr*>& mvec,
431 unsigned SrcReg, unsigned DestPtrReg,
432 int Offset, int RegType, int scratchReg = -1) const;
433
434 void cpMem2RegMI(std::vector<MachineInstr*>& mvec,
435 unsigned SrcPtrReg, int Offset, unsigned DestReg,
436 int RegType, int scratchReg = -1) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000437
Vikram S. Adve242a8082002-05-19 15:25:51 +0000438 void cpValue2Value(Value *Src, Value *Dest,
Anand Shuklacfb22d32002-06-25 20:55:50 +0000439 std::vector<MachineInstr*>& mvec) const;
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000440
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000441 // To see whether a register is a volatile (i.e., whehter it must be
442 // preserved acorss calls)
443 //
Chris Lattner699683c2002-02-04 05:59:25 +0000444 inline bool isRegVolatile(int RegClassID, int Reg) const {
445 return MachineRegClassArr[RegClassID]->isRegVolatile(Reg);
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000446 }
447
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000448 // Get the register type for a register identified different ways.
449 int getRegType(const Type* type) const;
450 int getRegType(const LiveRange *LR) const;
451 int getRegType(int unifiedRegNum) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000452
Chris Lattner699683c2002-02-04 05:59:25 +0000453 virtual unsigned getFramePointer() const;
454 virtual unsigned getStackPointer() const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000455
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000456 // This method inserts the caller saving code for call instructions
457 //
Anand Shukla24787fa2002-07-11 00:16:28 +0000458 void insertCallerSavingCode(std::vector<MachineInstr*>& instrnsBefore,
459 std::vector<MachineInstr*>& instrnsAfter,
Vikram S. Adve6a49a1e2002-07-10 21:42:42 +0000460 MachineInstr *MInst,
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000461 const BasicBlock *BB, PhyRegAlloc &PRA ) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000462};
463
464
465
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000466
467//---------------------------------------------------------------------------
468// class UltraSparcSchedInfo
469//
470// Purpose:
471// Interface to instruction scheduling information for UltraSPARC.
472// The parameter values above are based on UltraSPARC IIi.
473//---------------------------------------------------------------------------
474
475
Chris Lattnerd0f166a2002-12-29 03:13:05 +0000476class UltraSparcSchedInfo: public TargetSchedInfo {
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000477public:
Chris Lattner699683c2002-02-04 05:59:25 +0000478 UltraSparcSchedInfo(const TargetMachine &tgt);
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000479protected:
Chris Lattner699683c2002-02-04 05:59:25 +0000480 virtual void initializeResources();
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000481};
482
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000483
484//---------------------------------------------------------------------------
Vikram S. Advec1521632001-10-22 13:31:53 +0000485// class UltraSparcFrameInfo
486//
487// Purpose:
488// Interface to stack frame layout info for the UltraSPARC.
Vikram S. Adve00521d72001-11-12 23:26:35 +0000489// Starting offsets for each area of the stack frame are aligned at
490// a multiple of getStackFrameSizeAlignment().
Vikram S. Advec1521632001-10-22 13:31:53 +0000491//---------------------------------------------------------------------------
492
Chris Lattnerda62ac62002-12-28 20:20:24 +0000493class UltraSparcFrameInfo: public TargetFrameInfo {
494 const TargetMachine &target;
Vikram S. Advec1521632001-10-22 13:31:53 +0000495public:
Chris Lattnerda62ac62002-12-28 20:20:24 +0000496 UltraSparcFrameInfo(const TargetMachine &TM)
497 : TargetFrameInfo(StackGrowsDown, StackFrameSizeAlignment, 0), target(TM) {}
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000498
499public:
Vikram S. Advee1f72802002-09-16 15:39:26 +0000500 // These methods provide constant parameters of the frame layout.
501 //
Chris Lattnerf57b8452002-04-27 06:56:12 +0000502 int getStackFrameSizeAlignment() const { return StackFrameSizeAlignment;}
503 int getMinStackFrameSize() const { return MinStackFrameSize; }
504 int getNumFixedOutgoingArgs() const { return NumFixedOutgoingArgs; }
505 int getSizeOfEachArgOnStack() const { return SizeOfEachArgOnStack; }
506 bool argsOnStackHaveFixedSize() const { return true; }
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000507
Vikram S. Advee1f72802002-09-16 15:39:26 +0000508 // This method adjusts a stack offset to meet alignment rules of target.
509 // The fixed OFFSET (0x7ff) must be subtracted and the result aligned.
510 virtual int adjustAlignment (int unalignedOffset,
511 bool growUp,
512 unsigned int align) const {
513 return unalignedOffset + (growUp? +1:-1)*((unalignedOffset-OFFSET) % align);
514 }
515
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000516 // These methods compute offsets using the frame contents for a
Chris Lattnerf57b8452002-04-27 06:56:12 +0000517 // particular function. The frame contents are obtained from the
518 // MachineCodeInfoForMethod object for the given function.
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000519 //
Misha Brukmanfce11432002-10-28 00:28:31 +0000520 int getFirstIncomingArgOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000521 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000522 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000523 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000524 return FirstIncomingArgOffsetFromFP;
525 }
Misha Brukmanfce11432002-10-28 00:28:31 +0000526 int getFirstOutgoingArgOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000527 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000528 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000529 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000530 return FirstOutgoingArgOffsetFromSP;
531 }
Misha Brukmanfce11432002-10-28 00:28:31 +0000532 int getFirstOptionalOutgoingArgOffset(MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000533 bool& growUp)const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000534 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000535 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000536 return FirstOptionalOutgoingArgOffsetFromSP;
537 }
538
Misha Brukmanfce11432002-10-28 00:28:31 +0000539 int getFirstAutomaticVarOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000540 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000541 int getRegSpillAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000542 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000543 int getTmpAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000544 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000545 int getDynamicAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000546 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000547
548 //
549 // These methods specify the base register used for each stack area
550 // (generally FP or SP)
551 //
552 virtual int getIncomingArgBaseRegNum() const {
553 return (int) target.getRegInfo().getFramePointer();
554 }
555 virtual int getOutgoingArgBaseRegNum() const {
556 return (int) target.getRegInfo().getStackPointer();
557 }
558 virtual int getOptionalOutgoingArgBaseRegNum() const {
559 return (int) target.getRegInfo().getStackPointer();
560 }
561 virtual int getAutomaticVarBaseRegNum() const {
562 return (int) target.getRegInfo().getFramePointer();
563 }
564 virtual int getRegSpillAreaBaseRegNum() const {
565 return (int) target.getRegInfo().getFramePointer();
566 }
567 virtual int getDynamicAreaBaseRegNum() const {
568 return (int) target.getRegInfo().getStackPointer();
569 }
Chris Lattnerda62ac62002-12-28 20:20:24 +0000570
571 virtual int getIncomingArgOffset(MachineFunction& mcInfo,
572 unsigned argNum) const {
573 assert(argsOnStackHaveFixedSize());
574
575 unsigned relativeOffset = argNum * getSizeOfEachArgOnStack();
576 bool growUp; // do args grow up or down
577 int firstArg = getFirstIncomingArgOffset(mcInfo, growUp);
578 return growUp ? firstArg + relativeOffset : firstArg - relativeOffset;
579 }
580
581 virtual int getOutgoingArgOffset(MachineFunction& mcInfo,
582 unsigned argNum) const {
583 assert(argsOnStackHaveFixedSize());
584 //assert(((int) argNum - this->getNumFixedOutgoingArgs())
585 // <= (int) mcInfo.getInfo()->getMaxOptionalNumArgs());
586
587 unsigned relativeOffset = argNum * getSizeOfEachArgOnStack();
588 bool growUp; // do args grow up or down
589 int firstArg = getFirstOutgoingArgOffset(mcInfo, growUp);
590 return growUp ? firstArg + relativeOffset : firstArg - relativeOffset;
591 }
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000592
593private:
Vikram S. Advee1f72802002-09-16 15:39:26 +0000594 /*----------------------------------------------------------------------
595 This diagram shows the stack frame layout used by llc on Sparc V9.
596 Note that only the location of automatic variables, spill area,
597 temporary storage, and dynamically allocated stack area are chosen
598 by us. The rest conform to the Sparc V9 ABI.
599 All stack addresses are offset by OFFSET = 0x7ff (2047).
600
Chris Lattnerda62ac62002-12-28 20:20:24 +0000601 Alignment assumptions and other invariants:
Vikram S. Advee1f72802002-09-16 15:39:26 +0000602 (1) %sp+OFFSET and %fp+OFFSET are always aligned on 16-byte boundary
603 (2) Variables in automatic, spill, temporary, or dynamic regions
604 are aligned according to their size as in all memory accesses.
605 (3) Everything below the dynamically allocated stack area is only used
606 during a call to another function, so it is never needed when
607 the current function is active. This is why space can be allocated
608 dynamically by incrementing %sp any time within the function.
609
610 STACK FRAME LAYOUT:
611
612 ...
613 %fp+OFFSET+176 Optional extra incoming arguments# 1..N
614 %fp+OFFSET+168 Incoming argument #6
615 ... ...
616 %fp+OFFSET+128 Incoming argument #1
617 ... ...
618 ---%fp+OFFSET-0--------Bottom of caller's stack frame--------------------
619 %fp+OFFSET-8 Automatic variables <-- ****TOP OF STACK FRAME****
620 Spill area
621 Temporary storage
622 ...
623
624 %sp+OFFSET+176+8N Bottom of dynamically allocated stack area
625 %sp+OFFSET+168+8N Optional extra outgoing argument# N
626 ... ...
627 %sp+OFFSET+176 Optional extra outgoing argument# 1
628 %sp+OFFSET+168 Outgoing argument #6
629 ... ...
630 %sp+OFFSET+128 Outgoing argument #1
631 %sp+OFFSET+120 Save area for %i7
632 ... ...
633 %sp+OFFSET+0 Save area for %l0 <-- ****BOTTOM OF STACK FRAME****
634
635 *----------------------------------------------------------------------*/
636
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000637 // All stack addresses must be offset by 0x7ff (2047) on Sparc V9.
638 static const int OFFSET = (int) 0x7ff;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000639 static const int StackFrameSizeAlignment = 16;
Vikram S. Advec1521632001-10-22 13:31:53 +0000640 static const int MinStackFrameSize = 176;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000641 static const int NumFixedOutgoingArgs = 6;
642 static const int SizeOfEachArgOnStack = 8;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000643 static const int FirstIncomingArgOffsetFromFP = 128 + OFFSET;
644 static const int FirstOptionalIncomingArgOffsetFromFP = 176 + OFFSET;
Vikram S. Advee1f72802002-09-16 15:39:26 +0000645 static const int StaticAreaOffsetFromFP = 0 + OFFSET;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000646 static const int FirstOutgoingArgOffsetFromSP = 128 + OFFSET;
647 static const int FirstOptionalOutgoingArgOffsetFromSP = 176 + OFFSET;
Vikram S. Advec1521632001-10-22 13:31:53 +0000648};
649
650
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000651//---------------------------------------------------------------------------
652// class UltraSparcCacheInfo
653//
654// Purpose:
655// Interface to cache parameters for the UltraSPARC.
656// Just use defaults for now.
657//---------------------------------------------------------------------------
658
Chris Lattnerdde12622002-12-29 02:50:33 +0000659struct UltraSparcCacheInfo: public TargetCacheInfo {
660 UltraSparcCacheInfo(const TargetMachine &T) : TargetCacheInfo(T) {}
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000661};
662
Vikram S. Advec1521632001-10-22 13:31:53 +0000663
664//---------------------------------------------------------------------------
Vikram S. Adved55697c2002-09-20 00:52:09 +0000665// class UltraSparcOptInfo
666//
667// Purpose:
668// Interface to machine-level optimization routines for the UltraSPARC.
669//---------------------------------------------------------------------------
670
Chris Lattnerdde12622002-12-29 02:50:33 +0000671struct UltraSparcOptInfo: public TargetOptInfo {
672 UltraSparcOptInfo(const TargetMachine &T) : TargetOptInfo(T) {}
Vikram S. Adved55697c2002-09-20 00:52:09 +0000673
674 virtual bool IsUselessCopy (const MachineInstr* MI) const;
675};
676
Misha Brukman79caf1f2003-05-27 22:01:10 +0000677/// createAddRegNumToValuesPass - this pass adds unsigned register numbers to
678/// instructions, since that's not done by the Sparc InstSelector, but that's
679/// how the target-independent register allocator in the JIT likes to see
680/// instructions. This pass enables the usage of the JIT register allocator(s).
681Pass *createAddRegNumToValuesPass();
682
Vikram S. Adved55697c2002-09-20 00:52:09 +0000683//---------------------------------------------------------------------------
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000684// class UltraSparcMachine
685//
686// Purpose:
687// Primary interface to machine description for the UltraSPARC.
688// Primarily just initializes machine-dependent parameters in
689// class TargetMachine, and creates machine-dependent subclasses
Vikram S. Adve339084b2001-09-18 13:04:24 +0000690// for classes such as InstrInfo, SchedInfo and RegInfo.
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000691//---------------------------------------------------------------------------
692
693class UltraSparc : public TargetMachine {
Vikram S. Adve339084b2001-09-18 13:04:24 +0000694 UltraSparcInstrInfo instrInfo;
695 UltraSparcSchedInfo schedInfo;
696 UltraSparcRegInfo regInfo;
Vikram S. Advec1521632001-10-22 13:31:53 +0000697 UltraSparcFrameInfo frameInfo;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000698 UltraSparcCacheInfo cacheInfo;
Vikram S. Adved55697c2002-09-20 00:52:09 +0000699 UltraSparcOptInfo optInfo;
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000700public:
701 UltraSparc();
Vikram S. Adved55697c2002-09-20 00:52:09 +0000702
Chris Lattner3501fea2003-01-14 22:00:31 +0000703 virtual const TargetInstrInfo &getInstrInfo() const { return instrInfo; }
Chris Lattnerd0f166a2002-12-29 03:13:05 +0000704 virtual const TargetSchedInfo &getSchedInfo() const { return schedInfo; }
705 virtual const TargetRegInfo &getRegInfo() const { return regInfo; }
Chris Lattnerda62ac62002-12-28 20:20:24 +0000706 virtual const TargetFrameInfo &getFrameInfo() const { return frameInfo; }
Chris Lattnerdde12622002-12-29 02:50:33 +0000707 virtual const TargetCacheInfo &getCacheInfo() const { return cacheInfo; }
708 virtual const TargetOptInfo &getOptInfo() const { return optInfo; }
Chris Lattner32f600a2001-09-19 13:47:12 +0000709
Chris Lattner63342052002-10-29 21:12:46 +0000710 virtual bool addPassesToEmitAssembly(PassManager &PM, std::ostream &Out);
Misha Brukman79caf1f2003-05-27 22:01:10 +0000711 virtual bool addPassesToJITCompile(PassManager &PM);
712 virtual bool addPassesToEmitMachineCode(PassManager &PM,
713 MachineCodeEmitter &MCE);
Chris Lattner4f946372002-10-28 01:03:43 +0000714
Chris Lattnerc66583e2002-10-29 22:01:44 +0000715 // getPrologEpilogInsertionPass - Inserts prolog/epilog code.
716 Pass* getPrologEpilogInsertionPass();
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000717
Vikram S. Advee1f72802002-09-16 15:39:26 +0000718 // getFunctionAsmPrinterPass - Writes out machine code for a single function
Chris Lattnerc66583e2002-10-29 22:01:44 +0000719 Pass* getFunctionAsmPrinterPass(std::ostream &Out);
Vikram S. Advee1f72802002-09-16 15:39:26 +0000720
721 // getModuleAsmPrinterPass - Writes generated machine code to assembly file.
Chris Lattnerc66583e2002-10-29 22:01:44 +0000722 Pass* getModuleAsmPrinterPass(std::ostream &Out);
Vikram S. Advee1f72802002-09-16 15:39:26 +0000723
724 // getEmitBytecodeToAsmPass - Emits final LLVM bytecode to assembly file.
Chris Lattnerc66583e2002-10-29 22:01:44 +0000725 Pass* getEmitBytecodeToAsmPass(std::ostream &Out);
Chris Lattner6edfcc52002-02-03 07:51:17 +0000726};
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000727
Chris Lattner795ba6c2003-01-15 21:36:50 +0000728int64_t GetConstantValueAsSignedInt(const Value *V, bool &isValidConstant);
729
Chris Lattnerfb4d20b2003-06-16 15:31:09 +0000730Pass *getFunctionInfo(std::ostream &out);
731
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000732#endif