blob: a9b482ae2dbcfef5586a56437447e5872b6cc74d [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000091 : FastISel(funcInfo),
92 TM(funcInfo.MF->getTarget()),
93 TII(*TM.getInstrInfo()),
94 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000095 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000096 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000097 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000098 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000099 }
100
Eric Christophercb592292010-08-20 00:20:31 +0000101 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000102 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC);
104 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill);
107 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill,
110 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000111 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill,
115 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000124 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 unsigned Op1, bool Op1IsKill,
128 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000129 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
130 const TargetRegisterClass *RC,
131 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000132 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135
Eric Christopher0fe7d542010-08-17 01:25:29 +0000136 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
137 unsigned Op0, bool Op0IsKill,
138 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000139
Eric Christophercb592292010-08-20 00:20:31 +0000140 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000141 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000142 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000143 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000144 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
145 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000146
147 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000148
Eric Christopher83007122010-08-23 21:44:12 +0000149 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000150 private:
Eric Christopher17787722010-10-21 21:47:51 +0000151 bool SelectLoad(const Instruction *I);
152 bool SelectStore(const Instruction *I);
153 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000154 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000155 bool SelectCmp(const Instruction *I);
156 bool SelectFPExt(const Instruction *I);
157 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000158 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
159 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000160 bool SelectIToFP(const Instruction *I, bool isSigned);
161 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000162 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000163 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000164 bool SelectCall(const Instruction *I, const char *IntrMemName);
165 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000166 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000167 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000168 bool SelectTrunc(const Instruction *I);
169 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000170
Eric Christopher83007122010-08-23 21:44:12 +0000171 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000172 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000173 bool isTypeLegal(Type *Ty, MVT &VT);
174 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000175 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
176 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000177 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
178 unsigned Alignment = 0, bool isZExt = true,
179 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000180
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000181 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
182 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000183 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000185 bool ARMIsMemCpySmall(uint64_t Len);
186 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000187 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000188 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000189 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000190 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000191 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000192 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000193 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000194
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000195 // Call handling routines.
196 private:
197 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000198 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000199 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000200 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000201 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
202 SmallVectorImpl<unsigned> &RegArgs,
203 CallingConv::ID CC,
204 unsigned &NumBytes);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000205 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 const Instruction *I, CallingConv::ID CC,
208 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000209 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000210
211 // OptionalDef handling routines.
212 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000213 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000214 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
215 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000216 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000217 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000218 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000219};
Eric Christopherab695882010-07-21 22:26:11 +0000220
221} // end anonymous namespace
222
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000223#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000224
Eric Christopher456144e2010-08-19 00:37:05 +0000225// DefinesOptionalPredicate - This is different from DefinesPredicate in that
226// we don't care about implicit defs here, just places we'll need to add a
227// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
228bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000229 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000230 return false;
231
232 // Look to see if our OptionalDef is defining CPSR or CCR.
233 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
234 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000235 if (!MO.isReg() || !MO.isDef()) continue;
236 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000237 *CPSR = true;
238 }
239 return true;
240}
241
Eric Christopheraf3dce52011-03-12 01:09:29 +0000242bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000243 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000246 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247 AFI->isThumb2Function())
248 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000249
Evan Chenge837dea2011-06-28 19:10:37 +0000250 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
251 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000253
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 return false;
255}
256
Eric Christopher456144e2010-08-19 00:37:05 +0000257// If the machine is predicable go ahead and add the predicate operands, if
258// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000259// TODO: If we want to support thumb1 then we'll need to deal with optional
260// CPSR defs that need to be added before the remaining operands. See s_cc_out
261// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000262const MachineInstrBuilder &
263ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
264 MachineInstr *MI = &*MIB;
265
Eric Christopheraf3dce52011-03-12 01:09:29 +0000266 // Do we use a predicate? or...
267 // Are we NEON in ARM mode and have a predicate operand? If so, I know
268 // we're not predicable but add it anyways.
269 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000270 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000271
Eric Christopher456144e2010-08-19 00:37:05 +0000272 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
273 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000274 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000275 if (DefinesOptionalPredicate(MI, &CPSR)) {
276 if (CPSR)
277 AddDefaultT1CC(MIB);
278 else
279 AddDefaultCC(MIB);
280 }
281 return MIB;
282}
283
Eric Christopher0fe7d542010-08-17 01:25:29 +0000284unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
285 const TargetRegisterClass* RC) {
286 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000287 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288
Eric Christopher456144e2010-08-19 00:37:05 +0000289 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000290 return ResultReg;
291}
292
293unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
294 const TargetRegisterClass *RC,
295 unsigned Op0, bool Op0IsKill) {
296 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000297 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298
Chad Rosier40d552e2012-02-15 17:36:21 +0000299 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000302 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 TII.get(TargetOpcode::COPY), ResultReg)
307 .addReg(II.ImplicitDefs[0]));
308 }
309 return ResultReg;
310}
311
312unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
313 const TargetRegisterClass *RC,
314 unsigned Op0, bool Op0IsKill,
315 unsigned Op1, bool Op1IsKill) {
316 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000317 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000318
Chad Rosier40d552e2012-02-15 17:36:21 +0000319 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000320 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321 .addReg(Op0, Op0IsKill * RegState::Kill)
322 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000323 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 TII.get(TargetOpcode::COPY), ResultReg)
329 .addReg(II.ImplicitDefs[0]));
330 }
331 return ResultReg;
332}
333
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000334unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
335 const TargetRegisterClass *RC,
336 unsigned Op0, bool Op0IsKill,
337 unsigned Op1, bool Op1IsKill,
338 unsigned Op2, bool Op2IsKill) {
339 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000340 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000341
Chad Rosier40d552e2012-02-15 17:36:21 +0000342 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000343 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
344 .addReg(Op0, Op0IsKill * RegState::Kill)
345 .addReg(Op1, Op1IsKill * RegState::Kill)
346 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000347 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000348 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
349 .addReg(Op0, Op0IsKill * RegState::Kill)
350 .addReg(Op1, Op1IsKill * RegState::Kill)
351 .addReg(Op2, Op2IsKill * RegState::Kill));
352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
353 TII.get(TargetOpcode::COPY), ResultReg)
354 .addReg(II.ImplicitDefs[0]));
355 }
356 return ResultReg;
357}
358
Eric Christopher0fe7d542010-08-17 01:25:29 +0000359unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
360 const TargetRegisterClass *RC,
361 unsigned Op0, bool Op0IsKill,
362 uint64_t Imm) {
363 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000364 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365
Chad Rosier40d552e2012-02-15 17:36:21 +0000366 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000367 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368 .addReg(Op0, Op0IsKill * RegState::Kill)
369 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000370 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372 .addReg(Op0, Op0IsKill * RegState::Kill)
373 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 TII.get(TargetOpcode::COPY), ResultReg)
376 .addReg(II.ImplicitDefs[0]));
377 }
378 return ResultReg;
379}
380
381unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
382 const TargetRegisterClass *RC,
383 unsigned Op0, bool Op0IsKill,
384 const ConstantFP *FPImm) {
385 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000386 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000387
Chad Rosier40d552e2012-02-15 17:36:21 +0000388 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000389 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390 .addReg(Op0, Op0IsKill * RegState::Kill)
391 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000392 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000393 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394 .addReg(Op0, Op0IsKill * RegState::Kill)
395 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 TII.get(TargetOpcode::COPY), ResultReg)
398 .addReg(II.ImplicitDefs[0]));
399 }
400 return ResultReg;
401}
402
403unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
404 const TargetRegisterClass *RC,
405 unsigned Op0, bool Op0IsKill,
406 unsigned Op1, bool Op1IsKill,
407 uint64_t Imm) {
408 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000409 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000410
Chad Rosier40d552e2012-02-15 17:36:21 +0000411 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000412 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413 .addReg(Op0, Op0IsKill * RegState::Kill)
414 .addReg(Op1, Op1IsKill * RegState::Kill)
415 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000416 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418 .addReg(Op0, Op0IsKill * RegState::Kill)
419 .addReg(Op1, Op1IsKill * RegState::Kill)
420 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000422 TII.get(TargetOpcode::COPY), ResultReg)
423 .addReg(II.ImplicitDefs[0]));
424 }
425 return ResultReg;
426}
427
428unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
429 const TargetRegisterClass *RC,
430 uint64_t Imm) {
431 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000432 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000433
Chad Rosier40d552e2012-02-15 17:36:21 +0000434 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000435 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000436 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000437 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000441 TII.get(TargetOpcode::COPY), ResultReg)
442 .addReg(II.ImplicitDefs[0]));
443 }
444 return ResultReg;
445}
446
Eric Christopherd94bc542011-04-29 22:07:50 +0000447unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
448 const TargetRegisterClass *RC,
449 uint64_t Imm1, uint64_t Imm2) {
450 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000451 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000452
Chad Rosier40d552e2012-02-15 17:36:21 +0000453 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000454 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
455 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000456 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
458 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000460 TII.get(TargetOpcode::COPY),
461 ResultReg)
462 .addReg(II.ImplicitDefs[0]));
463 }
464 return ResultReg;
465}
466
Eric Christopher0fe7d542010-08-17 01:25:29 +0000467unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
468 unsigned Op0, bool Op0IsKill,
469 uint32_t Idx) {
470 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
471 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
472 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000473
Eric Christopher456144e2010-08-19 00:37:05 +0000474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000475 DL, TII.get(TargetOpcode::COPY), ResultReg)
476 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 return ResultReg;
478}
479
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000480// TODO: Don't worry about 64-bit now, but when this is fixed remove the
481// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000482unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000483 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000484
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000485 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
486 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000487 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000488 .addReg(SrcReg));
489 return MoveReg;
490}
491
492unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000493 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000494
Eric Christopheraa3ace12010-09-09 20:49:25 +0000495 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
496 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000497 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000498 .addReg(SrcReg));
499 return MoveReg;
500}
501
Eric Christopher9ed58df2010-09-09 00:19:41 +0000502// For double width floating point we need to materialize two constants
503// (the high and the low) into integer registers then use a move to get
504// the combined constant into an FP reg.
505unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
506 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000507 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000508
Eric Christopher9ed58df2010-09-09 00:19:41 +0000509 // This checks to see if we can use VFP3 instructions to materialize
510 // a constant, otherwise we have to go through the constant pool.
511 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000512 int Imm;
513 unsigned Opc;
514 if (is64bit) {
515 Imm = ARM_AM::getFP64Imm(Val);
516 Opc = ARM::FCONSTD;
517 } else {
518 Imm = ARM_AM::getFP32Imm(Val);
519 Opc = ARM::FCONSTS;
520 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000521 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
523 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000524 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000525 return DestReg;
526 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000527
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000528 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000529 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000530
Eric Christopher238bb162010-09-09 23:50:00 +0000531 // MachineConstantPool wants an explicit alignment.
532 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
533 if (Align == 0) {
534 // TODO: Figure out if this is correct.
535 Align = TD.getTypeAllocSize(CFP->getType());
536 }
537 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
538 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
539 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000540
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000541 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000542 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
543 DestReg)
544 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000545 .addReg(0));
546 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000547}
548
Eric Christopher744c7c82010-09-28 22:47:54 +0000549unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000550
Chad Rosier44e89572011-11-04 22:29:00 +0000551 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
552 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000553
554 // If we can do this in a single instruction without a constant pool entry
555 // do so now.
556 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000557 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000558 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000559 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000560 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000561 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000562 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000563 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000564 }
565
Chad Rosier4e89d972011-11-11 00:36:21 +0000566 // Use MVN to emit negative constants.
567 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
568 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000569 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000570 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
573 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
574 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
575 TII.get(Opc), ImmReg)
576 .addImm(Imm));
577 return ImmReg;
578 }
579 }
580
581 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000582 if (VT != MVT::i32)
583 return false;
584
585 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
586
Eric Christopher56d2b722010-09-02 23:43:26 +0000587 // MachineConstantPool wants an explicit alignment.
588 unsigned Align = TD.getPrefTypeAlignment(C->getType());
589 if (Align == 0) {
590 // TODO: Figure out if this is correct.
591 Align = TD.getTypeAllocSize(C->getType());
592 }
593 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000594
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000595 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000596 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000597 TII.get(ARM::t2LDRpci), DestReg)
598 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000599 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000600 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000602 TII.get(ARM::LDRcp), DestReg)
603 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000604 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000605
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000607}
608
Eric Christopherc9932f62010-10-01 23:24:42 +0000609unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000610 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000611 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000612
Eric Christopher890dbbe2010-10-02 00:32:44 +0000613 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000616 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000617
Eric Christopher890dbbe2010-10-02 00:32:44 +0000618 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000619
620 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000621 // Darwin targets don't support movt with Reloc::Static, see
622 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
623 // static movt relocations.
624 if (Subtarget->useMovt() &&
625 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000626 unsigned Opc;
627 switch (RelocM) {
628 case Reloc::PIC_:
629 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
630 break;
631 case Reloc::DynamicNoPIC:
632 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
633 break;
634 default:
635 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
636 break;
637 }
638 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
639 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000640 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000641 // MachineConstantPool wants an explicit alignment.
642 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
643 if (Align == 0) {
644 // TODO: Figure out if this is correct.
645 Align = TD.getTypeAllocSize(GV->getType());
646 }
647
648 // Grab index.
649 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
650 (Subtarget->isThumb() ? 4 : 8);
651 unsigned Id = AFI->createPICLabelUId();
652 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
653 ARMCP::CPValue,
654 PCAdj);
655 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
656
657 // Load value.
658 MachineInstrBuilder MIB;
659 if (isThumb2) {
660 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
661 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
662 .addConstantPoolIndex(Idx);
663 if (RelocM == Reloc::PIC_)
664 MIB.addImm(Id);
665 } else {
666 // The extra immediate is for addrmode2.
667 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
668 DestReg)
669 .addConstantPoolIndex(Idx)
670 .addImm(0);
671 }
672 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000673 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000674
675 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000676 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000677 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000678 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000679 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
680 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000681 .addReg(DestReg)
682 .addImm(0);
683 else
684 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
685 NewDestReg)
686 .addReg(DestReg)
687 .addImm(0);
688 DestReg = NewDestReg;
689 AddOptionalDefs(MIB);
690 }
691
Eric Christopher890dbbe2010-10-02 00:32:44 +0000692 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000693}
694
Eric Christopher9ed58df2010-09-09 00:19:41 +0000695unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
696 EVT VT = TLI.getValueType(C->getType(), true);
697
698 // Only handle simple types.
699 if (!VT.isSimple()) return 0;
700
701 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
702 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000703 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
704 return ARMMaterializeGV(GV, VT);
705 else if (isa<ConstantInt>(C))
706 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000707
Eric Christopherc9932f62010-10-01 23:24:42 +0000708 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000709}
710
Chad Rosier944d82b2011-11-17 21:46:13 +0000711// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
712
Eric Christopherf9764fa2010-09-30 20:49:44 +0000713unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
714 // Don't handle dynamic allocas.
715 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000716
Duncan Sands1440e8b2010-11-03 11:35:31 +0000717 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000718 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000719
Eric Christopherf9764fa2010-09-30 20:49:44 +0000720 DenseMap<const AllocaInst*, int>::iterator SI =
721 FuncInfo.StaticAllocaMap.find(AI);
722
723 // This will get lowered later into the correct offsets and registers
724 // via rewriteXFrameIndex.
725 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000726 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000727 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000728 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000729 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000730 TII.get(Opc), ResultReg)
731 .addFrameIndex(SI->second)
732 .addImm(0));
733 return ResultReg;
734 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000735
Eric Christopherf9764fa2010-09-30 20:49:44 +0000736 return 0;
737}
738
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000739bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000740 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000741
Eric Christopherb1cc8482010-08-25 07:23:49 +0000742 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000743 if (evt == MVT::Other || !evt.isSimple()) return false;
744 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000745
Eric Christopherdc908042010-08-31 01:28:42 +0000746 // Handle all legal types, i.e. a register that will directly hold this
747 // value.
748 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000749}
750
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000751bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000752 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000753
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000754 // If this is a type than can be sign or zero-extended to a basic operation
755 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000756 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000757 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000758
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000759 return false;
760}
761
Eric Christopher88de86b2010-11-19 22:36:41 +0000762// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000763bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000764 // Some boilerplate from the X86 FastISel.
765 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000766 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000767 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000768 // Don't walk into other basic blocks unless the object is an alloca from
769 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000770 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
771 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
772 Opcode = I->getOpcode();
773 U = I;
774 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000775 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000776 Opcode = C->getOpcode();
777 U = C;
778 }
779
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000780 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000781 if (Ty->getAddressSpace() > 255)
782 // Fast instruction selection doesn't support the special
783 // address spaces.
784 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000785
Eric Christopher83007122010-08-23 21:44:12 +0000786 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000787 default:
Eric Christopher83007122010-08-23 21:44:12 +0000788 break;
Eric Christopher55324332010-10-12 00:43:21 +0000789 case Instruction::BitCast: {
790 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000791 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000792 }
793 case Instruction::IntToPtr: {
794 // Look past no-op inttoptrs.
795 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000796 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000797 break;
798 }
799 case Instruction::PtrToInt: {
800 // Look past no-op ptrtoints.
801 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000802 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000803 break;
804 }
Eric Christophereae84392010-10-14 09:29:41 +0000805 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000806 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000807 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000808
Eric Christophereae84392010-10-14 09:29:41 +0000809 // Iterate through the GEP folding the constants into offsets where
810 // we can.
811 gep_type_iterator GTI = gep_type_begin(U);
812 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
813 i != e; ++i, ++GTI) {
814 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000815 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000816 const StructLayout *SL = TD.getStructLayout(STy);
817 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
818 TmpOffset += SL->getElementOffset(Idx);
819 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000820 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000821 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000822 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
823 // Constant-offset addressing.
824 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000825 break;
826 }
827 if (isa<AddOperator>(Op) &&
828 (!isa<Instruction>(Op) ||
829 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
830 == FuncInfo.MBB) &&
831 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000832 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000833 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000834 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000835 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000836 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 // Iterate on the other operand.
838 Op = cast<AddOperator>(Op)->getOperand(0);
839 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000840 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 // Unsupported
842 goto unsupported_gep;
843 }
Eric Christophereae84392010-10-14 09:29:41 +0000844 }
845 }
Eric Christopher2896df82010-10-15 18:02:07 +0000846
847 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000848 Addr.Offset = TmpOffset;
849 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000850
851 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000852 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000853
Eric Christophereae84392010-10-14 09:29:41 +0000854 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000855 break;
856 }
Eric Christopher83007122010-08-23 21:44:12 +0000857 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000858 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000859 DenseMap<const AllocaInst*, int>::iterator SI =
860 FuncInfo.StaticAllocaMap.find(AI);
861 if (SI != FuncInfo.StaticAllocaMap.end()) {
862 Addr.BaseType = Address::FrameIndexBase;
863 Addr.Base.FI = SI->second;
864 return true;
865 }
866 break;
Eric Christopher83007122010-08-23 21:44:12 +0000867 }
868 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000869
Eric Christophercb0b04b2010-08-24 00:07:24 +0000870 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000871 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
872 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000873}
874
Chad Rosierb29b9502011-11-13 02:23:59 +0000875void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000876
Eric Christopher212ae932010-10-21 19:40:30 +0000877 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000878
Eric Christopher212ae932010-10-21 19:40:30 +0000879 bool needsLowering = false;
880 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000881 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000882 case MVT::i1:
883 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000884 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000885 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000886 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000887 // Integer loads/stores handle 12-bit offsets.
888 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000889 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000890 if (needsLowering && isThumb2)
891 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
892 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000893 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000894 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000895 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000896 }
Eric Christopher212ae932010-10-21 19:40:30 +0000897 break;
898 case MVT::f32:
899 case MVT::f64:
900 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000901 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000902 break;
903 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000904
Eric Christopher827656d2010-11-20 22:38:27 +0000905 // If this is a stack pointer and the offset needs to be simplified then
906 // put the alloca address into a register, set the base type back to
907 // register and continue. This should almost never happen.
908 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000909 const TargetRegisterClass *RC = isThumb2 ?
910 (const TargetRegisterClass*)&ARM::tGPRRegClass :
911 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000912 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000913 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000914 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000915 TII.get(Opc), ResultReg)
916 .addFrameIndex(Addr.Base.FI)
917 .addImm(0));
918 Addr.Base.Reg = ResultReg;
919 Addr.BaseType = Address::RegBase;
920 }
921
Eric Christopher212ae932010-10-21 19:40:30 +0000922 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000923 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000924 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000925 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
926 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000927 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000928 }
Eric Christopher83007122010-08-23 21:44:12 +0000929}
930
Eric Christopher564857f2010-12-01 01:40:24 +0000931void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000932 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000933 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000934 // addrmode5 output depends on the selection dag addressing dividing the
935 // offset by 4 that it then later multiplies. Do this here as well.
936 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
937 VT.getSimpleVT().SimpleTy == MVT::f64)
938 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000939
Eric Christopher564857f2010-12-01 01:40:24 +0000940 // Frame base works a bit differently. Handle it separately.
941 if (Addr.BaseType == Address::FrameIndexBase) {
942 int FI = Addr.Base.FI;
943 int Offset = Addr.Offset;
944 MachineMemOperand *MMO =
945 FuncInfo.MF->getMachineMemOperand(
946 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000947 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000948 MFI.getObjectSize(FI),
949 MFI.getObjectAlignment(FI));
950 // Now add the rest of the operands.
951 MIB.addFrameIndex(FI);
952
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000953 // ARM halfword load/stores and signed byte loads need an additional
954 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000955 if (useAM3) {
956 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
957 MIB.addReg(0);
958 MIB.addImm(Imm);
959 } else {
960 MIB.addImm(Addr.Offset);
961 }
Eric Christopher564857f2010-12-01 01:40:24 +0000962 MIB.addMemOperand(MMO);
963 } else {
964 // Now add the rest of the operands.
965 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000966
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000967 // ARM halfword load/stores and signed byte loads need an additional
968 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000969 if (useAM3) {
970 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
971 MIB.addReg(0);
972 MIB.addImm(Imm);
973 } else {
974 MIB.addImm(Addr.Offset);
975 }
Eric Christopher564857f2010-12-01 01:40:24 +0000976 }
977 AddOptionalDefs(MIB);
978}
979
Chad Rosierb29b9502011-11-13 02:23:59 +0000980bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000981 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000982 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000983 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000984 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000985 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000986 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000987 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000988 // This is mostly going to be Neon/vector support.
989 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000990 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000991 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000992 if (isThumb2) {
993 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
994 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
995 else
996 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000997 } else {
Chad Rosier57b29972011-11-14 20:22:27 +0000998 if (isZExt) {
999 Opc = ARM::LDRBi12;
1000 } else {
1001 Opc = ARM::LDRSB;
1002 useAM3 = true;
1003 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001004 }
Craig Topper420761a2012-04-20 07:30:17 +00001005 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001006 break;
Chad Rosier73463472011-11-09 21:30:12 +00001007 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001008 if (isThumb2) {
1009 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1010 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1011 else
1012 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1013 } else {
1014 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1015 useAM3 = true;
1016 }
Craig Topper420761a2012-04-20 07:30:17 +00001017 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001018 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001019 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001020 if (isThumb2) {
1021 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1022 Opc = ARM::t2LDRi8;
1023 else
1024 Opc = ARM::t2LDRi12;
1025 } else {
1026 Opc = ARM::LDRi12;
1027 }
Craig Topper420761a2012-04-20 07:30:17 +00001028 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001029 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001030 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001031 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001032 // Unaligned loads need special handling. Floats require word-alignment.
1033 if (Alignment && Alignment < 4) {
1034 needVMOV = true;
1035 VT = MVT::i32;
1036 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001037 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001038 } else {
1039 Opc = ARM::VLDRS;
1040 RC = TLI.getRegClassFor(VT);
1041 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001042 break;
1043 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001044 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001045 // FIXME: Unaligned loads need special handling. Doublewords require
1046 // word-alignment.
1047 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001048 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001049
Eric Christopher6dab1372010-09-18 01:59:37 +00001050 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001051 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001052 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001053 }
Eric Christopher564857f2010-12-01 01:40:24 +00001054 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001055 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001056
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001058 if (allocReg)
1059 ResultReg = createResultReg(RC);
1060 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001061 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1062 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001063 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001064
1065 // If we had an unaligned load of a float we've converted it to an regular
1066 // load. Now we must move from the GRP to the FP register.
1067 if (needVMOV) {
1068 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1069 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1070 TII.get(ARM::VMOVSR), MoveReg)
1071 .addReg(ResultReg));
1072 ResultReg = MoveReg;
1073 }
Eric Christopherdc908042010-08-31 01:28:42 +00001074 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001075}
1076
Eric Christopher43b62be2010-09-27 06:02:23 +00001077bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001078 // Atomic loads need special handling.
1079 if (cast<LoadInst>(I)->isAtomic())
1080 return false;
1081
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001082 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001083 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001084 if (!isLoadTypeLegal(I->getType(), VT))
1085 return false;
1086
Eric Christopher564857f2010-12-01 01:40:24 +00001087 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001088 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001089 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001090
1091 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001092 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1093 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001094 UpdateValueMap(I, ResultReg);
1095 return true;
1096}
1097
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001098bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1099 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001100 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001101 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001102 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001103 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001104 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001105 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001106 unsigned Res = createResultReg(isThumb2 ?
1107 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1108 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001109 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001110 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1111 TII.get(Opc), Res)
1112 .addReg(SrcReg).addImm(1));
1113 SrcReg = Res;
1114 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001115 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001116 if (isThumb2) {
1117 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1118 StrOpc = ARM::t2STRBi8;
1119 else
1120 StrOpc = ARM::t2STRBi12;
1121 } else {
1122 StrOpc = ARM::STRBi12;
1123 }
Eric Christopher15418772010-10-12 05:39:06 +00001124 break;
1125 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001126 if (isThumb2) {
1127 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1128 StrOpc = ARM::t2STRHi8;
1129 else
1130 StrOpc = ARM::t2STRHi12;
1131 } else {
1132 StrOpc = ARM::STRH;
1133 useAM3 = true;
1134 }
Eric Christopher15418772010-10-12 05:39:06 +00001135 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001136 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001137 if (isThumb2) {
1138 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1139 StrOpc = ARM::t2STRi8;
1140 else
1141 StrOpc = ARM::t2STRi12;
1142 } else {
1143 StrOpc = ARM::STRi12;
1144 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001145 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001146 case MVT::f32:
1147 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001148 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001149 if (Alignment && Alignment < 4) {
1150 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1151 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1152 TII.get(ARM::VMOVRS), MoveReg)
1153 .addReg(SrcReg));
1154 SrcReg = MoveReg;
1155 VT = MVT::i32;
1156 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001157 } else {
1158 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001159 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001160 break;
1161 case MVT::f64:
1162 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001163 // FIXME: Unaligned stores need special handling. Doublewords require
1164 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001165 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001166 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001167
Eric Christopher56d2b722010-09-02 23:43:26 +00001168 StrOpc = ARM::VSTRD;
1169 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001170 }
Eric Christopher564857f2010-12-01 01:40:24 +00001171 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001172 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001173
Eric Christopher564857f2010-12-01 01:40:24 +00001174 // Create the base instruction, then add the operands.
1175 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1176 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001177 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001178 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001179 return true;
1180}
1181
Eric Christopher43b62be2010-09-27 06:02:23 +00001182bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001183 Value *Op0 = I->getOperand(0);
1184 unsigned SrcReg = 0;
1185
Eli Friedman4136d232011-09-02 22:33:24 +00001186 // Atomic stores need special handling.
1187 if (cast<StoreInst>(I)->isAtomic())
1188 return false;
1189
Eric Christopher564857f2010-12-01 01:40:24 +00001190 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001191 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001192 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001193 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001194
Eric Christopher1b61ef42010-09-02 01:48:11 +00001195 // Get the value to be stored into a register.
1196 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001197 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001198
Eric Christopher564857f2010-12-01 01:40:24 +00001199 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001200 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001201 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001202 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001203
Chad Rosier9eff1e32011-12-03 02:21:57 +00001204 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1205 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001206 return true;
1207}
1208
1209static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1210 switch (Pred) {
1211 // Needs two compares...
1212 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001213 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001214 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001215 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001216 return ARMCC::AL;
1217 case CmpInst::ICMP_EQ:
1218 case CmpInst::FCMP_OEQ:
1219 return ARMCC::EQ;
1220 case CmpInst::ICMP_SGT:
1221 case CmpInst::FCMP_OGT:
1222 return ARMCC::GT;
1223 case CmpInst::ICMP_SGE:
1224 case CmpInst::FCMP_OGE:
1225 return ARMCC::GE;
1226 case CmpInst::ICMP_UGT:
1227 case CmpInst::FCMP_UGT:
1228 return ARMCC::HI;
1229 case CmpInst::FCMP_OLT:
1230 return ARMCC::MI;
1231 case CmpInst::ICMP_ULE:
1232 case CmpInst::FCMP_OLE:
1233 return ARMCC::LS;
1234 case CmpInst::FCMP_ORD:
1235 return ARMCC::VC;
1236 case CmpInst::FCMP_UNO:
1237 return ARMCC::VS;
1238 case CmpInst::FCMP_UGE:
1239 return ARMCC::PL;
1240 case CmpInst::ICMP_SLT:
1241 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001242 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001243 case CmpInst::ICMP_SLE:
1244 case CmpInst::FCMP_ULE:
1245 return ARMCC::LE;
1246 case CmpInst::FCMP_UNE:
1247 case CmpInst::ICMP_NE:
1248 return ARMCC::NE;
1249 case CmpInst::ICMP_UGE:
1250 return ARMCC::HS;
1251 case CmpInst::ICMP_ULT:
1252 return ARMCC::LO;
1253 }
Eric Christopher543cf052010-09-01 22:16:27 +00001254}
1255
Eric Christopher43b62be2010-09-27 06:02:23 +00001256bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001257 const BranchInst *BI = cast<BranchInst>(I);
1258 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1259 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001260
Eric Christophere5734102010-09-03 00:35:47 +00001261 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001262
Eric Christopher0e6233b2010-10-29 21:08:19 +00001263 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1264 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001265 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001266 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267
1268 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001269 // Try to take advantage of fallthrough opportunities.
1270 CmpInst::Predicate Predicate = CI->getPredicate();
1271 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1272 std::swap(TBB, FBB);
1273 Predicate = CmpInst::getInversePredicate(Predicate);
1274 }
1275
1276 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001277
1278 // We may not handle every CC for now.
1279 if (ARMPred == ARMCC::AL) return false;
1280
Chad Rosier75698f32011-10-26 23:17:28 +00001281 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001282 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001283 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001284
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001285 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001286 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1287 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1288 FastEmitBranch(FBB, DL);
1289 FuncInfo.MBB->addSuccessor(TBB);
1290 return true;
1291 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001292 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1293 MVT SourceVT;
1294 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001295 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001296 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001297 unsigned OpReg = getRegForValue(TI->getOperand(0));
1298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1299 TII.get(TstOpc))
1300 .addReg(OpReg).addImm(1));
1301
1302 unsigned CCMode = ARMCC::NE;
1303 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1304 std::swap(TBB, FBB);
1305 CCMode = ARMCC::EQ;
1306 }
1307
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001308 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001309 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1310 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1311
1312 FastEmitBranch(FBB, DL);
1313 FuncInfo.MBB->addSuccessor(TBB);
1314 return true;
1315 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001316 } else if (const ConstantInt *CI =
1317 dyn_cast<ConstantInt>(BI->getCondition())) {
1318 uint64_t Imm = CI->getZExtValue();
1319 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1320 FastEmitBranch(Target, DL);
1321 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001322 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001323
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 unsigned CmpReg = getRegForValue(BI->getCondition());
1325 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001326
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001327 // We've been divorced from our compare! Our block was split, and
1328 // now our compare lives in a predecessor block. We musn't
1329 // re-compare here, as the children of the compare aren't guaranteed
1330 // live across the block boundary (we *could* check for this).
1331 // Regardless, the compare has been done in the predecessor block,
1332 // and it left a value for us in a virtual register. Ergo, we test
1333 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001334 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1336 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001337
Eric Christopher7a20a372011-04-28 16:52:09 +00001338 unsigned CCMode = ARMCC::NE;
1339 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1340 std::swap(TBB, FBB);
1341 CCMode = ARMCC::EQ;
1342 }
1343
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001344 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001345 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001346 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001347 FastEmitBranch(FBB, DL);
1348 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001349 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001350}
1351
Chad Rosier60c8fa62012-02-07 23:56:08 +00001352bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1353 unsigned AddrReg = getRegForValue(I->getOperand(0));
1354 if (AddrReg == 0) return false;
1355
1356 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1358 .addReg(AddrReg));
1359 return true;
1360}
1361
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001362bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1363 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001364 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001365 EVT SrcVT = TLI.getValueType(Ty, true);
1366 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001367
Chad Rosierade62002011-10-26 23:25:44 +00001368 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1369 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001370 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001371
Chad Rosier2f2fe412011-11-09 03:22:02 +00001372 // Check to see if the 2nd operand is a constant that we can encode directly
1373 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001374 int Imm = 0;
1375 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001376 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001377 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1378 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001379 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1380 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1381 SrcVT == MVT::i1) {
1382 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001383 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001384 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1385 // then a cmn, because there is no way to represent 2147483648 as a
1386 // signed 32-bit int.
1387 if (Imm < 0 && Imm != (int)0x80000000) {
1388 isNegativeImm = true;
1389 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001390 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001391 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1392 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001393 }
1394 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1395 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1396 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001397 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001398 }
1399
Eric Christopherd43393a2010-09-08 23:13:45 +00001400 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001402 bool needsExt = false;
1403 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001404 default: return false;
1405 // TODO: Verify compares.
1406 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001407 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001408 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001409 break;
1410 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001411 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001412 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001413 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001414 case MVT::i1:
1415 case MVT::i8:
1416 case MVT::i16:
1417 needsExt = true;
1418 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001419 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001421 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001422 CmpOpc = ARM::t2CMPrr;
1423 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001424 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001425 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001426 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001427 CmpOpc = ARM::CMPrr;
1428 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001429 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001430 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001431 break;
1432 }
1433
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001434 unsigned SrcReg1 = getRegForValue(Src1Value);
1435 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001436
Duncan Sands4c0c5452011-11-28 10:31:27 +00001437 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001438 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 SrcReg2 = getRegForValue(Src2Value);
1440 if (SrcReg2 == 0) return false;
1441 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001442
1443 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1444 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001445 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1446 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001447 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001448 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1449 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001450 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001451 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001452
Chad Rosier1c47de82011-11-11 06:27:41 +00001453 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001454 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1455 TII.get(CmpOpc))
1456 .addReg(SrcReg1).addReg(SrcReg2));
1457 } else {
1458 MachineInstrBuilder MIB;
1459 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1460 .addReg(SrcReg1);
1461
1462 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1463 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001464 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001465 AddOptionalDefs(MIB);
1466 }
Chad Rosierade62002011-10-26 23:25:44 +00001467
1468 // For floating point we need to move the result to a comparison register
1469 // that we can then use for branches.
1470 if (Ty->isFloatTy() || Ty->isDoubleTy())
1471 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1472 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001473 return true;
1474}
1475
1476bool ARMFastISel::SelectCmp(const Instruction *I) {
1477 const CmpInst *CI = cast<CmpInst>(I);
1478
Eric Christopher229207a2010-09-29 01:14:47 +00001479 // Get the compare predicate.
1480 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001481
Eric Christopher229207a2010-09-29 01:14:47 +00001482 // We may not handle every CC for now.
1483 if (ARMPred == ARMCC::AL) return false;
1484
Chad Rosier530f7ce2011-10-26 22:47:55 +00001485 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001486 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001487 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001488
Eric Christopher229207a2010-09-29 01:14:47 +00001489 // Now set a register based on the comparison. Explicitly set the predicates
1490 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001491 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001492 const TargetRegisterClass *RC = isThumb2 ?
1493 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1494 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001495 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001496 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001497 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001498 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1500 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001501 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001502
Eric Christophera5b1e682010-09-17 22:28:18 +00001503 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001504 return true;
1505}
1506
Eric Christopher43b62be2010-09-27 06:02:23 +00001507bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001508 // Make sure we have VFP and that we're extending float to double.
1509 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001510
Eric Christopher46203602010-09-09 00:26:48 +00001511 Value *V = I->getOperand(0);
1512 if (!I->getType()->isDoubleTy() ||
1513 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001514
Eric Christopher46203602010-09-09 00:26:48 +00001515 unsigned Op = getRegForValue(V);
1516 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001517
Craig Topper420761a2012-04-20 07:30:17 +00001518 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001520 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001521 .addReg(Op));
1522 UpdateValueMap(I, Result);
1523 return true;
1524}
1525
Eric Christopher43b62be2010-09-27 06:02:23 +00001526bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001527 // Make sure we have VFP and that we're truncating double to float.
1528 if (!Subtarget->hasVFP2()) return false;
1529
1530 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001531 if (!(I->getType()->isFloatTy() &&
1532 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001533
1534 unsigned Op = getRegForValue(V);
1535 if (Op == 0) return false;
1536
Craig Topper420761a2012-04-20 07:30:17 +00001537 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001538 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001539 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001540 .addReg(Op));
1541 UpdateValueMap(I, Result);
1542 return true;
1543}
1544
Chad Rosierae46a332012-02-03 21:14:11 +00001545bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001546 // Make sure we have VFP.
1547 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001548
Duncan Sands1440e8b2010-11-03 11:35:31 +00001549 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001550 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001551 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001552 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001553
Chad Rosier463fe242011-11-03 02:04:59 +00001554 Value *Src = I->getOperand(0);
1555 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1556 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001557 return false;
1558
Chad Rosier463fe242011-11-03 02:04:59 +00001559 unsigned SrcReg = getRegForValue(Src);
1560 if (SrcReg == 0) return false;
1561
1562 // Handle sign-extension.
1563 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1564 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001565 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001566 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001567 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001568 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001569
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001570 // The conversion routine works on fp-reg to fp-reg and the operand above
1571 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001572 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001573 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001574
Eric Christopher9a040492010-09-09 18:54:59 +00001575 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001576 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1577 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001578 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001579
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001580 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001581 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1582 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001583 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001584 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001585 return true;
1586}
1587
Chad Rosierae46a332012-02-03 21:14:11 +00001588bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001589 // Make sure we have VFP.
1590 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001591
Duncan Sands1440e8b2010-11-03 11:35:31 +00001592 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001593 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001594 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001595 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001596
Eric Christopher9a040492010-09-09 18:54:59 +00001597 unsigned Op = getRegForValue(I->getOperand(0));
1598 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001599
Eric Christopher9a040492010-09-09 18:54:59 +00001600 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001601 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001602 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1603 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001604 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001605
Chad Rosieree8901c2012-02-03 20:27:51 +00001606 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001607 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001608 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1609 ResultReg)
1610 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001612 // This result needs to be in an integer register, but the conversion only
1613 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001614 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001615 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001616
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001617 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001618 return true;
1619}
1620
Eric Christopher3bbd3962010-10-11 08:27:59 +00001621bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001622 MVT VT;
1623 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001624 return false;
1625
1626 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001627 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001628 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1629
1630 unsigned CondReg = getRegForValue(I->getOperand(0));
1631 if (CondReg == 0) return false;
1632 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1633 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001634
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001635 // Check to see if we can use an immediate in the conditional move.
1636 int Imm = 0;
1637 bool UseImm = false;
1638 bool isNegativeImm = false;
1639 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1640 assert (VT == MVT::i32 && "Expecting an i32.");
1641 Imm = (int)ConstInt->getValue().getZExtValue();
1642 if (Imm < 0) {
1643 isNegativeImm = true;
1644 Imm = ~Imm;
1645 }
1646 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1647 (ARM_AM::getSOImmVal(Imm) != -1);
1648 }
1649
Duncan Sands4c0c5452011-11-28 10:31:27 +00001650 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001651 if (!UseImm) {
1652 Op2Reg = getRegForValue(I->getOperand(2));
1653 if (Op2Reg == 0) return false;
1654 }
1655
1656 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001657 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001658 .addReg(CondReg).addImm(0));
1659
1660 unsigned MovCCOpc;
1661 if (!UseImm) {
1662 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1663 } else {
1664 if (!isNegativeImm) {
1665 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1666 } else {
1667 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1668 }
1669 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001670 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001671 if (!UseImm)
1672 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1673 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1674 else
1675 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1676 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001677 UpdateValueMap(I, ResultReg);
1678 return true;
1679}
1680
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001681bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001682 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001683 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001684 if (!isTypeLegal(Ty, VT))
1685 return false;
1686
1687 // If we have integer div support we should have selected this automagically.
1688 // In case we have a real miss go ahead and return false and we'll pick
1689 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001690 if (Subtarget->hasDivide()) return false;
1691
Eric Christopher08637852010-09-30 22:34:19 +00001692 // Otherwise emit a libcall.
1693 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001694 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001695 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001696 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001697 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001698 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001699 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001700 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001702 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001704 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001705
Eric Christopher08637852010-09-30 22:34:19 +00001706 return ARMEmitLibcall(I, LC);
1707}
1708
Chad Rosier769422f2012-02-03 21:23:45 +00001709bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001710 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001711 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001712 if (!isTypeLegal(Ty, VT))
1713 return false;
1714
1715 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1716 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001717 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001718 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001719 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001720 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001721 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001726 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001727
Eric Christopher6a880d62010-10-11 08:37:26 +00001728 return ARMEmitLibcall(I, LC);
1729}
1730
Chad Rosier3901c3e2012-02-06 23:50:07 +00001731bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001732 EVT DestVT = TLI.getValueType(I->getType(), true);
1733
1734 // We can get here in the case when we have a binary operation on a non-legal
1735 // type and the target independent selector doesn't know how to handle it.
1736 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1737 return false;
1738
Chad Rosier6fde8752012-02-08 02:29:21 +00001739 unsigned Opc;
1740 switch (ISDOpcode) {
1741 default: return false;
1742 case ISD::ADD:
1743 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1744 break;
1745 case ISD::OR:
1746 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1747 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001748 case ISD::SUB:
1749 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1750 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001751 }
1752
Chad Rosier3901c3e2012-02-06 23:50:07 +00001753 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1754 if (SrcReg1 == 0) return false;
1755
1756 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1757 // in the instruction, rather then materializing the value in a register.
1758 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1759 if (SrcReg2 == 0) return false;
1760
Chad Rosier3901c3e2012-02-06 23:50:07 +00001761 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1762 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1763 TII.get(Opc), ResultReg)
1764 .addReg(SrcReg1).addReg(SrcReg2));
1765 UpdateValueMap(I, ResultReg);
1766 return true;
1767}
1768
1769bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001770 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001771
Eric Christopherbc39b822010-09-09 00:53:57 +00001772 // We can get here in the case when we want to use NEON for our fp
1773 // operations, but can't figure out how to. Just use the vfp instructions
1774 // if we have them.
1775 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001776 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001777 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1778 if (isFloat && !Subtarget->hasVFP2())
1779 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001780
Eric Christopherbc39b822010-09-09 00:53:57 +00001781 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001782 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001783 switch (ISDOpcode) {
1784 default: return false;
1785 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001786 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001787 break;
1788 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001789 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001790 break;
1791 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001792 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001793 break;
1794 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001795 unsigned Op1 = getRegForValue(I->getOperand(0));
1796 if (Op1 == 0) return false;
1797
1798 unsigned Op2 = getRegForValue(I->getOperand(1));
1799 if (Op2 == 0) return false;
1800
Eric Christopherbd6bf082010-09-09 01:02:03 +00001801 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001802 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1803 TII.get(Opc), ResultReg)
1804 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001805 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001806 return true;
1807}
1808
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001809// Call Handling Code
1810
1811// This is largely taken directly from CCAssignFnForNode - we don't support
1812// varargs in FastISel so that part has been removed.
1813// TODO: We may not support all of this.
1814CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1815 switch (CC) {
1816 default:
1817 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001818 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001819 // Ignore fastcc. Silence compiler warnings.
1820 (void)RetFastCC_ARM_APCS;
1821 (void)FastCC_ARM_APCS;
1822 // Fallthrough
1823 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001824 // Use target triple & subtarget features to do actual dispatch.
1825 if (Subtarget->isAAPCS_ABI()) {
1826 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001827 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001828 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1829 else
1830 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1831 } else
1832 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1833 case CallingConv::ARM_AAPCS_VFP:
1834 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1835 case CallingConv::ARM_AAPCS:
1836 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1837 case CallingConv::ARM_APCS:
1838 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1839 }
1840}
1841
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001842bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1843 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001844 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001845 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1846 SmallVectorImpl<unsigned> &RegArgs,
1847 CallingConv::ID CC,
1848 unsigned &NumBytes) {
1849 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001850 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001851 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1852
Bill Wendling5aeff312012-03-16 23:11:07 +00001853 // Check that we can handle all of the arguments. If we can't, then bail out
1854 // now before we add code to the MBB.
1855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1856 CCValAssign &VA = ArgLocs[i];
1857 MVT ArgVT = ArgVTs[VA.getValNo()];
1858
1859 // We don't handle NEON/vector parameters yet.
1860 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1861 return false;
1862
1863 // Now copy/store arg to correct locations.
1864 if (VA.isRegLoc() && !VA.needsCustom()) {
1865 continue;
1866 } else if (VA.needsCustom()) {
1867 // TODO: We need custom lowering for vector (v2f64) args.
1868 if (VA.getLocVT() != MVT::f64 ||
1869 // TODO: Only handle register args for now.
1870 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1871 return false;
1872 } else {
1873 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1874 default:
1875 return false;
1876 case MVT::i1:
1877 case MVT::i8:
1878 case MVT::i16:
1879 case MVT::i32:
1880 break;
1881 case MVT::f32:
1882 if (!Subtarget->hasVFP2())
1883 return false;
1884 break;
1885 case MVT::f64:
1886 if (!Subtarget->hasVFP2())
1887 return false;
1888 break;
1889 }
1890 }
1891 }
1892
1893 // At the point, we are able to handle the call's arguments in fast isel.
1894
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001895 // Get a count of how many bytes are to be pushed on the stack.
1896 NumBytes = CCInfo.getNextStackOffset();
1897
1898 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001899 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001900 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1901 TII.get(AdjStackDown))
1902 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001903
1904 // Process the args.
1905 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1906 CCValAssign &VA = ArgLocs[i];
1907 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001908 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001909
Bill Wendling5aeff312012-03-16 23:11:07 +00001910 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1911 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001912
Eric Christopherf9764fa2010-09-30 20:49:44 +00001913 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001914 switch (VA.getLocInfo()) {
1915 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001916 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001917 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001918 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1919 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001920 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001921 break;
1922 }
Chad Rosier42536af2011-11-05 20:16:15 +00001923 case CCValAssign::AExt:
1924 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001925 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001926 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001927 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1928 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001929 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001930 break;
1931 }
1932 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001933 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001934 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001935 assert(BC != 0 && "Failed to emit a bitcast!");
1936 Arg = BC;
1937 ArgVT = VA.getLocVT();
1938 break;
1939 }
1940 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001941 }
1942
1943 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001944 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001945 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001946 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001947 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001948 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001949 } else if (VA.needsCustom()) {
1950 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001951 assert(VA.getLocVT() == MVT::f64 &&
1952 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001953
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001954 CCValAssign &NextVA = ArgLocs[++i];
1955
Bill Wendling5aeff312012-03-16 23:11:07 +00001956 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1957 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001958
1959 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1960 TII.get(ARM::VMOVRRD), VA.getLocReg())
1961 .addReg(NextVA.getLocReg(), RegState::Define)
1962 .addReg(Arg));
1963 RegArgs.push_back(VA.getLocReg());
1964 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001966 assert(VA.isMemLoc());
1967 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001968 Address Addr;
1969 Addr.BaseType = Address::RegBase;
1970 Addr.Base.Reg = ARM::SP;
1971 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001972
Bill Wendling5aeff312012-03-16 23:11:07 +00001973 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1974 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001975 }
1976 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001977
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001978 return true;
1979}
1980
Duncan Sands1440e8b2010-11-03 11:35:31 +00001981bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001982 const Instruction *I, CallingConv::ID CC,
1983 unsigned &NumBytes) {
1984 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001985 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001986 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1987 TII.get(AdjStackUp))
1988 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001989
1990 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001991 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001992 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001993 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001994 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1995
1996 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001997 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001998 // For this move we copy into two registers and then move into the
1999 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002000 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002001 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002002 unsigned ResultReg = createResultReg(DstRC);
2003 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2004 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002005 .addReg(RVLocs[0].getLocReg())
2006 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002007
Eric Christopher3659ac22010-10-20 08:02:24 +00002008 UsedRegs.push_back(RVLocs[0].getLocReg());
2009 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002010
Eric Christopherdccd2c32010-10-11 08:38:55 +00002011 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002012 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002013 } else {
2014 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002015 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002016
2017 // Special handling for extended integers.
2018 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2019 CopyVT = MVT::i32;
2020
Craig Topper44d23822012-02-22 05:59:10 +00002021 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002022
Eric Christopher14df8822010-10-01 00:00:11 +00002023 unsigned ResultReg = createResultReg(DstRC);
2024 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2025 ResultReg).addReg(RVLocs[0].getLocReg());
2026 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002027
Eric Christopherdccd2c32010-10-11 08:38:55 +00002028 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002029 UpdateValueMap(I, ResultReg);
2030 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002031 }
2032
Eric Christopherdccd2c32010-10-11 08:38:55 +00002033 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002034}
2035
Eric Christopher4f512ef2010-10-22 01:28:00 +00002036bool ARMFastISel::SelectRet(const Instruction *I) {
2037 const ReturnInst *Ret = cast<ReturnInst>(I);
2038 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002039
Eric Christopher4f512ef2010-10-22 01:28:00 +00002040 if (!FuncInfo.CanLowerReturn)
2041 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002042
Eric Christopher4f512ef2010-10-22 01:28:00 +00002043 if (F.isVarArg())
2044 return false;
2045
2046 CallingConv::ID CC = F.getCallingConv();
2047 if (Ret->getNumOperands() > 0) {
2048 SmallVector<ISD::OutputArg, 4> Outs;
2049 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2050 Outs, TLI);
2051
2052 // Analyze operands of the call, assigning locations to each operand.
2053 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002054 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002055 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
2056
2057 const Value *RV = Ret->getOperand(0);
2058 unsigned Reg = getRegForValue(RV);
2059 if (Reg == 0)
2060 return false;
2061
2062 // Only handle a single return value for now.
2063 if (ValLocs.size() != 1)
2064 return false;
2065
2066 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002067
Eric Christopher4f512ef2010-10-22 01:28:00 +00002068 // Don't bother handling odd stuff for now.
2069 if (VA.getLocInfo() != CCValAssign::Full)
2070 return false;
2071 // Only handle register returns for now.
2072 if (!VA.isRegLoc())
2073 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002074
2075 unsigned SrcReg = Reg + VA.getValNo();
2076 EVT RVVT = TLI.getValueType(RV->getType());
2077 EVT DestVT = VA.getValVT();
2078 // Special handling for extended integers.
2079 if (RVVT != DestVT) {
2080 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2081 return false;
2082
Chad Rosierf470cbb2011-11-04 00:50:21 +00002083 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2084
Chad Rosierb8703fe2012-02-17 01:21:28 +00002085 // Perform extension if flagged as either zext or sext. Otherwise, do
2086 // nothing.
2087 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2088 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2089 if (SrcReg == 0) return false;
2090 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002091 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002092
Eric Christopher4f512ef2010-10-22 01:28:00 +00002093 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002094 unsigned DstReg = VA.getLocReg();
2095 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2096 // Avoid a cross-class copy. This is very unlikely.
2097 if (!SrcRC->contains(DstReg))
2098 return false;
2099 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2100 DstReg).addReg(SrcReg);
2101
2102 // Mark the register as live out of the function.
2103 MRI.addLiveOut(VA.getLocReg());
2104 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002105
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002106 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002107 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2108 TII.get(RetOpc)));
2109 return true;
2110}
2111
Chad Rosier49d6fc02012-06-12 19:25:13 +00002112unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2113 if (UseReg)
2114 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2115 else
2116 return isThumb2 ? ARM::tBL : ARM::BL;
2117}
2118
2119unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2120 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2121 GlobalValue::ExternalLinkage, 0, Name);
2122 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002123}
2124
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002125// A quick function that will emit a call for a named libcall in F with the
2126// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002127// can emit a call for any libcall we can produce. This is an abridged version
2128// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002129// like computed function pointers or strange arguments at call sites.
2130// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2131// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002132bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2133 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002134
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002135 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002136 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002137 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002138 if (RetTy->isVoidTy())
2139 RetVT = MVT::isVoid;
2140 else if (!isTypeLegal(RetTy, RetVT))
2141 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002142
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002143 // Can't handle non-double multi-reg retvals.
2144 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
2145 SmallVector<CCValAssign, 16> RVLocs;
2146 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
2147 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
2148 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2149 return false;
2150 }
2151
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002152 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002153 SmallVector<Value*, 8> Args;
2154 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002155 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002156 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2157 Args.reserve(I->getNumOperands());
2158 ArgRegs.reserve(I->getNumOperands());
2159 ArgVTs.reserve(I->getNumOperands());
2160 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002161 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002162 Value *Op = I->getOperand(i);
2163 unsigned Arg = getRegForValue(Op);
2164 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002165
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002166 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002167 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002168 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002169
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002170 ISD::ArgFlagsTy Flags;
2171 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2172 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002173
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002174 Args.push_back(Op);
2175 ArgRegs.push_back(Arg);
2176 ArgVTs.push_back(ArgVT);
2177 ArgFlags.push_back(Flags);
2178 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002179
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002180 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002181 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002182 unsigned NumBytes;
2183 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2184 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002185
Chad Rosier49d6fc02012-06-12 19:25:13 +00002186 unsigned CalleeReg = 0;
2187 if (EnableARMLongCalls) {
2188 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2189 if (CalleeReg == 0) return false;
2190 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002191
Chad Rosier49d6fc02012-06-12 19:25:13 +00002192 // Issue the call.
2193 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2194 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2195 DL, TII.get(CallOpc));
2196 if (isThumb2) {
2197 // Explicitly adding the predicate here.
2198 AddDefaultPred(MIB);
2199 if (EnableARMLongCalls)
2200 MIB.addReg(CalleeReg);
2201 else
2202 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2203 } else {
2204 if (EnableARMLongCalls)
2205 MIB.addReg(CalleeReg);
2206 else
2207 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2208
2209 // Explicitly adding the predicate here.
2210 AddDefaultPred(MIB);
2211 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002212 // Add implicit physical register uses to the call.
2213 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2214 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002215
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002216 // Add a register mask with the call-preserved registers.
2217 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2218 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2219
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002220 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002221 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002222 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002223
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002224 // Set all unused physreg defs as dead.
2225 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002226
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002227 return true;
2228}
2229
Chad Rosier11add262011-11-11 23:31:03 +00002230bool ARMFastISel::SelectCall(const Instruction *I,
2231 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002232 const CallInst *CI = cast<CallInst>(I);
2233 const Value *Callee = CI->getCalledValue();
2234
Chad Rosier11add262011-11-11 23:31:03 +00002235 // Can't handle inline asm.
2236 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002237
Eric Christopherf9764fa2010-09-30 20:49:44 +00002238 // Check the calling convention.
2239 ImmutableCallSite CS(CI);
2240 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002241
Eric Christopherf9764fa2010-09-30 20:49:44 +00002242 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002243
Eric Christopherf9764fa2010-09-30 20:49:44 +00002244 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002245 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2246 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002247 if (FTy->isVarArg())
2248 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002249
Eric Christopherf9764fa2010-09-30 20:49:44 +00002250 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002251 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002252 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002253 if (RetTy->isVoidTy())
2254 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002255 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2256 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002257 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002258
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002259 // Can't handle non-double multi-reg retvals.
2260 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2261 RetVT != MVT::i16 && RetVT != MVT::i32) {
2262 SmallVector<CCValAssign, 16> RVLocs;
2263 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
2264 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
2265 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2266 return false;
2267 }
2268
Eric Christopherf9764fa2010-09-30 20:49:44 +00002269 // Set up the argument vectors.
2270 SmallVector<Value*, 8> Args;
2271 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002272 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002273 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002274 unsigned arg_size = CS.arg_size();
2275 Args.reserve(arg_size);
2276 ArgRegs.reserve(arg_size);
2277 ArgVTs.reserve(arg_size);
2278 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002279 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2280 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002281 // If we're lowering a memory intrinsic instead of a regular call, skip the
2282 // last two arguments, which shouldn't be passed to the underlying function.
2283 if (IntrMemName && e-i <= 2)
2284 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002285
Eric Christopherf9764fa2010-09-30 20:49:44 +00002286 ISD::ArgFlagsTy Flags;
2287 unsigned AttrInd = i - CS.arg_begin() + 1;
2288 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2289 Flags.setSExt();
2290 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2291 Flags.setZExt();
2292
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002293 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002294 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2295 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2296 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2297 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2298 return false;
2299
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002300 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002301 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002302 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2303 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002305
2306 unsigned Arg = getRegForValue(*i);
2307 if (Arg == 0)
2308 return false;
2309
Eric Christopherf9764fa2010-09-30 20:49:44 +00002310 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2311 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002312
Eric Christopherf9764fa2010-09-30 20:49:44 +00002313 Args.push_back(*i);
2314 ArgRegs.push_back(Arg);
2315 ArgVTs.push_back(ArgVT);
2316 ArgFlags.push_back(Flags);
2317 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002318
Eric Christopherf9764fa2010-09-30 20:49:44 +00002319 // Handle the arguments now that we've gotten them.
2320 SmallVector<unsigned, 4> RegArgs;
2321 unsigned NumBytes;
2322 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2323 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002324
Chad Rosier49d6fc02012-06-12 19:25:13 +00002325 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002326 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002327 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002328
Chad Rosier49d6fc02012-06-12 19:25:13 +00002329 unsigned CalleeReg = 0;
2330 if (UseReg) {
2331 if (IntrMemName)
2332 CalleeReg = getLibcallReg(IntrMemName);
2333 else
2334 CalleeReg = getRegForValue(Callee);
2335
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002336 if (CalleeReg == 0) return false;
2337 }
2338
Chad Rosier49d6fc02012-06-12 19:25:13 +00002339 // Issue the call.
2340 unsigned CallOpc = ARMSelectCallOp(UseReg);
2341 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2342 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002343 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002344 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002345 AddDefaultPred(MIB);
2346 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002347 MIB.addReg(CalleeReg);
2348 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002349 MIB.addGlobalAddress(GV, 0, 0);
2350 else
2351 MIB.addExternalSymbol(IntrMemName, 0);
2352 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002353 if (UseReg)
2354 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002355 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002356 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002357 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002358 MIB.addExternalSymbol(IntrMemName, 0);
2359
2360 // Explicitly adding the predicate here.
2361 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002362 }
Chad Rosier11add262011-11-11 23:31:03 +00002363
Eric Christopherf9764fa2010-09-30 20:49:44 +00002364 // Add implicit physical register uses to the call.
2365 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2366 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002367
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002368 // Add a register mask with the call-preserved registers.
2369 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2370 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2371
Eric Christopherf9764fa2010-09-30 20:49:44 +00002372 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002373 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002374 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002375
Eric Christopherf9764fa2010-09-30 20:49:44 +00002376 // Set all unused physreg defs as dead.
2377 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002378
Eric Christopherf9764fa2010-09-30 20:49:44 +00002379 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002380}
2381
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002382bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002383 return Len <= 16;
2384}
2385
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002386bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2387 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002388 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002389 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002390 return false;
2391
2392 // We don't care about alignment here since we just emit integer accesses.
2393 while (Len) {
2394 MVT VT;
2395 if (Len >= 4)
2396 VT = MVT::i32;
2397 else if (Len >= 2)
2398 VT = MVT::i16;
2399 else {
2400 assert(Len == 1);
2401 VT = MVT::i8;
2402 }
2403
2404 bool RV;
2405 unsigned ResultReg;
2406 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002407 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002408 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002409 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002410 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002411
2412 unsigned Size = VT.getSizeInBits()/8;
2413 Len -= Size;
2414 Dest.Offset += Size;
2415 Src.Offset += Size;
2416 }
2417
2418 return true;
2419}
2420
Chad Rosier11add262011-11-11 23:31:03 +00002421bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2422 // FIXME: Handle more intrinsics.
2423 switch (I.getIntrinsicID()) {
2424 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002425 case Intrinsic::frameaddress: {
2426 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2427 MFI->setFrameAddressIsTaken(true);
2428
2429 unsigned LdrOpc;
2430 const TargetRegisterClass *RC;
2431 if (isThumb2) {
2432 LdrOpc = ARM::t2LDRi12;
2433 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2434 } else {
2435 LdrOpc = ARM::LDRi12;
2436 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2437 }
2438
2439 const ARMBaseRegisterInfo *RegInfo =
2440 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2441 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2442 unsigned SrcReg = FramePtr;
2443
2444 // Recursively load frame address
2445 // ldr r0 [fp]
2446 // ldr r0 [r0]
2447 // ldr r0 [r0]
2448 // ...
2449 unsigned DestReg;
2450 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2451 while (Depth--) {
2452 DestReg = createResultReg(RC);
2453 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2454 TII.get(LdrOpc), DestReg)
2455 .addReg(SrcReg).addImm(0));
2456 SrcReg = DestReg;
2457 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002458 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002459 return true;
2460 }
Chad Rosier11add262011-11-11 23:31:03 +00002461 case Intrinsic::memcpy:
2462 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002463 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2464 // Don't handle volatile.
2465 if (MTI.isVolatile())
2466 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002467
2468 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2469 // we would emit dead code because we don't currently handle memmoves.
2470 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2471 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002472 // Small memcpy's are common enough that we want to do them without a call
2473 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002474 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002475 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002476 Address Dest, Src;
2477 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2478 !ARMComputeAddress(MTI.getRawSource(), Src))
2479 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002480 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002481 return true;
2482 }
2483 }
Chad Rosier11add262011-11-11 23:31:03 +00002484
2485 if (!MTI.getLength()->getType()->isIntegerTy(32))
2486 return false;
2487
2488 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2489 return false;
2490
2491 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2492 return SelectCall(&I, IntrMemName);
2493 }
2494 case Intrinsic::memset: {
2495 const MemSetInst &MSI = cast<MemSetInst>(I);
2496 // Don't handle volatile.
2497 if (MSI.isVolatile())
2498 return false;
2499
2500 if (!MSI.getLength()->getType()->isIntegerTy(32))
2501 return false;
2502
2503 if (MSI.getDestAddressSpace() > 255)
2504 return false;
2505
2506 return SelectCall(&I, "memset");
2507 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002508 case Intrinsic::trap: {
2509 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2510 return true;
2511 }
Chad Rosier11add262011-11-11 23:31:03 +00002512 }
Chad Rosier11add262011-11-11 23:31:03 +00002513}
2514
Chad Rosier0d7b2312011-11-02 00:18:48 +00002515bool ARMFastISel::SelectTrunc(const Instruction *I) {
2516 // The high bits for a type smaller than the register size are assumed to be
2517 // undefined.
2518 Value *Op = I->getOperand(0);
2519
2520 EVT SrcVT, DestVT;
2521 SrcVT = TLI.getValueType(Op->getType(), true);
2522 DestVT = TLI.getValueType(I->getType(), true);
2523
2524 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2525 return false;
2526 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2527 return false;
2528
2529 unsigned SrcReg = getRegForValue(Op);
2530 if (!SrcReg) return false;
2531
2532 // Because the high bits are undefined, a truncate doesn't generate
2533 // any code.
2534 UpdateValueMap(I, SrcReg);
2535 return true;
2536}
2537
Chad Rosier87633022011-11-02 17:20:24 +00002538unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2539 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002540 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002541 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002542
2543 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002544 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002545 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002546 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002547 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002548 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002549 if (!Subtarget->hasV6Ops()) return 0;
2550 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002551 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002552 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002553 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002554 break;
2555 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002556 if (!Subtarget->hasV6Ops()) return 0;
2557 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002558 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002559 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002560 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002561 break;
2562 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002563 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002564 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002565 isBoolZext = true;
2566 break;
2567 }
Chad Rosier87633022011-11-02 17:20:24 +00002568 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002569 }
2570
Chad Rosier87633022011-11-02 17:20:24 +00002571 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002572 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002573 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002574 .addReg(SrcReg);
2575 if (isBoolZext)
2576 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002577 else
2578 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002579 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002580 return ResultReg;
2581}
2582
2583bool ARMFastISel::SelectIntExt(const Instruction *I) {
2584 // On ARM, in general, integer casts don't involve legal types; this code
2585 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002586 Type *DestTy = I->getType();
2587 Value *Src = I->getOperand(0);
2588 Type *SrcTy = Src->getType();
2589
2590 EVT SrcVT, DestVT;
2591 SrcVT = TLI.getValueType(SrcTy, true);
2592 DestVT = TLI.getValueType(DestTy, true);
2593
2594 bool isZExt = isa<ZExtInst>(I);
2595 unsigned SrcReg = getRegForValue(Src);
2596 if (!SrcReg) return false;
2597
2598 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2599 if (ResultReg == 0) return false;
2600 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002601 return true;
2602}
2603
Eric Christopher56d2b722010-09-02 23:43:26 +00002604// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002605bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002606
Eric Christopherab695882010-07-21 22:26:11 +00002607 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002608 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002609 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002610 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002611 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002612 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002613 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002614 case Instruction::IndirectBr:
2615 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002616 case Instruction::ICmp:
2617 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002618 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002619 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002620 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002621 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002622 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002623 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002624 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002625 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002626 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002627 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002628 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002629 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002630 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002631 case Instruction::Add:
2632 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002633 case Instruction::Or:
2634 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002635 case Instruction::Sub:
2636 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002637 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002638 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002639 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002640 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002641 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002642 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002643 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002644 return SelectDiv(I, /*isSigned*/ true);
2645 case Instruction::UDiv:
2646 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002647 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002648 return SelectRem(I, /*isSigned*/ true);
2649 case Instruction::URem:
2650 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002651 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002652 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2653 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002654 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002655 case Instruction::Select:
2656 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002657 case Instruction::Ret:
2658 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002659 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002660 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002661 case Instruction::ZExt:
2662 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002663 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002664 default: break;
2665 }
2666 return false;
2667}
2668
Chad Rosierb29b9502011-11-13 02:23:59 +00002669/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2670/// vreg is being provided by the specified load instruction. If possible,
2671/// try to fold the load as an operand to the instruction, returning true if
2672/// successful.
2673bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2674 const LoadInst *LI) {
2675 // Verify we have a legal type before going any further.
2676 MVT VT;
2677 if (!isLoadTypeLegal(LI->getType(), VT))
2678 return false;
2679
2680 // Combine load followed by zero- or sign-extend.
2681 // ldrb r1, [r0] ldrb r1, [r0]
2682 // uxtb r2, r1 =>
2683 // mov r3, r2 mov r3, r1
2684 bool isZExt = true;
2685 switch(MI->getOpcode()) {
2686 default: return false;
2687 case ARM::SXTH:
2688 case ARM::t2SXTH:
2689 isZExt = false;
2690 case ARM::UXTH:
2691 case ARM::t2UXTH:
2692 if (VT != MVT::i16)
2693 return false;
2694 break;
2695 case ARM::SXTB:
2696 case ARM::t2SXTB:
2697 isZExt = false;
2698 case ARM::UXTB:
2699 case ARM::t2UXTB:
2700 if (VT != MVT::i8)
2701 return false;
2702 break;
2703 }
2704 // See if we can handle this address.
2705 Address Addr;
2706 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2707
2708 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002709 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002710 return false;
2711 MI->eraseFromParent();
2712 return true;
2713}
2714
Eric Christopherab695882010-07-21 22:26:11 +00002715namespace llvm {
Craig Topperc89c7442012-03-27 07:21:54 +00002716 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002717 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002718 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002719
Eric Christopheraaa8df42010-11-02 01:21:28 +00002720 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002721 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002722 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Eric Christopherfeadddd2010-10-11 20:05:22 +00002723 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002724 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002725 }
2726}