blob: 8cf8577511c905356de93d86b5e115460028f0cd [file] [log] [blame]
Jim Grosbach0f448b52010-10-08 00:47:59 +00001;RUN: llc -mtriple=armv7-apple-darwin -show-mc-encoding < %s | FileCheck %s
2
3
4;FIXME: Once the ARM integrated assembler is up and going, these sorts of tests
5; should run on .s source files rather than using llc to generate the
Jim Grosbach385e1362010-10-22 19:15:30 +00006; assembly. There's also a large number of instruction encodings the
7; compiler never generates, so we need the integrated assembler to be
8; able to test those at all.
Jim Grosbach0f448b52010-10-08 00:47:59 +00009
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000010define i32 @foo(i32 %a, i32 %b) {
Jim Grosbach0f448b52010-10-08 00:47:59 +000011entry:
12; CHECK: foo
Jim Grosbach42fac8e2010-10-11 23:16:21 +000013; CHECK: trap @ encoding: [0xf0,0x00,0xf0,0x07]
14; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
Jim Grosbach0f448b52010-10-08 00:47:59 +000015
16 tail call void @llvm.trap()
17 ret i32 undef
18}
19
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000020define i32 @f2(i32 %a, i32 %b) {
Jim Grosbach56ac9072010-10-08 21:45:55 +000021entry:
22; CHECK: f2
Jim Grosbach42fac8e2010-10-11 23:16:21 +000023; CHECK: add r0, r1, r0 @ encoding: [0x00,0x00,0x81,0xe0]
24; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
Jim Grosbach56ac9072010-10-08 21:45:55 +000025 %add = add nsw i32 %b, %a
26 ret i32 %add
27}
Jim Grosbach42fac8e2010-10-11 23:16:21 +000028
29
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000030define i32 @f3(i32 %a, i32 %b) {
Jim Grosbach42fac8e2010-10-11 23:16:21 +000031entry:
32; CHECK: f3
33; CHECK: add r0, r0, r1, lsl #3 @ encoding: [0x81,0x01,0x80,0xe0]
34; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
35 %mul = shl i32 %b, 3
36 %add = add nsw i32 %mul, %a
37 ret i32 %add
38}
39
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000040define i32 @f4(i32 %a, i32 %b) {
Jim Grosbach0de6ab32010-10-12 17:11:26 +000041entry:
42; CHECK: f4
Jim Grosbachc14b80f2010-10-12 23:14:03 +000043; CHECK: add r0, r0, #254, 28 @ encoding: [0xfe,0x0e,0x80,0xe2]
44; CHECK: @ 4064
Jim Grosbach0de6ab32010-10-12 17:11:26 +000045; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
46 %add = add nsw i32 %a, 4064
47 ret i32 %add
48}
49
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000050define i32 @f5(i32 %a, i32 %b, i32 %c) {
Jim Grosbach89c898f2010-10-13 00:50:27 +000051entry:
52; CHECK: f5
53; CHECK: cmp r0, r1 @ encoding: [0x01,0x00,0x50,0xe1]
54; CHECK: mov r0, r2 @ encoding: [0x02,0x00,0xa0,0xe1]
55; CHECK: movgt r0, r1 @ encoding: [0x01,0x00,0xa0,0xc1]
56 %cmp = icmp sgt i32 %a, %b
57 %retval.0 = select i1 %cmp, i32 %b, i32 %c
58 ret i32 %retval.0
59}
Jim Grosbach24989ec2010-10-13 18:00:52 +000060
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000061define i64 @f6(i64 %a, i64 %b, i64 %c) {
Jim Grosbach24989ec2010-10-13 18:00:52 +000062entry:
63; CHECK: f6
64; CHECK: adds r0, r2, r0 @ encoding: [0x00,0x00,0x92,0xe0]
65; CHECK: adc r1, r3, r1 @ encoding: [0x01,0x10,0xa3,0xe0]
66 %add = add nsw i64 %b, %a
67 ret i64 %add
68}
Jim Grosbachb35ad412010-10-13 19:56:10 +000069
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000070define i32 @f7(i32 %a, i32 %b) {
Jim Grosbachb35ad412010-10-13 19:56:10 +000071entry:
72; CHECK: f7
73; CHECK: uxtab r0, r0, r1 @ encoding: [0x71,0x00,0xe0,0xe6]
74 %and = and i32 %b, 255
75 %add = add i32 %and, %a
76 ret i32 %add
77}
78
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000079define i32 @f8(i32 %a) {
Jim Grosbach1de588d2010-10-14 18:54:27 +000080entry:
81; CHECK: f8
82; CHECK: movt r0, #42405 @ encoding: [0xa5,0x05,0x4a,0xe3]
83 %and = and i32 %a, 65535
84 %or = or i32 %and, -1515913216
85 ret i32 %or
86}
87
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000088define i32 @f9() {
Jim Grosbach1de588d2010-10-14 18:54:27 +000089entry:
90; CHECK: f9
91; CHECK: movw r0, #42405 @ encoding: [0xa5,0x05,0x0a,0xe3]
92 ret i32 42405
93}
94
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000095define i64 @f10(i64 %a) {
Jim Grosbach8faff9c2010-10-14 23:29:18 +000096entry:
97; CHECK: f10
98; CHECK: asrs r1, r1, #1 @ encoding: [0xc1,0x10,0xb0,0xe1]
99; CHECK: rrx r0, r0 @ encoding: [0x60,0x00,0xa0,0xe1]
100 %shr = ashr i64 %a, 1
101 ret i64 %shr
102}
Jim Grosbach1de588d2010-10-14 18:54:27 +0000103
Jim Grosbach36860462010-10-21 22:19:32 +0000104define i32 @f11([1 x i32] %A.coerce0, [1 x i32] %B.coerce0) {
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000105entry:
106; CHECK: f11
107; CHECK: ubfx r1, r1, #8, #5 @ encoding: [0x51,0x14,0xe4,0xe7]
108; CHECK: sbfx r0, r0, #13, #7 @ encoding: [0xd0,0x06,0xa6,0xe7]
109 %tmp11 = extractvalue [1 x i32] %A.coerce0, 0
110 %tmp4 = extractvalue [1 x i32] %B.coerce0, 0
111 %0 = shl i32 %tmp11, 12
112 %bf.val.sext = ashr i32 %0, 25
113 %1 = lshr i32 %tmp4, 8
114 %bf.clear2 = and i32 %1, 31
115 %mul = mul nsw i32 %bf.val.sext, %bf.clear2
116 ret i32 %mul
117}
118
Jim Grosbach3fea191052010-10-21 22:03:21 +0000119define i32 @f12(i32 %a) {
120; CHECK: f12:
121; CHECK: bfc r0, #4, #20 @ encoding: [0x1f,0x02,0xd7,0xe7]
122 %tmp = and i32 %a, 4278190095
123 ret i32 %tmp
124}
125
Jim Grosbach36860462010-10-21 22:19:32 +0000126define i64 @f13() {
127; CHECK: f13:
128; CHECK: mvn r0, #0 @ encoding: [0x00,0x00,0xe0,0xe3]
129; CHECK: mvn r1, #2, 2 @ encoding: [0x02,0x11,0xe0,0xe3]
130entry:
131 ret i64 9223372036854775807
132}
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000133
134define i32 @f14(i32 %x, i32 %y) {
135; CHECK: f14:
136; CHECK: smmul r0, r1, r0 @ encoding: [0x11,0xf0,0x50,0xe7]
137 %tmp = sext i32 %x to i64
138 %tmp1 = sext i32 %y to i64
139 %tmp2 = mul i64 %tmp1, %tmp
140 %tmp3 = lshr i64 %tmp2, 32
141 %tmp3.upgrd.1 = trunc i64 %tmp3 to i32
142 ret i32 %tmp3.upgrd.1
143}
144
145define i32 @f15(i32 %x, i32 %y) {
146; CHECK: f15:
147; CHECK: umull r1, r0, r1, r0 @ encoding: [0x91,0x10,0x80,0xe0]
148 %tmp = zext i32 %x to i64
149 %tmp1 = zext i32 %y to i64
150 %tmp2 = mul i64 %tmp1, %tmp
151 %tmp3 = lshr i64 %tmp2, 32
152 %tmp3.upgrd.2 = trunc i64 %tmp3 to i32
153 ret i32 %tmp3.upgrd.2
154}
Jim Grosbach3870b752010-10-22 18:35:16 +0000155
156define i32 @f16(i16 %x, i32 %y) {
157; CHECK: f16:
158; CHECK: smulbt r0, r0, r1 @ encoding: [0xc0,0x01,0x60,0xe1]
159 %tmp1 = add i16 %x, 2
160 %tmp2 = sext i16 %tmp1 to i32
161 %tmp3 = ashr i32 %y, 16
162 %tmp4 = mul i32 %tmp2, %tmp3
163 ret i32 %tmp4
164}
165
166define i32 @f17(i32 %x, i32 %y) {
167; CHECK: f17:
168; CHECK: smultt r0, r1, r0 @ encoding: [0xe1,0x00,0x60,0xe1]
169 %tmp1 = ashr i32 %x, 16
170 %tmp3 = ashr i32 %y, 16
171 %tmp4 = mul i32 %tmp3, %tmp1
172 ret i32 %tmp4
173}
174
175define i32 @f18(i32 %a, i16 %x, i32 %y) {
176; CHECK: f18:
177; CHECK: smlabt r0, r1, r2, r0 @ encoding: [0xc1,0x02,0x00,0xe1]
178 %tmp = sext i16 %x to i32
179 %tmp2 = ashr i32 %y, 16
180 %tmp3 = mul i32 %tmp2, %tmp
181 %tmp5 = add i32 %tmp3, %a
182 ret i32 %tmp5
183}
184
Jim Grosbach0f448b52010-10-08 00:47:59 +0000185declare void @llvm.trap() nounwind