blob: ce72f417bfae5ca01f5ddc9aecf86bc1137ef5a8 [file] [log] [blame]
Eugene Yasman6382ee02013-01-16 13:00:56 +02001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -08002 *
3 * Redistribution and use in source and binary forms, with or without
Deepa Dinamani1e094942012-10-30 15:49:02 -07004 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080015 *
Deepa Dinamani1e094942012-10-30 15:49:02 -070016 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080027 */
28
29#include <debug.h>
30#include <platform/iomap.h>
Channagoud Kadabib14d6d02013-05-15 10:48:59 -070031#include <platform/irqs.h>
Channagoud Kadabi744c8902013-04-02 11:54:53 -070032#include <platform/gpio.h>
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080033#include <reg.h>
34#include <target.h>
35#include <platform.h>
Pavel Nedev03511492013-03-08 19:05:32 -080036#include <dload_util.h>
Deepa Dinamani26e93262012-05-21 17:35:14 -070037#include <uart_dm.h>
Amol Jadi29f95032012-06-22 12:52:54 -070038#include <mmc.h>
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080039#include <spmi.h>
Neeti Desai465491e2012-07-31 12:53:35 -070040#include <board.h>
41#include <smem.h>
42#include <baseband.h>
Deepa Dinamani9a612932012-08-14 16:15:03 -070043#include <dev/keys.h>
44#include <pm8x41.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080045#include <crypto5_wrapper.h>
Eugene Yasmana0d18122013-02-26 13:23:05 +020046#include <hsusb.h>
47#include <clock.h>
sundarajan srinivasana098d832013-03-07 12:19:30 -080048#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070051#include <platform/gpio.h>
Channagoud Kadabif84830c2013-04-19 14:35:47 -070052#include <stdlib.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080053
Channagoud Kadabi20e0dd12013-08-06 12:30:51 -070054enum hw_platform_subtype
55{
56 HW_PLATFORM_SUBTYPE_CDP_INTERPOSER = 8,
57};
58
Deepa Dinamanib9a57202012-12-20 18:05:11 -080059extern bool target_use_signed_kernel(void);
Channagoud Kadabi744c8902013-04-02 11:54:53 -070060static void set_sdc_power_ctrl();
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080061
62static unsigned int target_id;
Deepa Dinamani07f15712013-03-08 17:02:13 -080063static uint32_t pmic_ver;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080064
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070065#if MMC_SDHCI_SUPPORT
66struct mmc_device *dev;
67#endif
68
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080069#define PMIC_ARB_CHANNEL_NUM 0
70#define PMIC_ARB_OWNER_ID 0
71
Deepa Dinamani1e094942012-10-30 15:49:02 -070072#define WDOG_DEBUG_DISABLE_BIT 17
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080073
Deepa Dinamanib9a57202012-12-20 18:05:11 -080074#define CE_INSTANCE 2
75#define CE_EE 1
76#define CE_FIFO_SIZE 64
77#define CE_READ_PIPE 3
78#define CE_WRITE_PIPE 2
Deepa Dinamani809c4282013-07-09 14:06:02 -070079#define CE_READ_PIPE_LOCK_GRP 0
80#define CE_WRITE_PIPE_LOCK_GRP 0
Deepa Dinamanib9a57202012-12-20 18:05:11 -080081#define CE_ARRAY_SIZE 20
82
sundarajan srinivasana098d832013-03-07 12:19:30 -080083#ifdef SSD_ENABLE
84#define SSD_CE_INSTANCE_1 1
85#define SSD_PARTITION_SIZE 8192
86#endif
87
Sundarajan Srinivasand00f31d2013-07-19 12:09:15 -070088#define FASTBOOT_MODE 0x77665500
89
Channagoud Kadabic48b3e92013-06-23 16:19:10 -070090#define BOARD_SOC_VERSION1(soc_rev) (soc_rev >= 0x10000 && soc_rev < 0x20000)
91
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070092#if MMC_SDHCI_SUPPORT
93static uint32_t mmc_sdhci_base[] =
94 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE, MSM_SDC3_SDHCI_BASE, MSM_SDC4_SDHCI_BASE };
95#endif
96
Deepa Dinamanica5ad852012-05-07 18:19:47 -070097static uint32_t mmc_sdc_base[] =
98 { MSM_SDC1_BASE, MSM_SDC2_BASE, MSM_SDC3_BASE, MSM_SDC4_BASE };
99
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700100static uint32_t mmc_sdc_pwrctl_irq[] =
101 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ, SDCC3_PWRCTL_IRQ, SDCC4_PWRCTL_IRQ };
102
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800103void target_early_init(void)
104{
Deepa Dinamanib073ba22012-08-10 11:06:41 -0700105#if WITH_DEBUG_UART
Neeti Desaiac011272012-08-29 18:24:54 -0700106 uart_dm_init(1, 0, BLSP1_UART1_BASE);
Deepa Dinamanib073ba22012-08-10 11:06:41 -0700107#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800108}
109
Deepa Dinamani9a612932012-08-14 16:15:03 -0700110/* Return 1 if vol_up pressed */
111static int target_volume_up()
112{
113 uint8_t status = 0;
114 struct pm8x41_gpio gpio;
115
116 /* CDP vol_up seems to be always grounded. So gpio status is read as 0,
117 * whether key is pressed or not.
118 * Ignore volume_up key on CDP for now.
119 */
120 if (board_hardware_id() == HW_PLATFORM_SURF)
121 return 0;
122
123 /* Configure the GPIO */
124 gpio.direction = PM_GPIO_DIR_IN;
125 gpio.function = 0;
126 gpio.pull = PM_GPIO_PULL_UP_30;
Eugene Yasman6382ee02013-01-16 13:00:56 +0200127 gpio.vin_sel = 2;
Deepa Dinamani9a612932012-08-14 16:15:03 -0700128
129 pm8x41_gpio_config(5, &gpio);
130
Channagoud Kadabi4d7b5302013-08-07 16:34:08 -0700131 /* Wait for the pmic gpio config to take effect */
132 thread_sleep(1);
133
Deepa Dinamani9a612932012-08-14 16:15:03 -0700134 /* Get status of P_GPIO_5 */
135 pm8x41_gpio_get(5, &status);
136
137 return !status; /* active low */
138}
139
140/* Return 1 if vol_down pressed */
Deepa Dinamani66a87962013-02-04 10:39:30 -0800141uint32_t target_volume_down()
Deepa Dinamani9a612932012-08-14 16:15:03 -0700142{
Deepa Dinamani66a87962013-02-04 10:39:30 -0800143 /* Volume down button is tied in with RESIN on MSM8974. */
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700144 if (platform_is_8974() && (pmic_ver == PM8X41_VERSION_V2))
Channagoud Kadabi84dcd912013-07-03 15:33:15 -0700145 return pm8x41_v2_resin_status();
Deepa Dinamani13bfc852013-02-05 17:56:47 -0800146 else
147 return pm8x41_resin_status();
Deepa Dinamani9a612932012-08-14 16:15:03 -0700148}
149
150static void target_keystatus()
151{
152 keys_init();
153
154 if(target_volume_down())
155 keys_post_event(KEY_VOLUMEDOWN, 1);
156
157 if(target_volume_up())
158 keys_post_event(KEY_VOLUMEUP, 1);
159}
160
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800161/* Set up params for h/w CE. */
162void target_crypto_init_params()
163{
164 struct crypto_init_params ce_params;
165
166 /* Set up base addresses and instance. */
167 ce_params.crypto_instance = CE_INSTANCE;
168 ce_params.crypto_base = MSM_CE2_BASE;
169 ce_params.bam_base = MSM_CE2_BAM_BASE;
170
171 /* Set up BAM config. */
Deepa Dinamani809c4282013-07-09 14:06:02 -0700172 ce_params.bam_ee = CE_EE;
173 ce_params.pipes.read_pipe = CE_READ_PIPE;
174 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
175 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
176 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800177
178 /* Assign buffer sizes. */
179 ce_params.num_ce = CE_ARRAY_SIZE;
180 ce_params.read_fifo_size = CE_FIFO_SIZE;
181 ce_params.write_fifo_size = CE_FIFO_SIZE;
182
Deepa Dinamanie505d3d2013-05-14 16:55:38 -0700183 /* BAM is initialized by TZ for this platform.
184 * Do not do it again as the initialization address space
185 * is locked.
186 */
187 ce_params.do_bam_init = 0;
188
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800189 crypto_init_params(&ce_params);
190}
191
192crypto_engine_type board_ce_type(void)
193{
194 return CRYPTO_ENGINE_TYPE_HW;
195}
196
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700197#if MMC_SDHCI_SUPPORT
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700198static void target_mmc_sdhci_init()
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700199{
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700200 struct mmc_config_data config = {0};
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700201 uint32_t soc_ver = 0;
202
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700203 soc_ver = board_soc_version();
204
205 /*
206 * 8974 v1 fluid devices, have a hardware bug
207 * which limits the bus width to 4 bit.
208 */
209 switch(board_hardware_id())
210 {
211 case HW_PLATFORM_FLUID:
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700212 if (platform_is_8974() && BOARD_SOC_VERSION1(soc_ver))
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700213 config.bus_width = DATA_BUS_WIDTH_4BIT;
Channagoud Kadabic48b3e92013-06-23 16:19:10 -0700214 else
215 config.bus_width = DATA_BUS_WIDTH_8BIT;
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700216 break;
217 default:
218 config.bus_width = DATA_BUS_WIDTH_8BIT;
219 };
220
221 config.max_clk_rate = MMC_CLK_200MHZ;
222
223 /* Trying Slot 1*/
224 config.slot = 1;
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700225 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
226 config.pwrctl_base = mmc_sdc_base[config.slot - 1];
227 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700228
229 if (!(dev = mmc_init(&config))) {
230 /* Trying Slot 2 next */
231 config.slot = 2;
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700232 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
233 config.pwrctl_base = mmc_sdc_base[config.slot - 1];
234 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
235
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700236 if (!(dev = mmc_init(&config))) {
237 dprintf(CRITICAL, "mmc init failed!");
238 ASSERT(0);
239 }
240 }
Channagoud Kadabief5332f2013-05-16 15:23:43 -0700241
242 /*
243 * MMC initialization is complete, read the partition table info
244 */
245 if (partition_read_table()) {
246 dprintf(CRITICAL, "Error reading the partition table info\n");
247 ASSERT(0);
248 }
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700249}
250
Channagoud Kadabi6faaf702013-09-10 15:00:51 -0700251void *target_mmc_device()
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700252{
Channagoud Kadabi6faaf702013-09-10 15:00:51 -0700253 return (void *) dev;
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700254}
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700255
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700256#else
Channagoud Kadabib14d6d02013-05-15 10:48:59 -0700257static void target_mmc_mci_init()
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800258{
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700259 uint32_t base_addr;
260 uint8_t slot;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800261
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700262 /* Trying Slot 1 */
263 slot = 1;
264 base_addr = mmc_sdc_base[slot - 1];
265
266 if (mmc_boot_main(slot, base_addr))
267 {
268 /* Trying Slot 2 next */
269 slot = 2;
270 base_addr = mmc_sdc_base[slot - 1];
271 if (mmc_boot_main(slot, base_addr)) {
272 dprintf(CRITICAL, "mmc init failed!");
273 ASSERT(0);
274 }
275 }
276}
277
278/*
279 * Function to set the capabilities for the host
280 */
281void target_mmc_caps(struct mmc_host *host)
282{
283 uint32_t soc_ver = 0;
284
285 soc_ver = board_soc_version();
286
287 /*
288 * 8974 v1 fluid devices, have a hardware bug
289 * which limits the bus width to 4 bit.
290 */
291 switch(board_hardware_id())
292 {
293 case HW_PLATFORM_FLUID:
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700294 if (platform_is_8974() && BOARD_SOC_VERSION1(soc_ver))
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700295 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_4_BIT;
Channagoud Kadabic48b3e92013-06-23 16:19:10 -0700296 else
297 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_8_BIT;
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700298 break;
299 default:
300 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_8_BIT;
301 };
302
303 host->caps.ddr_mode = 1;
304 host->caps.hs200_mode = 1;
305 host->caps.hs_clk_rate = MMC_CLK_96MHZ;
306}
307#endif
308
309
310void target_init(void)
311{
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800312 dprintf(INFO, "target_init()\n");
313
Deepa Dinamanic2a9b362012-02-23 15:15:54 -0800314 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800315
Deepa Dinamani07f15712013-03-08 17:02:13 -0800316 /* Save PM8941 version info. */
317 pmic_ver = pm8x41_get_pmic_rev();
318
Deepa Dinamani9a612932012-08-14 16:15:03 -0700319 target_keystatus();
320
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800321 if (target_use_signed_kernel())
322 target_crypto_init_params();
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800323 /* Display splash screen if enabled */
324#if DISPLAY_SPLASH_SCREEN
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800325 dprintf(INFO, "Display Init: Start\n");
Channagoud Kadabi20e0dd12013-08-06 12:30:51 -0700326 if (board_hardware_subtype() != HW_PLATFORM_SUBTYPE_CDP_INTERPOSER)
327 {
328 display_init();
329 }
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800330 dprintf(INFO, "Display Init: Done\n");
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800331#endif
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800332
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700333 /*
334 * Set drive strength & pull ctrl for
335 * emmc
336 */
337 set_sdc_power_ctrl();
338
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700339#if MMC_SDHCI_SUPPORT
340 target_mmc_sdhci_init();
341#else
342 target_mmc_mci_init();
343#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800344}
345
346unsigned board_machtype(void)
347{
348 return target_id;
349}
350
351/* Do any target specific intialization needed before entering fastboot mode */
sundarajan srinivasana098d832013-03-07 12:19:30 -0800352#ifdef SSD_ENABLE
sundarajan srinivasana098d832013-03-07 12:19:30 -0800353static void ssd_load_keystore_from_emmc()
354{
355 uint64_t ptn = 0;
356 int index = -1;
357 uint32_t size = SSD_PARTITION_SIZE;
358 int ret = -1;
359
Channagoud Kadabif84830c2013-04-19 14:35:47 -0700360 uint32_t *buffer = (uint32_t *)memalign(CACHE_LINE,
361 ROUNDUP(SSD_PARTITION_SIZE, CACHE_LINE));
362
363 if (!buffer) {
364 dprintf(CRITICAL, "Error Allocating memory for SSD buffer\n");
365 ASSERT(0);
366 }
367
sundarajan srinivasana098d832013-03-07 12:19:30 -0800368 index = partition_get_index("ssd");
369
370 ptn = partition_get_offset(index);
371 if(ptn == 0){
372 dprintf(CRITICAL,"ERROR: ssd parition not found");
373 return;
374 }
375
376 if(mmc_read(ptn, buffer, size)){
377 dprintf(CRITICAL,"ERROR:Cannot read data\n");
378 return;
379 }
380
381 ret = scm_protect_keystore((uint32_t *)&buffer[0],size);
382 if(ret != 0)
383 dprintf(CRITICAL,"ERROR: scm_protect_keystore Failed");
Channagoud Kadabif84830c2013-04-19 14:35:47 -0700384
385 free(buffer);
sundarajan srinivasana098d832013-03-07 12:19:30 -0800386}
387#endif
388
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800389void target_fastboot_init(void)
390{
Deepa Dinamani9a612932012-08-14 16:15:03 -0700391 /* Set the BOOT_DONE flag in PM8921 */
392 pm8x41_set_boot_done();
sundarajan srinivasana098d832013-03-07 12:19:30 -0800393
394#ifdef SSD_ENABLE
395 clock_ce_enable(SSD_CE_INSTANCE_1);
396 ssd_load_keystore_from_emmc();
397#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800398}
Neeti Desai465491e2012-07-31 12:53:35 -0700399
400/* Detect the target type */
401void target_detect(struct board_data *board)
402{
403 board->target = LINUX_MACHTYPE_UNKNOWN;
404}
405
406/* Detect the modem type */
407void target_baseband_detect(struct board_data *board)
408{
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800409 uint32_t platform;
410 uint32_t platform_subtype;
411
412 platform = board->platform;
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800413
414 switch(platform) {
415 case MSM8974:
Deepa Dinamani713a76f2013-05-03 13:17:24 -0700416 case MSM8274:
417 case MSM8674:
Deepa Dinamanicaf9e772013-06-14 12:39:41 -0700418 case MSM8274AA:
419 case MSM8274AB:
420 case MSM8274AC:
421 case MSM8674AA:
422 case MSM8674AB:
423 case MSM8674AC:
424 case MSM8974AA:
425 case MSM8974AB:
426 case MSM8974AC:
Channagoud Kadabi20e0dd12013-08-06 12:30:51 -0700427 case MSMSAMARIUM2:
428 case MSMSAMARIUM9:
Neeti Desai465491e2012-07-31 12:53:35 -0700429 board->baseband = BASEBAND_MSM;
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800430 break;
431 case APQ8074:
Deepa Dinamanicaf9e772013-06-14 12:39:41 -0700432 case APQ8074AA:
433 case APQ8074AB:
434 case APQ8074AC:
Channagoud Kadabi20e0dd12013-08-06 12:30:51 -0700435 case MSMSAMARIUM0:
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800436 board->baseband = BASEBAND_APQ;
437 break;
438 default:
439 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
440 ASSERT(0);
441 };
Neeti Desai465491e2012-07-31 12:53:35 -0700442}
Deepa Dinamani9a612932012-08-14 16:15:03 -0700443
Deepa Dinamani927a6b62013-03-28 17:05:32 -0700444unsigned target_baseband()
445{
446 return board_baseband();
447}
448
Deepa Dinamani9a612932012-08-14 16:15:03 -0700449void target_serialno(unsigned char *buf)
450{
451 unsigned int serialno;
452 if (target_is_emmc_boot()) {
453 serialno = mmc_get_psn();
454 snprintf((char *)buf, 13, "%x", serialno);
455 }
456}
Amol Jadi6639d452012-08-16 14:51:19 -0700457
458unsigned check_reboot_mode(void)
459{
460 uint32_t restart_reason = 0;
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800461 uint32_t soc_ver = 0;
462 uint32_t restart_reason_addr;
463
464 soc_ver = board_soc_version();
465
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700466 if (platform_is_8974() && BOARD_SOC_VERSION1(soc_ver))
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800467 restart_reason_addr = RESTART_REASON_ADDR;
Channagoud Kadabic48b3e92013-06-23 16:19:10 -0700468 else
469 restart_reason_addr = RESTART_REASON_ADDR_V2;
Amol Jadi6639d452012-08-16 14:51:19 -0700470
471 /* Read reboot reason and scrub it */
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800472 restart_reason = readl(restart_reason_addr);
473 writel(0x00, restart_reason_addr);
Amol Jadi6639d452012-08-16 14:51:19 -0700474
475 return restart_reason;
476}
Neeti Desai120b55d2012-08-20 17:15:56 -0700477
478void reboot_device(unsigned reboot_reason)
479{
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800480 uint32_t soc_ver = 0;
Sundarajan Srinivasand00f31d2013-07-19 12:09:15 -0700481 uint8_t reset_type = 0;
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800482
483 soc_ver = board_soc_version();
484
Neeti Desai120b55d2012-08-20 17:15:56 -0700485 /* Write the reboot reason */
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700486 if (platform_is_8974() && BOARD_SOC_VERSION1(soc_ver))
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800487 writel(reboot_reason, RESTART_REASON_ADDR);
Channagoud Kadabic48b3e92013-06-23 16:19:10 -0700488 else
489 writel(reboot_reason, RESTART_REASON_ADDR_V2);
Neeti Desai120b55d2012-08-20 17:15:56 -0700490
Sundarajan Srinivasand00f31d2013-07-19 12:09:15 -0700491 if(reboot_reason == FASTBOOT_MODE)
492 reset_type = PON_PSHOLD_WARM_RESET;
493 else
494 reset_type = PON_PSHOLD_HARD_RESET;
495
Neeti Desai120b55d2012-08-20 17:15:56 -0700496 /* Configure PMIC for warm reset */
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700497 if (platform_is_8974() && (pmic_ver == PM8X41_VERSION_V2))
Sundarajan Srinivasand00f31d2013-07-19 12:09:15 -0700498 pm8x41_v2_reset_configure(reset_type);
Deepa Dinamani07f15712013-03-08 17:02:13 -0800499 else
Sundarajan Srinivasand00f31d2013-07-19 12:09:15 -0700500 pm8x41_reset_configure(reset_type);
Neeti Desai120b55d2012-08-20 17:15:56 -0700501
Deepa Dinamani1e094942012-10-30 15:49:02 -0700502 /* Disable Watchdog Debug.
503 * Required becuase of a H/W bug which causes the system to
504 * reset partially even for non watchdog resets.
505 */
506 writel(readl(GCC_WDOG_DEBUG) & ~(1 << WDOG_DEBUG_DISABLE_BIT), GCC_WDOG_DEBUG);
507
Deepa Dinamanie0808e52012-11-26 15:22:46 -0800508 dsb();
509
510 /* Wait until the write takes effect. */
511 while(readl(GCC_WDOG_DEBUG) & (1 << WDOG_DEBUG_DISABLE_BIT));
512
Neeti Desai120b55d2012-08-20 17:15:56 -0700513 /* Drop PS_HOLD for MSM */
514 writel(0x00, MPM2_MPM_PS_HOLD);
515
516 mdelay(5000);
517
518 dprintf(CRITICAL, "Rebooting failed\n");
519}
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800520
Pavel Nedeva4c9d3a2013-05-15 14:42:34 +0300521int set_download_mode(enum dload_mode mode)
Pavel Nedev03511492013-03-08 19:05:32 -0800522{
Pavel Nedeva4c9d3a2013-05-15 14:42:34 +0300523 dload_util_write_cookie(mode == NORMAL_DLOAD ?
524 DLOAD_MODE_ADDR_V2 : EMERGENCY_DLOAD_MODE_ADDR_V2, mode);
Pavel Nedev03511492013-03-08 19:05:32 -0800525
526 return 0;
527}
528
Channagoud Kadabi6d215b92013-06-23 16:47:07 -0700529/* Check if MSM needs VBUS mimic for USB */
530static int target_needs_vbus_mimic()
531{
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700532 if (platform_is_8974())
Channagoud Kadabi6d215b92013-06-23 16:47:07 -0700533 return 0;
534
535 return 1;
536}
537
Eugene Yasmana0d18122013-02-26 13:23:05 +0200538/* Do target specific usb initialization */
539void target_usb_init(void)
540{
Channagoud Kadabi6d215b92013-06-23 16:47:07 -0700541 uint32_t val;
542
Eugene Yasmana0d18122013-02-26 13:23:05 +0200543 /* Enable secondary USB PHY on DragonBoard8074 */
544 if (board_hardware_id() == HW_PLATFORM_DRAGON) {
545 /* Route ChipIDea to use secondary USB HS port2 */
546 writel_relaxed(1, USB2_PHY_SEL);
547
548 /* Enable access to secondary PHY by clamping the low
549 * voltage interface between DVDD of the PHY and Vddcx
550 * (set bit16 (USB2_PHY_HS2_DIG_CLAMP_N_2) = 1) */
551 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_SEC_CTRL)
552 | 0x00010000, USB_OTG_HS_PHY_SEC_CTRL);
553
554 /* Perform power-on-reset of the PHY.
555 * Delay values are arbitrary */
556 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL)|1,
557 USB_OTG_HS_PHY_CTRL);
558 thread_sleep(10);
559 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL) & 0xFFFFFFFE,
560 USB_OTG_HS_PHY_CTRL);
561 thread_sleep(10);
562
563 /* Enable HSUSB PHY port for ULPI interface,
564 * then configure related parameters within the PHY */
565 writel_relaxed(((readl_relaxed(USB_PORTSC) & 0xC0000000)
566 | 0x8c000004), USB_PORTSC);
567 }
Channagoud Kadabi6d215b92013-06-23 16:47:07 -0700568
569 if (target_needs_vbus_mimic())
570 {
571 /* Select and enable external configuration with USB PHY */
572 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
573
574 /* Enable sess_vld */
575 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
576 writel(val, USB_GENCONFIG_2);
577
578 /* Enable external vbus configuration in the LINK */
579 val = readl(USB_USBCMD);
580 val |= SESS_VLD_CTRL;
581 writel(val, USB_USBCMD);
582 }
Eugene Yasmana0d18122013-02-26 13:23:05 +0200583}
584
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800585/* Returns 1 if target supports continuous splash screen. */
586int target_cont_splash_screen()
587{
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800588 switch(board_hardware_id())
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800589 {
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800590 case HW_PLATFORM_SURF:
591 case HW_PLATFORM_MTP:
592 case HW_PLATFORM_FLUID:
Asaf Pensob85263f2013-05-01 10:54:34 +0300593 case HW_PLATFORM_DRAGON:
Kuogee Hsiehdf636eb2013-08-01 14:52:08 -0700594 case HW_PLATFORM_LIQUID:
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800595 dprintf(SPEW, "Target_cont_splash=1\n");
596 return 1;
597 break;
598 default:
599 dprintf(SPEW, "Target_cont_splash=0\n");
600 return 0;
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800601 }
602}
sundarajan srinivasanb5db0a92013-02-12 19:19:27 -0800603
604unsigned target_pause_for_battery_charge(void)
605{
606 uint8_t pon_reason = pm8x41_get_pon_reason();
607
608 /* This function will always return 0 to facilitate
609 * automated testing/reboot with usb connected.
610 * uncomment if this feature is needed */
611 /* if ((pon_reason == USB_CHG) || (pon_reason == DC_CHG))
612 return 1;*/
613
614 return 0;
615}
sundarajan srinivasana098d832013-03-07 12:19:30 -0800616
Channagoud Kadabi9faa45b2013-06-18 18:33:02 -0700617void target_uninit(void)
sundarajan srinivasana098d832013-03-07 12:19:30 -0800618{
Channagoud Kadabi9faa45b2013-06-18 18:33:02 -0700619#if MMC_SDHCI_SUPPORT
620 mmc_put_card_to_sleep(dev);
621#else
622 mmc_put_card_to_sleep();
623#endif
sundarajan srinivasana098d832013-03-07 12:19:30 -0800624#ifdef SSD_ENABLE
625 clock_ce_disable(SSD_CE_INSTANCE_1);
626#endif
627}
Deepa Dinamani65df9822013-03-08 13:38:34 -0800628
629void shutdown_device()
630{
631 dprintf(CRITICAL, "Going down for shutdown.\n");
632
633 /* Configure PMIC for shutdown. */
Channagoud Kadabi0de103c2013-09-26 10:44:57 -0700634 if (platform_is_8974() && (pmic_ver == PM8X41_VERSION_V2))
Deepa Dinamani65df9822013-03-08 13:38:34 -0800635 pm8x41_v2_reset_configure(PON_PSHOLD_SHUTDOWN);
636 else
637 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
638
639 /* Drop PS_HOLD for MSM */
640 writel(0x00, MPM2_MPM_PS_HOLD);
641
642 mdelay(5000);
643
644 dprintf(CRITICAL, "Shutdown failed\n");
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700645}
646
647static void set_sdc_power_ctrl()
648{
Channagoud Kadabi224d8322013-09-27 14:25:22 -0700649 uint8_t tlmm_hdrv_clk = 0;
650 uint32_t platform_id = 0;
651
652 platform_id = board_platform_id();
653
654 switch(platform_id)
655 {
656 case MSM8274AA:
657 case MSM8274AB:
658 case MSM8674AA:
659 case MSM8674AB:
660 case MSM8974AA:
661 case MSM8974AB:
662 if (board_hardware_id() == HW_PLATFORM_MTP)
663 tlmm_hdrv_clk = TLMM_CUR_VAL_10MA;
664 else
665 tlmm_hdrv_clk = TLMM_CUR_VAL_16MA;
666 break;
667 default:
668 tlmm_hdrv_clk = TLMM_CUR_VAL_16MA;
669 };
670
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700671 /* Drive strength configs for sdc pins */
672 struct tlmm_cfgs sdc1_hdrv_cfg[] =
673 {
Channagoud Kadabi224d8322013-09-27 14:25:22 -0700674 { SDC1_CLK_HDRV_CTL_OFF, tlmm_hdrv_clk, TLMM_HDRV_MASK },
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700675 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
676 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
677 };
678
679 /* Pull configs for sdc pins */
680 struct tlmm_cfgs sdc1_pull_cfg[] =
681 {
682 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK },
683 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
684 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
685 };
686
687 /* Set the drive strength & pull control values */
688 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
689 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
690}
Stanimir Varbanovf64a0292013-04-29 11:58:27 +0300691
692int emmc_recovery_init(void)
693{
694 return _emmc_recovery_init();
695}
Channagoud Kadabi6d215b92013-06-23 16:47:07 -0700696
697void target_usb_stop(void)
698{
699 uint32_t platform = board_platform_id();
700
701 /* Disable VBUS mimicing in the controller. */
702 if (target_needs_vbus_mimic())
703 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
704}
Amol Jadi4c3229f2013-10-07 14:38:06 -0700705
706/* identify the usb controller to be used for the target */
707const char * target_usb_controller()
708{
709 switch(board_platform_id())
710 {
711 /* use dwc controller for PRO chips (with some exceptions) */
712 case MSM8974AA:
713 case MSM8974AB:
714 case MSM8974AC:
715 /* exceptions based on hardware id */
716 if (board_hardware_id() != HW_PLATFORM_DRAGON)
717 return "dwc";
718 /* fall through to default "ci" for anything that did'nt select "dwc" */
719 default:
720 return "ci";
721 }
722}