blob: 77d685cb941ab82d3dd29c307df28a754246ee89 [file] [log] [blame]
Parth Dixit80bb5232016-01-05 15:26:22 +05301/* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
Aparna Mallavarapuca676882015-01-19 20:39:06 +05302 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Parth Dixit6e6bad52015-07-30 19:02:38 +053057#include <boot_device.h>
58#include <secapp_loader.h>
59#include <rpmb.h>
lijuang3606df82015-09-02 21:14:43 +080060#include <smem.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053061
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070062#include "target/display.h"
63
Aparna Mallavarapuca676882015-01-19 20:39:06 +053064#if LONG_PRESS_POWER_ON
65#include <shutdown_detect.h>
66#endif
67
Matthew Qin47dfdb72015-06-10 21:29:11 +080068#if PON_VIB_SUPPORT
69#include <vibrator.h>
70#endif
71
72#if PON_VIB_SUPPORT
73#define VIBRATE_TIME 250
74#endif
75
Aparna Mallavarapuca676882015-01-19 20:39:06 +053076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053079#define TLMM_VOL_UP_BTN_GPIO_8956 113
Parth Dixit720d3b92015-10-30 01:21:34 +053080#define TLMM_VOL_UP_BTN_GPIO_8937 91
Wufengf2e37312016-04-12 16:09:47 +080081#define TLMM_VOL_DOWN_BTN_GPIO 128
Aparna Mallavarapuca676882015-01-19 20:39:06 +053082
83#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053084#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053085#define PON_SOFT_RB_SPARE 0x88F
86
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053087#define CE1_INSTANCE 1
88#define CE_EE 1
89#define CE_FIFO_SIZE 64
90#define CE_READ_PIPE 3
91#define CE_WRITE_PIPE 2
92#define CE_READ_PIPE_LOCK_GRP 0
93#define CE_WRITE_PIPE_LOCK_GRP 0
94#define CE_ARRAY_SIZE 20
Wufengf2e37312016-04-12 16:09:47 +080095#define SUB_TYPE_SKUT 0x0A
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +053096#define SMBCHG_USB_RT_STS 0x21310
97#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053098
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053099struct mmc_device *dev;
100
101static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530102 { MSM_SDC1_BASE, MSM_SDC2_BASE };
103
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530104static uint32_t mmc_sdhci_base[] =
105 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
106
107static uint32_t mmc_sdc_pwrctl_irq[] =
108 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530109
110void target_early_init(void)
111{
112#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530113 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530114#endif
115}
116
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530117static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530118{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530119 /* Drive strength configs for sdc pins */
120 struct tlmm_cfgs sdc1_hdrv_cfg[] =
121 {
122 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
123 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
124 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
125 };
126
127 /* Pull configs for sdc pins */
128 struct tlmm_cfgs sdc1_pull_cfg[] =
129 {
130 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
131 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
132 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
133 };
134
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530135 struct tlmm_cfgs sdc1_rclk_cfg[] =
136 {
137 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
138 };
139
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530140 /* Set the drive strength & pull control values */
141 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
142 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530143 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530144}
145
146void target_sdc_init()
147{
148 struct mmc_config_data config;
149
150 /* Set drive strength & pull ctrl values */
151 set_sdc_power_ctrl();
152
153 /* Try slot 1*/
154 config.slot = 1;
155 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530156 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530157 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
158 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
159 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
160 config.hs400_support = 1;
161
162 if (!(dev = mmc_init(&config))) {
163 /* Try slot 2 */
164 config.slot = 2;
165 config.max_clk_rate = MMC_CLK_200MHZ;
166 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
167 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
168 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
169 config.hs400_support = 0;
170
171 if (!(dev = mmc_init(&config))) {
172 dprintf(CRITICAL, "mmc init failed!");
173 ASSERT(0);
174 }
175 }
176}
177
178void *target_mmc_device()
179{
180 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530181}
182
183/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300184int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530185{
lijuang2d2b8a02015-06-05 21:34:15 +0800186 static uint8_t first_time = 0;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530187 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530188 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530189
Unnati Gandhife004a92015-06-01 13:06:06 +0530190 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530191 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530192 else if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit720d3b92015-10-30 01:21:34 +0530193 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8937;
Unnati Gandhife004a92015-06-01 13:06:06 +0530194 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530195 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
196
lijuang2d2b8a02015-06-05 21:34:15 +0800197 if (!first_time) {
198 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530199
lijuang2d2b8a02015-06-05 21:34:15 +0800200 /* Wait for the gpio config to take effect - debounce time */
201 udelay(10000);
202
203 first_time = 1;
204 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530205
206 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530207 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530208
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530209 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530210 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530211}
212
213/* Return 1 if vol_down pressed */
214uint32_t target_volume_down()
215{
Wufengf2e37312016-04-12 16:09:47 +0800216 static bool vol_down_key_init = false;
217
218 if ((board_hardware_id() == HW_PLATFORM_QRD) &&
219 (board_hardware_subtype() == SUB_TYPE_SKUT)) {
220 uint32_t status = 0;
221
222 if (!vol_down_key_init) {
223 gpio_tlmm_config(TLMM_VOL_DOWN_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP,
224 GPIO_2MA, GPIO_ENABLE);
225 /* Wait for the gpio config to take effect - debounce time */
226 thread_sleep(10);
227 vol_down_key_init = true;
228 }
229
230 /* Get status of GPIO */
231 status = gpio_status(TLMM_VOL_DOWN_BTN_GPIO);
232
233 /* Active low signal. */
234 return !status;
235 } else {
236 /* Volume down button tied in with PMIC RESIN. */
237 return pm8x41_resin_status();
238 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530239}
240
Parth Dixit300a3b92015-06-19 16:38:12 +0530241uint32_t target_is_pwrkey_pon_reason()
242{
243 uint8_t pon_reason = pm8950_get_pon_reason();
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530244 bool usb_present_sts = !(USBIN_UV_RT_STS &
245 pm8x41_reg_read(SMBCHG_USB_RT_STS));
Parth Dixit300a3b92015-06-19 16:38:12 +0530246 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
247 return 1;
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530248 else if ((pon_reason == PON1) && (!usb_present_sts))
249 return 1;
Parth Dixit300a3b92015-06-19 16:38:12 +0530250 else
251 return 0;
252}
253
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530254static void target_keystatus()
255{
256 keys_init();
257
258 if(target_volume_down())
259 keys_post_event(KEY_VOLUMEDOWN, 1);
260
261 if(target_volume_up())
262 keys_post_event(KEY_VOLUMEUP, 1);
263}
264
265/* Configure PMIC and Drop PS_HOLD for shutdown */
266void shutdown_device()
267{
268 dprintf(CRITICAL, "Going down for shutdown.\n");
269
270 /* Configure PMIC for shutdown */
271 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
272
273 /* Drop PS_HOLD for MSM */
274 writel(0x00, MPM2_MPM_PS_HOLD);
275
276 mdelay(5000);
277
278 dprintf(CRITICAL, "shutdown failed\n");
279
280 ASSERT(0);
281}
282
283
284void target_init(void)
285{
Parth Dixit5b954e02015-10-17 22:20:31 +0530286#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530287#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530288 int ret = 0;
Parth Dixit5b954e02015-10-17 22:20:31 +0530289#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530290#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530291 dprintf(INFO, "target_init()\n");
292
293 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
294
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530295 if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit3e6dead2015-12-08 15:04:54 +0530296 {
297 uint8_t pmi_rev = 0;
298 uint32_t pmi_type = 0;
299
300 pmi_type = board_pmic_target(1) & 0xffff;
301 if(pmi_type == PMIC_IS_PMI8950)
302 {
303 /* read pmic spare register for rev */
304 pmi_rev = pmi8950_get_pmi_subtype();
305 if(pmi_rev)
306 board_pmi_target_set(1,pmi_rev);
307 }
308 }
309
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530310 target_keystatus();
311
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530312 target_sdc_init();
313 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530314 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530315 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530316 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530317 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530318
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530319#if LONG_PRESS_POWER_ON
320 shutdown_detect();
321#endif
Matthew Qin47dfdb72015-06-10 21:29:11 +0800322
323#if PON_VIB_SUPPORT
324 /* turn on vibrator to indicate that phone is booting up to end user */
325 vib_timed_turn_on(VIBRATE_TIME);
326#endif
327
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530328 if (target_use_signed_kernel())
329 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530330
Parth Dixit5b954e02015-10-17 22:20:31 +0530331#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530332#if !VBOOT_MOTA
Parth Dixit0eb73692015-08-09 17:32:27 +0530333 clock_ce_enable(CE1_INSTANCE);
334
Parth Dixit6e6bad52015-07-30 19:02:38 +0530335 /* Initialize Qseecom */
336 ret = qseecom_init();
337
338 if (ret < 0)
339 {
340 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
341 ASSERT(0);
342 }
343
344 /* Start Qseecom */
345 ret = qseecom_tz_init();
346
347 if (ret < 0)
348 {
349 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
350 ASSERT(0);
351 }
352
Parth Dixitb4b2ffa2015-10-09 15:31:14 +0530353 if (rpmb_init() < 0)
354 {
355 dprintf(CRITICAL, "RPMB init failed\n");
356 ASSERT(0);
357 }
358
Parth Dixit6e6bad52015-07-30 19:02:38 +0530359 /*
360 * Load the sec app for first time
361 */
362 if (load_sec_app() < 0)
363 {
364 dprintf(CRITICAL, "Failed to load App for verified\n");
365 ASSERT(0);
366 }
Parth Dixit5b954e02015-10-17 22:20:31 +0530367#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530368#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530369
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530370#if SMD_SUPPORT
371 rpm_smd_init();
372#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530373}
374
375void target_serialno(unsigned char *buf)
376{
377 uint32_t serialno;
378 if (target_is_emmc_boot()) {
379 serialno = mmc_get_psn();
380 snprintf((char *)buf, 13, "%x", serialno);
381 }
382}
383
384unsigned board_machtype(void)
385{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530386 return LINUX_MACHTYPE_UNKNOWN;
387}
388
389/* Detect the target type */
390void target_detect(struct board_data *board)
391{
392 /* This is already filled as part of board.c */
393}
394
395/* Detect the modem type */
396void target_baseband_detect(struct board_data *board)
397{
398 uint32_t platform;
399
400 platform = board->platform;
401
402 switch(platform) {
403 case MSM8952:
404 case MSM8956:
405 case MSM8976:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530406 case MSM8937:
Parth Dixit660369e2016-05-12 09:53:15 +0530407 case MSM8940:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530408 case MSM8917:
Mayank Grovercd5f0ff2016-10-03 18:08:52 +0530409 case MSM8920:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530410 case MSM8217:
411 case MSM8617:
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530412 board->baseband = BASEBAND_MSM;
413 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530414 case APQ8052:
415 case APQ8056:
416 case APQ8076:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530417 case APQ8037:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530418 case APQ8017:
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530419 board->baseband = BASEBAND_APQ;
420 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530421 default:
422 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
423 ASSERT(0);
424 };
425}
426
427unsigned target_baseband()
428{
429 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530430}
431
432unsigned check_reboot_mode(void)
433{
434 uint32_t restart_reason = 0;
435
436 /* Read reboot reason and scrub it */
437 restart_reason = readl(RESTART_REASON_ADDR);
438 writel(0x00, RESTART_REASON_ADDR);
439
440 return restart_reason;
441}
442
443unsigned check_hard_reboot_mode(void)
444{
445 uint8_t hard_restart_reason = 0;
446 uint8_t value = 0;
447
448 /* Read reboot reason and scrub it
449 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
450 */
451 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
452 hard_restart_reason = value >> 5;
453 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
454
455 return hard_restart_reason;
456}
457
lijuang395b5e62015-11-19 17:39:44 +0800458int set_download_mode(enum reboot_reason mode)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530459{
460 int ret = 0;
461 ret = scm_dload_mode(mode);
462
463 pm8x41_clear_pmic_watchdog();
464
465 return ret;
466}
467
468int emmc_recovery_init(void)
469{
470 return _emmc_recovery_init();
471}
472
473void reboot_device(unsigned reboot_reason)
474{
475 uint8_t reset_type = 0;
476 uint32_t ret = 0;
477
lijuang395b5e62015-11-19 17:39:44 +0800478 /* Set cookie for dload mode */
479 if(set_download_mode(reboot_reason)) {
480 dprintf(CRITICAL, "HALT: set_download_mode not supported\n");
481 return;
482 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530483
484 writel(reboot_reason, RESTART_REASON_ADDR);
485
486 /* For Reboot-bootloader and Dload cases do a warm reset
487 * For Reboot cases do a hard reset
488 */
lijuang395b5e62015-11-19 17:39:44 +0800489 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == NORMAL_DLOAD) ||
490 (reboot_reason == EMERGENCY_DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530491 reset_type = PON_PSHOLD_WARM_RESET;
492 else
493 reset_type = PON_PSHOLD_HARD_RESET;
494
Parth Dixitbe107962015-10-16 14:33:20 +0530495 pm8994_reset_configure(reset_type);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530496
497 ret = scm_halt_pmic_arbiter();
498 if (ret)
499 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
500
501 /* Drop PS_HOLD for MSM */
502 writel(0x00, MPM2_MPM_PS_HOLD);
503
504 mdelay(5000);
505
506 dprintf(CRITICAL, "Rebooting failed\n");
507}
508
509#if USER_FORCE_RESET_SUPPORT
510/* Return 1 if it is a force resin triggered by user. */
511uint32_t is_user_force_reset(void)
512{
513 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
514 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
515
516 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
517 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
518 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
519 poff_reason2 == STAGE3))
520 return 1;
521 else
522 return 0;
523}
524#endif
525
526unsigned target_pause_for_battery_charge(void)
527{
528 uint8_t pon_reason = pm8x41_get_pon_reason();
529 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800530 bool usb_present_sts = !(USBIN_UV_RT_STS &
531 pm8x41_reg_read(SMBCHG_USB_RT_STS));
532 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
533 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530534 /* In case of fastboot reboot,adb reboot or if we see the power key
535 * pressed we do not want go into charger mode.
536 * fastboot reboot is warm boot with PON hard reset bit not set
537 * adb reboot is a cold boot with PON hard reset bit set
538 */
539 if (is_cold_boot &&
540 (!(pon_reason & HARD_RST)) &&
541 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800542 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530543 return 1;
544 else
545 return 0;
546}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530547
548void target_uninit(void)
549{
c_wufeng8324c042016-01-25 10:37:37 +0800550#if PON_VIB_SUPPORT
551 turn_off_vib_early();
552#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530553 mmc_put_card_to_sleep(dev);
554 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530555 if (crypto_initialized())
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530556 {
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530557 crypto_eng_cleanup();
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530558 clock_ce_disable(CE1_INSTANCE);
559 }
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530560
561 if (target_is_ssd_enabled())
562 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530563
Parth Dixit5b954e02015-10-17 22:20:31 +0530564#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530565#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530566 if (is_sec_app_loaded())
567 {
568 if (send_milestone_call_to_tz() < 0)
569 {
570 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
571 ASSERT(0);
572 }
573 }
574
575 if (rpmb_uninit() < 0)
576 {
577 dprintf(CRITICAL, "RPMB uninit failed\n");
578 ASSERT(0);
579 }
580
Parth Dixit0eb73692015-08-09 17:32:27 +0530581 clock_ce_disable(CE1_INSTANCE);
Parth Dixit5b954e02015-10-17 22:20:31 +0530582#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530583#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530584
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530585#if SMD_SUPPORT
586 rpm_smd_uninit();
587#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530588}
589
590void target_usb_init(void)
591{
592 uint32_t val;
593
594 /* Select and enable external configuration with USB PHY */
595 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
596
597 /* Enable sess_vld */
598 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
599 writel(val, USB_GENCONFIG_2);
600
601 /* Enable external vbus configuration in the LINK */
602 val = readl(USB_USBCMD);
603 val |= SESS_VLD_CTRL;
604 writel(val, USB_USBCMD);
605}
606
607void target_usb_stop(void)
608{
609 /* Disable VBUS mimicing in the controller. */
610 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
611}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530612
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700613static uint8_t splash_override;
614/* Returns 1 if target supports continuous splash screen. */
615int target_cont_splash_screen()
616{
617 uint8_t splash_screen = 0;
618 if (!splash_override) {
619 switch (board_hardware_id()) {
620 case HW_PLATFORM_MTP:
621 case HW_PLATFORM_SURF:
Vishnuvardhan Prodduturie116c002015-07-14 17:14:25 +0530622 case HW_PLATFORM_RCM:
feifanz174c82c2015-04-15 18:57:07 +0800623 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700624 splash_screen = 1;
625 break;
626 default:
627 splash_screen = 0;
628 break;
629 }
630 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
631 }
632 return splash_screen;
633}
634
635void target_force_cont_splash_disable(uint8_t override)
636{
637 splash_override = override;
638}
639
Ray Zhangf95f5b92015-06-25 15:34:29 +0800640uint8_t target_panel_auto_detect_enabled()
641{
642 uint8_t ret = 0;
643
644 switch(board_hardware_id())
645 {
646 case HW_PLATFORM_QRD:
647 ret = platform_is_msm8956() ? 1 : 0;
648 break;
649 case HW_PLATFORM_SURF:
650 case HW_PLATFORM_MTP:
651 default:
652 ret = 0;
653 }
654 return ret;
655}
656
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530657/* Do any target specific intialization needed before entering fastboot mode */
658void target_fastboot_init(void)
659{
660 if (target_is_ssd_enabled()) {
661 clock_ce_enable(CE1_INSTANCE);
662 target_load_ssd_keystore();
663 }
664}
665
666void target_load_ssd_keystore(void)
667{
668 uint64_t ptn;
669 int index;
670 uint64_t size;
671 uint32_t *buffer = NULL;
672
673 if (!target_is_ssd_enabled())
674 return;
675
676 index = partition_get_index("ssd");
677
678 ptn = partition_get_offset(index);
679 if (ptn == 0){
680 dprintf(CRITICAL, "Error: ssd partition not found\n");
681 return;
682 }
683
684 size = partition_get_size(index);
685 if (size == 0) {
686 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
687 return;
688 }
689
690 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
691 if (!buffer) {
692 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
693 return;
694 }
695
696 if (mmc_read(ptn, buffer, size)) {
697 dprintf(CRITICAL, "Error: cannot read data\n");
698 free(buffer);
699 return;
700 }
701
702 clock_ce_enable(CE1_INSTANCE);
703 scm_protect_keystore(buffer, size);
704 clock_ce_disable(CE1_INSTANCE);
705 free(buffer);
706}
707
708crypto_engine_type board_ce_type(void)
709{
710 return CRYPTO_ENGINE_TYPE_HW;
711}
712
713/* Set up params for h/w CE. */
714void target_crypto_init_params()
715{
716 struct crypto_init_params ce_params;
717
718 /* Set up base addresses and instance. */
719 ce_params.crypto_instance = CE1_INSTANCE;
720 ce_params.crypto_base = MSM_CE1_BASE;
721 ce_params.bam_base = MSM_CE1_BAM_BASE;
722
723 /* Set up BAM config. */
724 ce_params.bam_ee = CE_EE;
725 ce_params.pipes.read_pipe = CE_READ_PIPE;
726 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
727 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
728 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
729
730 /* Assign buffer sizes. */
731 ce_params.num_ce = CE_ARRAY_SIZE;
732 ce_params.read_fifo_size = CE_FIFO_SIZE;
733 ce_params.write_fifo_size = CE_FIFO_SIZE;
734
735 /* BAM is initialized by TZ for this platform.
736 * Do not do it again as the initialization address space
737 * is locked.
738 */
739 ce_params.do_bam_init = 0;
740
741 crypto_init_params(&ce_params);
742}
lijuang3606df82015-09-02 21:14:43 +0800743
744uint32_t target_get_pmic()
745{
746 return PMIC_IS_PMI8950;
747}