blob: e158295c33179e65a2e76131a5e11159534ebd95 [file] [log] [blame]
Aparna Mallavarapuca676882015-01-19 20:39:06 +05301/* Copyright (c) 2015, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Parth Dixit6e6bad52015-07-30 19:02:38 +053057#include <boot_device.h>
58#include <secapp_loader.h>
59#include <rpmb.h>
lijuang3606df82015-09-02 21:14:43 +080060#include <smem.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053061
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070062#include "target/display.h"
63
Aparna Mallavarapuca676882015-01-19 20:39:06 +053064#if LONG_PRESS_POWER_ON
65#include <shutdown_detect.h>
66#endif
67
Matthew Qin47dfdb72015-06-10 21:29:11 +080068#if PON_VIB_SUPPORT
69#include <vibrator.h>
70#endif
71
72#if PON_VIB_SUPPORT
73#define VIBRATE_TIME 250
74#endif
75
Aparna Mallavarapuca676882015-01-19 20:39:06 +053076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053079#define TLMM_VOL_UP_BTN_GPIO_8956 113
Aparna Mallavarapuca676882015-01-19 20:39:06 +053080
81#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053082#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053083#define PON_SOFT_RB_SPARE 0x88F
84
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053085#define CE1_INSTANCE 1
86#define CE_EE 1
87#define CE_FIFO_SIZE 64
88#define CE_READ_PIPE 3
89#define CE_WRITE_PIPE 2
90#define CE_READ_PIPE_LOCK_GRP 0
91#define CE_WRITE_PIPE_LOCK_GRP 0
92#define CE_ARRAY_SIZE 20
93
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053094struct mmc_device *dev;
95
96static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +053097 { MSM_SDC1_BASE, MSM_SDC2_BASE };
98
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053099static uint32_t mmc_sdhci_base[] =
100 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
101
102static uint32_t mmc_sdc_pwrctl_irq[] =
103 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530104
105void target_early_init(void)
106{
107#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530108 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530109#endif
110}
111
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530112static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530113{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530114 /* Drive strength configs for sdc pins */
115 struct tlmm_cfgs sdc1_hdrv_cfg[] =
116 {
117 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
118 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
119 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
120 };
121
122 /* Pull configs for sdc pins */
123 struct tlmm_cfgs sdc1_pull_cfg[] =
124 {
125 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
126 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
127 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
128 };
129
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530130 struct tlmm_cfgs sdc1_rclk_cfg[] =
131 {
132 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
133 };
134
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530135 /* Set the drive strength & pull control values */
136 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
137 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530138 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530139}
140
141void target_sdc_init()
142{
143 struct mmc_config_data config;
144
145 /* Set drive strength & pull ctrl values */
146 set_sdc_power_ctrl();
147
148 /* Try slot 1*/
149 config.slot = 1;
150 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530151 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530152 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
153 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
154 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
155 config.hs400_support = 1;
156
157 if (!(dev = mmc_init(&config))) {
158 /* Try slot 2 */
159 config.slot = 2;
160 config.max_clk_rate = MMC_CLK_200MHZ;
161 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
162 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
163 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
164 config.hs400_support = 0;
165
166 if (!(dev = mmc_init(&config))) {
167 dprintf(CRITICAL, "mmc init failed!");
168 ASSERT(0);
169 }
170 }
171}
172
173void *target_mmc_device()
174{
175 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530176}
177
178/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300179int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530180{
lijuang2d2b8a02015-06-05 21:34:15 +0800181 static uint8_t first_time = 0;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530182 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530183 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530184
Unnati Gandhife004a92015-06-01 13:06:06 +0530185 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530186 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
187
Unnati Gandhife004a92015-06-01 13:06:06 +0530188 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530189 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
190
lijuang2d2b8a02015-06-05 21:34:15 +0800191 if (!first_time) {
192 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530193
lijuang2d2b8a02015-06-05 21:34:15 +0800194 /* Wait for the gpio config to take effect - debounce time */
195 udelay(10000);
196
197 first_time = 1;
198 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530199
200 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530201 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530202
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530203 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530204 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530205}
206
207/* Return 1 if vol_down pressed */
208uint32_t target_volume_down()
209{
210 /* Volume down button tied in with PMIC RESIN. */
211 return pm8x41_resin_status();
212}
213
Parth Dixit300a3b92015-06-19 16:38:12 +0530214uint32_t target_is_pwrkey_pon_reason()
215{
216 uint8_t pon_reason = pm8950_get_pon_reason();
217 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
218 return 1;
219 else
220 return 0;
221}
222
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530223static void target_keystatus()
224{
225 keys_init();
226
227 if(target_volume_down())
228 keys_post_event(KEY_VOLUMEDOWN, 1);
229
230 if(target_volume_up())
231 keys_post_event(KEY_VOLUMEUP, 1);
232}
233
234/* Configure PMIC and Drop PS_HOLD for shutdown */
235void shutdown_device()
236{
237 dprintf(CRITICAL, "Going down for shutdown.\n");
238
239 /* Configure PMIC for shutdown */
240 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
241
242 /* Drop PS_HOLD for MSM */
243 writel(0x00, MPM2_MPM_PS_HOLD);
244
245 mdelay(5000);
246
247 dprintf(CRITICAL, "shutdown failed\n");
248
249 ASSERT(0);
250}
251
252
253void target_init(void)
254{
Parth Dixit5b954e02015-10-17 22:20:31 +0530255#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530256#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530257 int ret = 0;
Parth Dixit5b954e02015-10-17 22:20:31 +0530258#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530259#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530260
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530261 dprintf(INFO, "target_init()\n");
262
263 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
264
265 target_keystatus();
266
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530267 target_sdc_init();
268 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530269 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530270 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530271 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530272 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530273
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530274#if LONG_PRESS_POWER_ON
275 shutdown_detect();
276#endif
Matthew Qin47dfdb72015-06-10 21:29:11 +0800277
278#if PON_VIB_SUPPORT
279 /* turn on vibrator to indicate that phone is booting up to end user */
280 vib_timed_turn_on(VIBRATE_TIME);
281#endif
282
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530283 if (target_use_signed_kernel())
284 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530285
Parth Dixit5b954e02015-10-17 22:20:31 +0530286#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530287#if !VBOOT_MOTA
Parth Dixit0eb73692015-08-09 17:32:27 +0530288 clock_ce_enable(CE1_INSTANCE);
289
Parth Dixit6e6bad52015-07-30 19:02:38 +0530290 /* Initialize Qseecom */
291 ret = qseecom_init();
292
293 if (ret < 0)
294 {
295 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
296 ASSERT(0);
297 }
298
299 /* Start Qseecom */
300 ret = qseecom_tz_init();
301
302 if (ret < 0)
303 {
304 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
305 ASSERT(0);
306 }
307
Parth Dixitb4b2ffa2015-10-09 15:31:14 +0530308 if (rpmb_init() < 0)
309 {
310 dprintf(CRITICAL, "RPMB init failed\n");
311 ASSERT(0);
312 }
313
Parth Dixit6e6bad52015-07-30 19:02:38 +0530314 /*
315 * Load the sec app for first time
316 */
317 if (load_sec_app() < 0)
318 {
319 dprintf(CRITICAL, "Failed to load App for verified\n");
320 ASSERT(0);
321 }
Parth Dixit5b954e02015-10-17 22:20:31 +0530322#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530323#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530324
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530325#if SMD_SUPPORT
326 rpm_smd_init();
327#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530328}
329
330void target_serialno(unsigned char *buf)
331{
332 uint32_t serialno;
333 if (target_is_emmc_boot()) {
334 serialno = mmc_get_psn();
335 snprintf((char *)buf, 13, "%x", serialno);
336 }
337}
338
339unsigned board_machtype(void)
340{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530341 return LINUX_MACHTYPE_UNKNOWN;
342}
343
344/* Detect the target type */
345void target_detect(struct board_data *board)
346{
347 /* This is already filled as part of board.c */
348}
349
350/* Detect the modem type */
351void target_baseband_detect(struct board_data *board)
352{
353 uint32_t platform;
354
355 platform = board->platform;
356
357 switch(platform) {
358 case MSM8952:
359 case MSM8956:
360 case MSM8976:
Parth Dixit529f7a62015-08-25 21:11:18 +0530361 case MSMTHORIUM:
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530362 board->baseband = BASEBAND_MSM;
363 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530364 case APQ8052:
365 case APQ8056:
366 case APQ8076:
367 board->baseband = BASEBAND_APQ;
368 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530369 default:
370 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
371 ASSERT(0);
372 };
373}
374
375unsigned target_baseband()
376{
377 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530378}
379
380unsigned check_reboot_mode(void)
381{
382 uint32_t restart_reason = 0;
383
384 /* Read reboot reason and scrub it */
385 restart_reason = readl(RESTART_REASON_ADDR);
386 writel(0x00, RESTART_REASON_ADDR);
387
388 return restart_reason;
389}
390
391unsigned check_hard_reboot_mode(void)
392{
393 uint8_t hard_restart_reason = 0;
394 uint8_t value = 0;
395
396 /* Read reboot reason and scrub it
397 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
398 */
399 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
400 hard_restart_reason = value >> 5;
401 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
402
403 return hard_restart_reason;
404}
405
406int set_download_mode(enum dload_mode mode)
407{
408 int ret = 0;
409 ret = scm_dload_mode(mode);
410
411 pm8x41_clear_pmic_watchdog();
412
413 return ret;
414}
415
416int emmc_recovery_init(void)
417{
418 return _emmc_recovery_init();
419}
420
421void reboot_device(unsigned reboot_reason)
422{
423 uint8_t reset_type = 0;
424 uint32_t ret = 0;
425
426 /* Need to clear the SW_RESET_ENTRY register and
427 * write to the BOOT_MISC_REG for known reset cases
428 */
429 if(reboot_reason != DLOAD)
430 scm_dload_mode(NORMAL_MODE);
431
432 writel(reboot_reason, RESTART_REASON_ADDR);
433
434 /* For Reboot-bootloader and Dload cases do a warm reset
435 * For Reboot cases do a hard reset
436 */
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530437 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530438 reset_type = PON_PSHOLD_WARM_RESET;
439 else
440 reset_type = PON_PSHOLD_HARD_RESET;
441
442 pm8x41_reset_configure(reset_type);
443
444 ret = scm_halt_pmic_arbiter();
445 if (ret)
446 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
447
448 /* Drop PS_HOLD for MSM */
449 writel(0x00, MPM2_MPM_PS_HOLD);
450
451 mdelay(5000);
452
453 dprintf(CRITICAL, "Rebooting failed\n");
454}
455
456#if USER_FORCE_RESET_SUPPORT
457/* Return 1 if it is a force resin triggered by user. */
458uint32_t is_user_force_reset(void)
459{
460 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
461 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
462
463 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
464 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
465 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
466 poff_reason2 == STAGE3))
467 return 1;
468 else
469 return 0;
470}
471#endif
472
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800473#define SMBCHG_USB_RT_STS 0x21310
474#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530475unsigned target_pause_for_battery_charge(void)
476{
477 uint8_t pon_reason = pm8x41_get_pon_reason();
478 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800479 bool usb_present_sts = !(USBIN_UV_RT_STS &
480 pm8x41_reg_read(SMBCHG_USB_RT_STS));
481 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
482 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530483 /* In case of fastboot reboot,adb reboot or if we see the power key
484 * pressed we do not want go into charger mode.
485 * fastboot reboot is warm boot with PON hard reset bit not set
486 * adb reboot is a cold boot with PON hard reset bit set
487 */
488 if (is_cold_boot &&
489 (!(pon_reason & HARD_RST)) &&
490 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800491 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530492 return 1;
493 else
494 return 0;
495}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530496
497void target_uninit(void)
498{
499 mmc_put_card_to_sleep(dev);
500 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530501 if (crypto_initialized())
502 crypto_eng_cleanup();
503
504 if (target_is_ssd_enabled())
505 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530506
Parth Dixit5b954e02015-10-17 22:20:31 +0530507#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530508#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530509 if (is_sec_app_loaded())
510 {
511 if (send_milestone_call_to_tz() < 0)
512 {
513 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
514 ASSERT(0);
515 }
516 }
517
518 if (rpmb_uninit() < 0)
519 {
520 dprintf(CRITICAL, "RPMB uninit failed\n");
521 ASSERT(0);
522 }
523
Parth Dixit0eb73692015-08-09 17:32:27 +0530524 clock_ce_disable(CE1_INSTANCE);
Parth Dixit5b954e02015-10-17 22:20:31 +0530525#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530526#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530527
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530528#if SMD_SUPPORT
529 rpm_smd_uninit();
530#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530531}
532
533void target_usb_init(void)
534{
535 uint32_t val;
536
537 /* Select and enable external configuration with USB PHY */
538 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
539
540 /* Enable sess_vld */
541 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
542 writel(val, USB_GENCONFIG_2);
543
544 /* Enable external vbus configuration in the LINK */
545 val = readl(USB_USBCMD);
546 val |= SESS_VLD_CTRL;
547 writel(val, USB_USBCMD);
548}
549
550void target_usb_stop(void)
551{
552 /* Disable VBUS mimicing in the controller. */
553 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
554}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530555
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700556static uint8_t splash_override;
557/* Returns 1 if target supports continuous splash screen. */
558int target_cont_splash_screen()
559{
560 uint8_t splash_screen = 0;
561 if (!splash_override) {
562 switch (board_hardware_id()) {
563 case HW_PLATFORM_MTP:
564 case HW_PLATFORM_SURF:
Vishnuvardhan Prodduturie116c002015-07-14 17:14:25 +0530565 case HW_PLATFORM_RCM:
feifanz174c82c2015-04-15 18:57:07 +0800566 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700567 splash_screen = 1;
568 break;
569 default:
570 splash_screen = 0;
571 break;
572 }
573 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
574 }
575 return splash_screen;
576}
577
578void target_force_cont_splash_disable(uint8_t override)
579{
580 splash_override = override;
581}
582
Ray Zhangf95f5b92015-06-25 15:34:29 +0800583uint8_t target_panel_auto_detect_enabled()
584{
585 uint8_t ret = 0;
586
587 switch(board_hardware_id())
588 {
589 case HW_PLATFORM_QRD:
590 ret = platform_is_msm8956() ? 1 : 0;
591 break;
592 case HW_PLATFORM_SURF:
593 case HW_PLATFORM_MTP:
594 default:
595 ret = 0;
596 }
597 return ret;
598}
599
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530600/* Do any target specific intialization needed before entering fastboot mode */
601void target_fastboot_init(void)
602{
603 if (target_is_ssd_enabled()) {
604 clock_ce_enable(CE1_INSTANCE);
605 target_load_ssd_keystore();
606 }
607}
608
609void target_load_ssd_keystore(void)
610{
611 uint64_t ptn;
612 int index;
613 uint64_t size;
614 uint32_t *buffer = NULL;
615
616 if (!target_is_ssd_enabled())
617 return;
618
619 index = partition_get_index("ssd");
620
621 ptn = partition_get_offset(index);
622 if (ptn == 0){
623 dprintf(CRITICAL, "Error: ssd partition not found\n");
624 return;
625 }
626
627 size = partition_get_size(index);
628 if (size == 0) {
629 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
630 return;
631 }
632
633 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
634 if (!buffer) {
635 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
636 return;
637 }
638
639 if (mmc_read(ptn, buffer, size)) {
640 dprintf(CRITICAL, "Error: cannot read data\n");
641 free(buffer);
642 return;
643 }
644
645 clock_ce_enable(CE1_INSTANCE);
646 scm_protect_keystore(buffer, size);
647 clock_ce_disable(CE1_INSTANCE);
648 free(buffer);
649}
650
651crypto_engine_type board_ce_type(void)
652{
653 return CRYPTO_ENGINE_TYPE_HW;
654}
655
656/* Set up params for h/w CE. */
657void target_crypto_init_params()
658{
659 struct crypto_init_params ce_params;
660
661 /* Set up base addresses and instance. */
662 ce_params.crypto_instance = CE1_INSTANCE;
663 ce_params.crypto_base = MSM_CE1_BASE;
664 ce_params.bam_base = MSM_CE1_BAM_BASE;
665
666 /* Set up BAM config. */
667 ce_params.bam_ee = CE_EE;
668 ce_params.pipes.read_pipe = CE_READ_PIPE;
669 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
670 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
671 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
672
673 /* Assign buffer sizes. */
674 ce_params.num_ce = CE_ARRAY_SIZE;
675 ce_params.read_fifo_size = CE_FIFO_SIZE;
676 ce_params.write_fifo_size = CE_FIFO_SIZE;
677
678 /* BAM is initialized by TZ for this platform.
679 * Do not do it again as the initialization address space
680 * is locked.
681 */
682 ce_params.do_bam_init = 0;
683
684 crypto_init_params(&ce_params);
685}
lijuang3606df82015-09-02 21:14:43 +0800686
687uint32_t target_get_pmic()
688{
689 return PMIC_IS_PMI8950;
690}