blob: 4703d84f8de413a6f5c8b5688ada55666c6d02c6 [file] [log] [blame]
Ajay Singh Parmard4760c12015-02-13 17:13:38 -08001/* Copyright (c) 2014-2016, The Linux Foundation. All rights reserved.
Channagoud Kadabied60a8b2014-06-27 15:35:09 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
Channagoud Kadabidd7cb382015-03-23 23:30:25 -070034#include <clock_alpha_pll.h>
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070035#include <clock_lib2.h>
36#include <platform/clock.h>
37#include <platform/iomap.h>
38
39
40/* Mux source select values */
41#define cxo_source_val 0
42#define gpll0_source_val 1
43#define gpll4_source_val 5
44#define cxo_mm_source_val 0
45#define mmpll0_mm_source_val 1
46#define mmpll1_mm_source_val 2
47#define mmpll3_mm_source_val 3
48#define gpll0_mm_source_val 5
Tatenda Chipeperekwa8366d9e2015-12-04 15:45:23 -080049#define hdmipll_mm_source_val 1
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070050
51struct clk_freq_tbl rcg_dummy_freq = F_END;
52
53
54/* Clock Operations */
55static struct clk_ops clk_ops_rst =
56{
57 .reset = clock_lib2_reset_clk_reset,
58};
59
60static struct clk_ops clk_ops_branch =
61{
62 .enable = clock_lib2_branch_clk_enable,
63 .disable = clock_lib2_branch_clk_disable,
64 .set_rate = clock_lib2_branch_set_rate,
65 .reset = clock_lib2_branch_clk_reset,
66};
67
68static struct clk_ops clk_ops_rcg_mnd =
69{
70 .enable = clock_lib2_rcg_enable,
71 .set_rate = clock_lib2_rcg_set_rate,
72};
73
74static struct clk_ops clk_ops_rcg =
75{
76 .enable = clock_lib2_rcg_enable,
77 .set_rate = clock_lib2_rcg_set_rate,
78};
79
80static struct clk_ops clk_ops_cxo =
81{
82 .enable = cxo_clk_enable,
83 .disable = cxo_clk_disable,
84};
85
86static struct clk_ops clk_ops_pll_vote =
87{
88 .enable = pll_vote_clk_enable,
89 .disable = pll_vote_clk_disable,
90 .auto_off = pll_vote_clk_disable,
91 .is_enabled = pll_vote_clk_is_enabled,
92};
93
94static struct clk_ops clk_ops_vote =
95{
96 .enable = clock_lib2_vote_clk_enable,
97 .disable = clock_lib2_vote_clk_disable,
98};
99
Channagoud Kadabidd7cb382015-03-23 23:30:25 -0700100static struct clk_ops clk_ops_fixed_alpha_pll =
101{
102 .enable = alpha_pll_enable,
103 .disable = alpha_pll_disable,
104};
105
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700106/* Clock Sources */
107static struct fixed_clk cxo_clk_src =
108{
109 .c = {
110 .rate = 19200000,
111 .dbg_name = "cxo_clk_src",
112 .ops = &clk_ops_cxo,
113 },
114};
115
116static struct pll_vote_clk gpll0_clk_src =
117{
118 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
119 .en_mask = BIT(0),
120 .status_reg = (void *) GPLL0_MODE,
121 .status_mask = BIT(30),
122 .parent = &cxo_clk_src.c,
123
124 .c = {
125 .rate = 600000000,
126 .dbg_name = "gpll0_clk_src",
127 .ops = &clk_ops_pll_vote,
128 },
129};
130
131static struct pll_vote_clk gpll4_clk_src =
132{
133 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
134 .en_mask = BIT(4),
135 .status_reg = (void *) GPLL4_MODE,
136 .status_mask = BIT(30),
137 .parent = &cxo_clk_src.c,
138
139 .c = {
140 .rate = 1600000000,
141 .dbg_name = "gpll4_clk_src",
142 .ops = &clk_ops_pll_vote,
143 },
144};
145
Dhaval Patel0f3cbeb2015-03-17 11:52:12 -0700146static struct alpha_pll_masks pll_masks_p = {
147 .lock_mask = BIT(31),
148 .active_mask = BIT(30),
149 .vco_mask = BM(21, 20) >> 20,
150 .vco_shift = 20,
151 .alpha_en_mask = BIT(24),
152 .output_mask = 0xf,
153};
154
155static struct alpha_pll_vco_tbl mmpll_p_vco[] = {
156 VCO(3, 250000000, 500000000),
157 VCO(2, 500000000, 1000000000),
158 VCO(1, 1000000000, 1500000000),
159 VCO(0, 1500000000, 2000000000),
160};
161
162static struct alpha_pll_clk mmpll0_clk_src = {
163 .masks = &pll_masks_p,
164 .base = (uint32_t )MSM_MMSS_CLK_CTL_BASE,
165 .offset = 0x0,
166 .vco_tbl = mmpll_p_vco,
167 .vco_num = ARRAY_SIZE(mmpll_p_vco),
168 .fsm_reg_offset = 0x0100,
169 .fsm_en_mask = BIT(0),
170 .enable_config = 0x1,
171 .parent = &cxo_clk_src.c,
172 .inited = false,
173 .c = {
174 .rate = 800000000,
175 .dbg_name = "mmpll0_clk_src",
176 .ops = &clk_ops_fixed_alpha_pll,
177 },
178};
179
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700180/* UART Clocks */
181static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
182{
183 F( 3686400, gpll0, 1, 96, 15625),
184 F( 7372800, gpll0, 1, 192, 15625),
185 F(14745600, gpll0, 1, 384, 15625),
186 F(16000000, gpll0, 5, 2, 15),
187 F(19200000, cxo, 1, 0, 0),
188 F(24000000, gpll0, 5, 1, 5),
189 F(32000000, gpll0, 1, 4, 75),
190 F(40000000, gpll0, 15, 0, 0),
191 F(46400000, gpll0, 1, 29, 375),
192 F(48000000, gpll0, 12.5, 0, 0),
193 F(51200000, gpll0, 1, 32, 375),
194 F(56000000, gpll0, 1, 7, 75),
195 F(58982400, gpll0, 1, 1536, 15625),
196 F(60000000, gpll0, 10, 0, 0),
197 F(63160000, gpll0, 9.5, 0, 0),
198 F_END
199};
200
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800201static struct rcg_clk blsp2_uart2_apps_clk_src =
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700202{
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800203 .cmd_reg = (uint32_t *) BLSP2_UART2_APPS_CMD_RCGR,
204 .cfg_reg = (uint32_t *) BLSP2_UART2_APPS_CFG_RCGR,
205 .m_reg = (uint32_t *) BLSP2_UART2_APPS_M,
206 .n_reg = (uint32_t *) BLSP2_UART2_APPS_N,
207 .d_reg = (uint32_t *) BLSP2_UART2_APPS_D,
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700208
209 .set_rate = clock_lib2_rcg_set_rate_mnd,
210 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
211 .current_freq = &rcg_dummy_freq,
212
213 .c = {
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800214 .dbg_name = "blsp2_uart2_apps_clk",
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700215 .ops = &clk_ops_rcg_mnd,
216 },
217};
218
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800219static struct branch_clk gcc_blsp2_uart2_apps_clk =
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700220{
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800221 .cbcr_reg = (uint32_t *) BLSP2_UART2_APPS_CBCR,
222 .parent = &blsp2_uart2_apps_clk_src.c,
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700223
224 .c = {
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800225 .dbg_name = "gcc_blsp2_uart2_apps_clk",
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700226 .ops = &clk_ops_branch,
227 },
228};
229
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800230static struct vote_clk gcc_blsp2_ahb_clk = {
231 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700232 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800233 .en_mask = BIT(15),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700234
235 .c = {
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800236 .dbg_name = "gcc_blsp2_ahb_clk",
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700237 .ops = &clk_ops_vote,
238 },
239};
240
Siddharth Zaveri1cf08b92015-12-02 17:09:14 -0500241static struct clk_freq_tbl ftbl_gcc_blsp1_qup2_i2c_apps_clk_src[] = {
242 F( 96000, cxo, 10, 1, 2),
243 F( 4800000, cxo, 4, 0, 0),
244 F( 9600000, cxo, 2, 0, 0),
245 F( 16000000, gpll0, 10, 1, 5),
246 F( 19200000, gpll0, 1, 0, 0),
247 F( 25000000, gpll0, 16, 1, 2),
248 F( 50000000, gpll0, 16, 0, 0),
249 F_END
250};
251
252static struct rcg_clk gcc_blsp2_qup2_i2c_apps_clk_src = {
253 .cmd_reg = (uint32_t *) GCC_BLSP2_QUP2_CMD_RCGR,
254 .cfg_reg = (uint32_t *) GCC_BLSP2_QUP2_CFG_RCGR,
255 .set_rate = clock_lib2_rcg_set_rate_hid,
256 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
257 .current_freq = &rcg_dummy_freq,
258
259 .c = {
260 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk_src",
261 .ops = &clk_ops_rcg,
262 },
263};
264
265static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
266 .cbcr_reg = (uint32_t *) GCC_BLSP2_QUP2_APPS_CBCR,
267 .parent = &gcc_blsp2_qup2_i2c_apps_clk_src.c,
268
269 .c = {
270 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
271 .ops = &clk_ops_branch,
272 },
273};
274
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700275/* SDCC Clocks */
276static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] =
277{
278 F( 144000, cxo, 16, 3, 25),
279 F( 400000, cxo, 12, 1, 4),
280 F( 20000000, gpll0, 15, 1, 2),
281 F( 25000000, gpll0, 12, 1, 2),
282 F( 50000000, gpll0, 12, 0, 0),
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800283 F( 96000000, gpll4, 4, 0, 0),
284 F(192000000, gpll4, 2, 0, 0),
285 F(384000000, gpll4, 1, 0, 0),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700286 F_END
287};
288
289static struct rcg_clk sdcc1_apps_clk_src =
290{
291 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
292 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
293 .m_reg = (uint32_t *) SDCC1_M,
294 .n_reg = (uint32_t *) SDCC1_N,
295 .d_reg = (uint32_t *) SDCC1_D,
296
297 .set_rate = clock_lib2_rcg_set_rate_mnd,
298 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
299 .current_freq = &rcg_dummy_freq,
300
301 .c = {
302 .dbg_name = "sdc1_clk",
303 .ops = &clk_ops_rcg_mnd,
304 },
305};
306
307static struct branch_clk gcc_sdcc1_apps_clk =
308{
309 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
310 .parent = &sdcc1_apps_clk_src.c,
311
312 .c = {
313 .dbg_name = "gcc_sdcc1_apps_clk",
314 .ops = &clk_ops_branch,
315 },
316};
317
318static struct branch_clk gcc_sdcc1_ahb_clk =
319{
320 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
321 .has_sibling = 1,
322
323 .c = {
324 .dbg_name = "gcc_sdcc1_ahb_clk",
325 .ops = &clk_ops_branch,
326 },
327};
328
329static struct branch_clk gcc_sys_noc_usb30_axi_clk = {
330 .cbcr_reg = (uint32_t *) SYS_NOC_USB3_AXI_CBCR,
331 .has_sibling = 1,
332
333 .c = {
334 .dbg_name = "sys_noc_usb30_axi_clk",
335 .ops = &clk_ops_branch,
336 },
337};
338
339static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
Channagoud Kadabidf233d22015-02-11 11:56:48 -0800340 F( 19200000, cxo, 1, 0, 0),
341 F( 120000000, gpll0, 5, 0, 0),
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800342 F( 150000000, gpll0, 4, 0, 0),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700343 F_END
344};
345
346static struct rcg_clk usb30_master_clk_src = {
347 .cmd_reg = (uint32_t *) USB30_MASTER_CMD_RCGR,
348 .cfg_reg = (uint32_t *) USB30_MASTER_CFG_RCGR,
349 .m_reg = (uint32_t *) USB30_MASTER_M,
350 .n_reg = (uint32_t *) USB30_MASTER_N,
351 .d_reg = (uint32_t *) USB30_MASTER_D,
352
353 .set_rate = clock_lib2_rcg_set_rate_mnd,
354 .freq_tbl = ftbl_gcc_usb30_master_clk,
355 .current_freq = &rcg_dummy_freq,
356
357 .c = {
358 .dbg_name = "usb30_master_clk_src",
359 .ops = &clk_ops_rcg,
360 },
361};
362
363static struct branch_clk gcc_usb30_master_clk = {
364 .cbcr_reg = (uint32_t *) USB30_MASTER_CBCR,
365 .bcr_reg = (uint32_t *) USB_30_BCR,
366 .parent = &usb30_master_clk_src.c,
367
368 .c = {
369 .dbg_name = "usb30_master_clk",
370 .ops = &clk_ops_branch,
371 },
372};
373
Channagoud Kadabidf233d22015-02-11 11:56:48 -0800374static struct branch_clk gcc_aggre2_usb3_axi_clk = {
375 .cbcr_reg = (uint32_t *) GCC_AGGRE2_USB3_AXI_CBCR,
376 .parent = &usb30_master_clk_src.c,
377
378 .c = {
379 .dbg_name = "gcc_aggre2_usb3_axi_clk",
380 .ops = &clk_ops_branch,
381 },
382};
383
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700384static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk_src[] = {
385 F( 60000000, gpll0, 10, 0, 0),
386 F_END
387};
388
389static struct rcg_clk usb30_mock_utmi_clk_src = {
390 .cmd_reg = (uint32_t *) USB30_MOCK_UTMI_CMD_RCGR,
391 .cfg_reg = (uint32_t *) USB30_MOCK_UTMI_CFG_RCGR,
392 .set_rate = clock_lib2_rcg_set_rate_hid,
393 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk_src,
394 .current_freq = &rcg_dummy_freq,
395
396 .c = {
397 .dbg_name = "usb30_mock_utmi_clk_src",
398 .ops = &clk_ops_rcg,
399 },
400};
401
402static struct branch_clk gcc_usb30_mock_utmi_clk = {
403 .cbcr_reg = (uint32_t *) USB30_MOCK_UTMI_CBCR,
404 .has_sibling = 0,
405 .parent = &usb30_mock_utmi_clk_src.c,
406
407 .c = {
408 .dbg_name = "usb30_mock_utmi_clk",
409 .ops = &clk_ops_branch,
410 },
411};
412
413static struct branch_clk gcc_usb30_sleep_clk = {
414 .cbcr_reg = (uint32_t *) USB30_SLEEP_CBCR,
415 .has_sibling = 1,
416
417 .c = {
418 .dbg_name = "usb30_sleep_clk",
419 .ops = &clk_ops_branch,
420 },
421};
422
423static struct clk_freq_tbl ftbl_gcc_usb30_phy_aux_clk_src[] = {
424 F( 1200000, cxo, 16, 0, 0),
425 F_END
426};
427
428static struct rcg_clk usb30_phy_aux_clk_src = {
429 .cmd_reg = (uint32_t *) USB30_PHY_AUX_CMD_RCGR,
430 .cfg_reg = (uint32_t *) USB30_PHY_AUX_CFG_RCGR,
431 .set_rate = clock_lib2_rcg_set_rate_hid,
432 .freq_tbl = ftbl_gcc_usb30_phy_aux_clk_src,
433 .current_freq = &rcg_dummy_freq,
434
435 .c = {
436 .dbg_name = "usb30_phy_aux_clk_src",
437 .ops = &clk_ops_rcg,
438 },
439};
440
441static struct branch_clk gcc_usb30_phy_aux_clk = {
442 .cbcr_reg = (uint32_t *)USB30_PHY_AUX_CBCR,
443 .has_sibling = 0,
444 .parent = &usb30_phy_aux_clk_src.c,
445
446 .c = {
447 .dbg_name = "usb30_phy_aux_clk",
448 .ops = &clk_ops_branch,
449 },
450};
451
452static struct branch_clk gcc_usb30_pipe_clk = {
453 .bcr_reg = (uint32_t *) USB30PHY_PHY_BCR,
454 .cbcr_reg = (uint32_t *) USB30_PHY_PIPE_CBCR,
455 .has_sibling = 1,
456
457 .c = {
458 .dbg_name = "usb30_pipe_clk",
459 .ops = &clk_ops_branch,
460 },
461};
462
463static struct reset_clk gcc_usb30_phy_reset = {
464 .bcr_reg = (uint32_t )USB30_PHY_BCR,
465
466 .c = {
467 .dbg_name = "usb30_phy_reset",
468 .ops = &clk_ops_rst,
469 },
470};
471
472static struct branch_clk gcc_usb_phy_cfg_ahb2phy_clk = {
473 .cbcr_reg = (uint32_t *)USB_PHY_CFG_AHB2PHY_CBCR,
474 .has_sibling = 1,
475
476 .c = {
477 .dbg_name = "usb_phy_cfg_ahb2phy_clk",
478 .ops = &clk_ops_branch,
479 },
480};
481
Dhaval Patel0f3cbeb2015-03-17 11:52:12 -0700482/* Display clocks */
483static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
484 F_MM(19200000, cxo, 1, 0, 0),
485 F_END
486};
487
488static struct clk_freq_tbl ftbl_mdss_esc1_1_clk[] = {
489 F_MM(19200000, cxo, 1, 0, 0),
490 F_END
491};
492
493static struct clk_freq_tbl ftbl_axi_clk_src[] = {
494 F_MM( 171430000, gpll0, 3.5, 0, 0),
495 F_MM( 200000000, gpll0, 3, 0, 0),
496 F_MM( 320000000, mmpll0, 2.5, 0, 0),
497 F_END
498};
499
500static struct clk_freq_tbl ftbl_mdp_clk_src[] = {
501 F_MM( 85714286, gpll0, 7, 0, 0),
502 F_MM( 100000000, gpll0, 6, 0, 0),
503 F_MM( 150000000, gpll0, 4, 0, 0),
504 F_MM( 171428571, gpll0, 3.5, 0, 0),
505 F_MM( 320000000, mmpll0, 2.5, 0, 0),
506 F_END
507};
508
509static struct clk_freq_tbl ftbl_ahb_clk_src[] = {
510 F_MM( 19200000, cxo, 1, 0, 0),
511 F_END
512};
513
514static struct rcg_clk ahb_clk_src = {
515 .cmd_reg = (uint32_t *)MMSS_AHB_CMD_RCGR,
516 .cfg_reg = (uint32_t *)MMSS_AHB_CFG_RCGR,
517 .set_rate = clock_lib2_rcg_set_rate_hid,
518 .freq_tbl = ftbl_ahb_clk_src,
519 .c = {
520 .dbg_name = "ahb_clk_src",
521 .ops = &clk_ops_rcg,
522 },
523};
524
525static struct rcg_clk dsi_esc0_clk_src = {
526 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
527 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
528 .set_rate = clock_lib2_rcg_set_rate_hid,
529 .freq_tbl = ftbl_mdss_esc0_1_clk,
530
531 .c = {
532 .dbg_name = "dsi_esc0_clk_src",
533 .ops = &clk_ops_rcg,
534 },
535};
536
537static struct rcg_clk dsi_esc1_clk_src = {
538 .cmd_reg = (uint32_t *) DSI_ESC1_CMD_RCGR,
539 .cfg_reg = (uint32_t *) DSI_ESC1_CFG_RCGR,
540 .set_rate = clock_lib2_rcg_set_rate_hid,
541 .freq_tbl = ftbl_mdss_esc1_1_clk,
542
543 .c = {
544 .dbg_name = "dsi_esc1_clk_src",
545 .ops = &clk_ops_rcg,
546 },
547};
548
549static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
550 F_MM(19200000, cxo, 1, 0, 0),
551 F_END
552};
553
554static struct rcg_clk vsync_clk_src = {
555 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
556 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
557 .set_rate = clock_lib2_rcg_set_rate_hid,
558 .freq_tbl = ftbl_mdss_vsync_clk,
559
560 .c = {
561 .dbg_name = "vsync_clk_src",
562 .ops = &clk_ops_rcg,
563 },
564};
565
566static struct rcg_clk axi_clk_src = {
567 .cmd_reg = (uint32_t *) AXI_CMD_RCGR,
568 .cfg_reg = (uint32_t *) AXI_CFG_RCGR,
569 .set_rate = clock_lib2_rcg_set_rate_hid,
570 .freq_tbl = ftbl_axi_clk_src,
571
572 .c = {
573 .dbg_name = "axi_clk_src",
574 .ops = &clk_ops_rcg,
575 },
576};
577
578static struct branch_clk mdss_esc0_clk = {
579 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
580 .parent = &dsi_esc0_clk_src.c,
581 .has_sibling = 0,
582
583 .c = {
584 .dbg_name = "mdss_esc0_clk",
585 .ops = &clk_ops_branch,
586 },
587};
588
589static struct branch_clk mdss_esc1_clk = {
590 .cbcr_reg = (uint32_t *) DSI_ESC1_CBCR,
591 .parent = &dsi_esc1_clk_src.c,
592 .has_sibling = 0,
593
594 .c = {
595 .dbg_name = "mdss_esc1_clk",
596 .ops = &clk_ops_branch,
597 },
598};
599
600static struct branch_clk mdss_axi_clk = {
601 .cbcr_reg = (uint32_t *) MDSS_AXI_CBCR,
602 .parent = &axi_clk_src.c,
603 .has_sibling = 0,
604
605 .c = {
606 .dbg_name = "mdss_axi_clk",
607 .ops = &clk_ops_branch,
608 },
609};
610
611static struct branch_clk smmu_mdp_axi_clk = {
612 .cbcr_reg = (uint32_t *) SMMU_MDP_AXI_CBCR,
613 .parent = &axi_clk_src.c,
614 .has_sibling = 0,
615
616 .c = {
617 .dbg_name = "smmu_mdp_axi_clk",
618 .ops = &clk_ops_branch,
619 },
620};
621
622static struct branch_clk mmss_mmagic_axi_clk = {
623 .cbcr_reg = (uint32_t *) MMSS_MMAGIC_AXI_CBCR,
624 .parent = &axi_clk_src.c,
625 .has_sibling = 0,
626 .c = {
627 .dbg_name = "mmss_mmagic_axi_clk",
628 .ops = &clk_ops_branch,
629 },
630};
631
632static struct branch_clk mmagic_mdss_axi_clk = {
633 .cbcr_reg = (uint32_t *) MMAGIC_MDSS_AXI_CBCR,
634 .parent = &axi_clk_src.c,
635 .has_sibling = 0,
636 .c = {
637 .dbg_name = "mmagic_mdss_axi_clk",
638 .ops = &clk_ops_branch,
639 },
640};
641
642static struct branch_clk mmagic_bimc_axi_clk = {
643 .cbcr_reg = (uint32_t *) MMAGIC_BIMC_AXI_CBCR,
644 .parent = &axi_clk_src.c,
645 .has_sibling = 0,
646 .c = {
647 .dbg_name = "mmagic_bimc_axi_clk",
648 .ops = &clk_ops_branch,
649 },
650};
651
652static struct branch_clk mmss_s0_axi_clk = {
653 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
654 .parent = &axi_clk_src.c,
655 .has_sibling = 0,
656
657 .c = {
658 .dbg_name = "mmss_s0_axi_clk",
659 .ops = &clk_ops_branch,
660 },
661};
662
663static struct branch_clk mdp_ahb_clk = {
664 .cbcr_reg = (uint32_t *) MDSS_AHB_CBCR,
665 .has_sibling = 1,
666 .parent = &ahb_clk_src.c,
667
668 .c = {
669 .dbg_name = "mdp_ahb_clk",
670 .ops = &clk_ops_branch,
671 },
672};
673
674static struct branch_clk mmss_mmagic_ahb_clk = {
675 .cbcr_reg = (uint32_t *) MMSS_MMAGIC_AHB_CBCR,
676 .has_sibling = 0,
677 .parent = &ahb_clk_src.c,
678 .no_halt_check_on_disable = true,
679
680 .c = {
681 .dbg_name = "mmss_mmagic_ahb_clk",
682 .ops = &clk_ops_branch,
683 },
684};
685
686static struct branch_clk smmu_mdp_ahb_clk = {
687 .cbcr_reg = (uint32_t *) SMMU_MDP_AHB_CBCR,
688 .has_sibling = 1,
689 .parent = &ahb_clk_src.c,
690
691 .c = {
692 .dbg_name = "smmu_mdp_ahb_clk",
693 .ops = &clk_ops_branch,
694 },
695};
696
697static struct rcg_clk mdss_mdp_clk_src = {
698 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
699 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
700 .set_rate = clock_lib2_rcg_set_rate_hid,
701 .freq_tbl = ftbl_mdp_clk_src,
702 .current_freq = &rcg_dummy_freq,
703
704 .c = {
705 .dbg_name = "mdss_mdp_clk_src",
706 .ops = &clk_ops_rcg,
707 },
708};
709
710static struct branch_clk mdss_mdp_clk = {
711 .cbcr_reg = (uint32_t *) MDP_CBCR,
712 .parent = &mdss_mdp_clk_src.c,
713 .has_sibling = 0,
714
715 .c = {
716 .dbg_name = "mdss_mdp_clk",
717 .ops = &clk_ops_branch,
718 },
719};
720
721static struct branch_clk mdss_vsync_clk = {
722 .cbcr_reg = (uint32_t *) MDSS_VSYNC_CBCR,
723 .parent = &vsync_clk_src.c,
724 .has_sibling = 0,
725
726 .c = {
727 .dbg_name = "mdss_vsync_clk",
728 .ops = &clk_ops_branch,
729 },
730};
731
Ajay Singh Parmard4760c12015-02-13 17:13:38 -0800732static struct branch_clk mdss_hdmi_ahb_clk = {
733 .cbcr_reg = (uint32_t *) MDSS_HDMI_AHB_CBCR,
734 .has_sibling = 1,
735 .c = {
736 .dbg_name = "mdss_hdmi_ahb_clk",
737 .ops = &clk_ops_branch,
738 },
739};
740
741static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
742 F_MM( 19200000, cxo, 1, 0, 0),
743 F_END
744};
745
746static struct rcg_clk hdmi_clk_src = {
747 .cmd_reg = (uint32_t *) HDMI_CMD_RCGR,
748 .cfg_reg = (uint32_t *) HDMI_CFG_RCGR,
749 .set_rate = clock_lib2_rcg_set_rate_hid,
750 .freq_tbl = ftbl_mdss_hdmi_clk,
751 .current_freq = &rcg_dummy_freq,
752 .c = {
753 .dbg_name = "hdmi_clk_src",
754 .ops = &clk_ops_rcg,
755 },
756};
757
758static struct branch_clk mdss_hdmi_clk = {
759 .cbcr_reg = (uint32_t *) MDSS_HDMI_CBCR,
760 .has_sibling = 0,
761 .parent = &hdmi_clk_src.c,
762 .c = {
763 .dbg_name = "mdss_hdmi_clk",
764 .ops = &clk_ops_branch,
765 },
766};
767
768static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
769 F_MDSS( 74250000, hdmipll, 1, 0, 0),
770 F_MDSS( 25200000, hdmipll, 1, 0, 0),
771 F_MDSS( 27000000, hdmipll, 1, 0, 0),
772 F_MDSS( 27030000, hdmipll, 1, 0, 0),
773 F_MDSS( 27070000, hdmipll, 1, 0, 0),
774 F_MDSS( 65000000, hdmipll, 1, 0, 0),
775 F_MDSS(108000000, hdmipll, 1, 0, 0),
776 F_MDSS(148500000, hdmipll, 1, 0, 0),
777 F_MDSS(268500000, hdmipll, 1, 0, 0),
778 F_MDSS(297000000, hdmipll, 1, 0, 0),
779 F_END
780};
781
782static struct rcg_clk extpclk_clk_src = {
783 .cmd_reg = (uint32_t *) EXTPCLK_CMD_RCGR,
784 .cfg_reg = (uint32_t *) EXTPCLK_CFG_RCGR,
785 .set_rate = clock_lib2_rcg_set_rate_hid,
786 .freq_tbl = ftbl_mdss_extpclk_clk,
787 .current_freq = &rcg_dummy_freq,
788 .c = {
789 .dbg_name = "extpclk_clk_src",
790 .ops = &clk_ops_rcg,
791 },
792};
793
794static struct branch_clk mdss_extpclk_clk = {
795 .cbcr_reg = (uint32_t *) MDSS_EXTPCLK_CBCR,
796 .has_sibling = 0,
797 .parent = &extpclk_clk_src.c,
798 .c = {
799 .dbg_name = "mdss_extpclk_clk",
800 .ops = &clk_ops_branch,
801 },
802};
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700803
804/* Clock lookup table */
Channagoud Kadabi0ffa7862015-03-19 11:58:28 -0700805static struct clk_lookup msm_msm8996_clocks[] =
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700806{
807 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
808 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
809
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800810 CLK_LOOKUP("uart8_iface_clk", gcc_blsp2_ahb_clk.c),
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800811 CLK_LOOKUP("uart8_core_clk", gcc_blsp2_uart2_apps_clk.c),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700812
813 /* USB30 clocks */
814 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
Channagoud Kadabidf233d22015-02-11 11:56:48 -0800815 CLK_LOOKUP("gcc_aggre2_usb3_axi_clk", gcc_aggre2_usb3_axi_clk.c),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700816 CLK_LOOKUP("usb30_iface_clk", gcc_sys_noc_usb30_axi_clk.c),
817 CLK_LOOKUP("usb30_mock_utmi_clk", gcc_usb30_mock_utmi_clk.c),
818 CLK_LOOKUP("usb30_sleep_clk", gcc_usb30_sleep_clk.c),
819 CLK_LOOKUP("usb30_phy_aux_clk", gcc_usb30_phy_aux_clk.c),
820 CLK_LOOKUP("usb30_pipe_clk", gcc_usb30_pipe_clk.c),
821 CLK_LOOKUP("usb30_phy_reset", gcc_usb30_phy_reset.c),
822
823 CLK_LOOKUP("usb_phy_cfg_ahb2phy_clk", gcc_usb_phy_cfg_ahb2phy_clk.c),
Dhaval Patel0f3cbeb2015-03-17 11:52:12 -0700824
825 /* mdss clocks */
826 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
827 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
828 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
829 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
830 CLK_LOOKUP("mdss_esc1_clk", mdss_esc1_clk.c),
831 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
832 CLK_LOOKUP("mmss_mmagic_axi_clk", mmss_mmagic_axi_clk.c),
833 CLK_LOOKUP("mmagic_mdss_axi_clk", mmagic_mdss_axi_clk.c),
834 CLK_LOOKUP("mmagic_bimc_axi_clk", mmagic_bimc_axi_clk.c),
835 CLK_LOOKUP("smmu_mdp_axi_clk", smmu_mdp_axi_clk.c),
836 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
837 CLK_LOOKUP("mmss_mmagic_ahb_clk", mmss_mmagic_ahb_clk.c),
838 CLK_LOOKUP("smmu_mdp_ahb_clk", smmu_mdp_ahb_clk.c),
839 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
Siddharth Zaveri1cf08b92015-12-02 17:09:14 -0500840
841 /* BLSP CLOCKS */
842 CLK_LOOKUP("blsp2_qup2_ahb_iface_clk", gcc_blsp2_ahb_clk.c),
843 CLK_LOOKUP("gcc_blsp2_qup2_i2c_apps_clk_src",
844 gcc_blsp2_qup2_i2c_apps_clk_src.c),
845 CLK_LOOKUP("gcc_blsp2_qup2_i2c_apps_clk",
846 gcc_blsp2_qup2_i2c_apps_clk.c),
Ajay Singh Parmard4760c12015-02-13 17:13:38 -0800847
848 /* HDMI clocks*/
849 CLK_LOOKUP("hdmi_ahb_clk", mdss_hdmi_ahb_clk.c),
850 CLK_LOOKUP("hdmi_core_clk", mdss_hdmi_clk.c),
851 CLK_LOOKUP("hdmi_extp_clk", mdss_extpclk_clk.c),
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700852};
853
854void platform_clock_init(void)
855{
Channagoud Kadabi0ffa7862015-03-19 11:58:28 -0700856 clk_init(msm_msm8996_clocks, ARRAY_SIZE(msm_msm8996_clocks));
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700857}