blob: c6fdafb1fe0616b25eafcde2ab89c398d0ca83cc [file] [log] [blame]
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -08001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <platform/irqs.h>
32#include <platform/gpio.h>
33#include <reg.h>
34#include <target.h>
35#include <platform.h>
36#include <dload_util.h>
37#include <uart_dm.h>
38#include <mmc.h>
39#include <spmi.h>
40#include <board.h>
41#include <smem.h>
42#include <baseband.h>
43#include <dev/keys.h>
44#include <pm8x41.h>
45#include <crypto5_wrapper.h>
46#include <hsusb.h>
47#include <clock.h>
48#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
51#include <platform/gpio.h>
52#include <platform/timer.h>
53#include <stdlib.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053054#include <string.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080055#include <ufs.h>
Sundarajan Srinivasand598b122014-03-21 17:33:29 -070056#include <boot_device.h>
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070057#include <qmp_phy.h>
Joonwoo Park8b309972014-06-09 16:58:38 -070058#include <qusb2_phy.h>
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -070059#include <rpm-smd.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053060#include <sdhci_msm.h>
61#include <pm8x41_wled.h>
62#include <qpnp_wled.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080063
Channagoud Kadabi27ff9342014-06-16 11:19:29 -070064#define CE_INSTANCE 2
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -070065#define CE_EE 1
66#define CE_FIFO_SIZE 64
67#define CE_READ_PIPE 3
68#define CE_WRITE_PIPE 2
69#define CE_READ_PIPE_LOCK_GRP 0
70#define CE_WRITE_PIPE_LOCK_GRP 0
71#define CE_ARRAY_SIZE 20
72
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080073#define PMIC_ARB_CHANNEL_NUM 0
74#define PMIC_ARB_OWNER_ID 0
75
76#define FASTBOOT_MODE 0x77665500
77
Aparna Mallavarapu965fac92014-08-04 22:45:01 +053078#define PMIC_WLED_SLAVE_ID 3
Channagoud Kadabi41c81a62014-10-08 19:55:30 -070079#define DDR_CFG_DLY_VAL 0x80040870
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080080
Channagoud Kadabie804d642014-08-20 17:43:57 -070081static void set_sdc_power_ctrl(uint8_t slot);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080082static uint32_t mmc_pwrctl_base[] =
83 { MSM_SDC1_BASE, MSM_SDC2_BASE };
84
85static uint32_t mmc_sdhci_base[] =
86 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
87
88static uint32_t mmc_sdc_pwrctl_irq[] =
89 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
90
91struct mmc_device *dev;
92struct ufs_dev ufs_device;
93
94extern void ulpi_write(unsigned val, unsigned reg);
Sridhar Parasuram39419a32014-09-12 18:11:05 -070095extern int platform_is_msm8994();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080096
97void target_early_init(void)
98{
99#if WITH_DEBUG_UART
100 uart_dm_init(2, 0, BLSP1_UART1_BASE);
101#endif
102}
103
104/* Return 1 if vol_up pressed */
105static int target_volume_up()
106{
107 uint8_t status = 0;
108 struct pm8x41_gpio gpio;
109
110 /* Configure the GPIO */
111 gpio.direction = PM_GPIO_DIR_IN;
112 gpio.function = 0;
113 gpio.pull = PM_GPIO_PULL_UP_30;
114 gpio.vin_sel = 2;
115
116 pm8x41_gpio_config(3, &gpio);
117
118 /* Wait for the pmic gpio config to take effect */
119 thread_sleep(1);
120
121 /* Get status of P_GPIO_5 */
122 pm8x41_gpio_get(3, &status);
123
124 return !status; /* active low */
125}
126
127/* Return 1 if vol_down pressed */
128uint32_t target_volume_down()
129{
130 return pm8x41_resin_status();
131}
132
133static void target_keystatus()
134{
135 keys_init();
136
137 if(target_volume_down())
138 keys_post_event(KEY_VOLUMEDOWN, 1);
139
140 if(target_volume_up())
141 keys_post_event(KEY_VOLUMEUP, 1);
142}
143
144void target_uninit(void)
145{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700146 if (platform_boot_dev_isemmc())
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700147 {
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800148 mmc_put_card_to_sleep(dev);
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700149 /* Disable HC mode before jumping to kernel */
150 sdhci_mode_disable(&dev->host);
151 }
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700152
153 if (crypto_initialized())
154 crypto_eng_cleanup();
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700155
156 rpm_smd_uninit();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800157}
158
159/* Do target specific usb initialization */
160void target_usb_init(void)
161{
162 uint32_t val;
163
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700164 if(board_hardware_id() == HW_PLATFORM_DRAGON)
165 {
166 /* Select the QUSB2 PHY */
167 writel(0x1, USB2_PHY_SEL);
168
Joonwoo Park8b309972014-06-09 16:58:38 -0700169 qusb2_phy_reset();
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700170 }
171
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800172 /* Enable sess_vld */
173 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
174 writel(val, USB_GENCONFIG_2);
175
176 /* Enable external vbus configuration in the LINK */
177 val = readl(USB_USBCMD);
178 val |= SESS_VLD_CTRL;
179 writel(val, USB_USBCMD);
180}
181
182void target_usb_stop(void)
183{
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800184}
185
Channagoud Kadabib9473932014-10-09 13:08:35 -0700186unsigned target_pause_for_battery_charge(void)
187{
188 uint8_t pon_reason = pm8x41_get_pon_reason();
189 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
190 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__,
191 pon_reason, is_cold_boot);
192 /* In case of fastboot reboot,adb reboot or if we see the power key
193 * pressed we do not want go into charger mode.
194 * fastboot reboot is warm boot with PON hard reset bit not set
195 * adb reboot is a cold boot with PON hard reset bit set
196 */
197 if (is_cold_boot &&
198 (!(pon_reason & HARD_RST)) &&
199 (!(pon_reason & KPDPWR_N)) &&
Channagoud Kadabi439833a2014-10-22 13:42:06 -0700200 ((pon_reason & PON1)))
Channagoud Kadabib9473932014-10-09 13:08:35 -0700201 return 1;
202 else
203 return 0;
204}
205
Channagoud Kadabie804d642014-08-20 17:43:57 -0700206static void set_sdc_power_ctrl(uint8_t slot)
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800207{
Channagoud Kadabie804d642014-08-20 17:43:57 -0700208 uint32_t reg = 0;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700209 uint8_t clk;
210 uint8_t cmd;
211 uint8_t dat;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700212
213 if (slot == 0x1)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700214 {
Channagoud Kadabic8da67d2014-11-20 12:07:11 -0800215 clk = TLMM_CUR_VAL_10MA;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700216 cmd = TLMM_CUR_VAL_8MA;
217 dat = TLMM_CUR_VAL_8MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700218 reg = SDC1_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700219 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700220 else if (slot == 0x2)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700221 {
222 clk = TLMM_CUR_VAL_16MA;
223 cmd = TLMM_CUR_VAL_10MA;
224 dat = TLMM_CUR_VAL_10MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700225 reg = SDC2_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700226 }
227 else
228 {
229 dprintf(CRITICAL, "Unsupported SDC slot passed\n");
230 return;
231 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700232
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800233 /* Drive strength configs for sdc pins */
234 struct tlmm_cfgs sdc1_hdrv_cfg[] =
235 {
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700236 { SDC1_CLK_HDRV_CTL_OFF, clk, TLMM_HDRV_MASK, reg },
237 { SDC1_CMD_HDRV_CTL_OFF, cmd, TLMM_HDRV_MASK, reg },
238 { SDC1_DATA_HDRV_CTL_OFF, dat, TLMM_HDRV_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800239 };
240
241 /* Pull configs for sdc pins */
242 struct tlmm_cfgs sdc1_pull_cfg[] =
243 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700244 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, reg },
245 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
246 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800247 };
248
Channagoud Kadabi95717152014-06-04 17:59:29 -0700249 struct tlmm_cfgs sdc1_rclk_cfg[] =
250 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700251 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, reg },
Channagoud Kadabi95717152014-06-04 17:59:29 -0700252 };
253
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800254 /* Set the drive strength & pull control values */
255 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
256 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Channagoud Kadabi95717152014-06-04 17:59:29 -0700257 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800258}
259
260void target_sdc_init()
261{
Channagoud Kadabia66a6f22014-05-28 17:19:44 -0700262 struct mmc_config_data config = {0};
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800263
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800264 config.bus_width = DATA_BUS_WIDTH_8BIT;
265 config.max_clk_rate = MMC_CLK_192MHZ;
266
267 /* Try slot 1*/
268 config.slot = 1;
269 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
270 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
271 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
Channagoud Kadabi6b3a9982014-06-05 12:59:46 -0700272 config.hs400_support = 1;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800273
Channagoud Kadabie804d642014-08-20 17:43:57 -0700274 /* Set drive strength & pull ctrl values */
275 set_sdc_power_ctrl(config.slot);
276
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800277 if (!(dev = mmc_init(&config)))
278 {
279 /* Try slot 2 */
280 config.slot = 2;
281 config.max_clk_rate = MMC_CLK_200MHZ;
282 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
283 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
284 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
285
Channagoud Kadabie804d642014-08-20 17:43:57 -0700286 /* Set drive strength & pull ctrl values */
287 set_sdc_power_ctrl(config.slot);
288
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800289 if (!(dev = mmc_init(&config)))
290 {
291 dprintf(CRITICAL, "mmc init failed!");
292 ASSERT(0);
293 }
294 }
295}
296
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800297void *target_mmc_device()
298{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700299 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800300 return (void *) dev;
301 else
302 return (void *) &ufs_device;
303}
304
305void target_init(void)
306{
307 dprintf(INFO, "target_init()\n");
308
309 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
310
311 target_keystatus();
312
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700313
314 if (target_use_signed_kernel())
315 target_crypto_init_params();
316
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700317 platform_read_boot_config();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800318
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700319 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800320 {
321 target_sdc_init();
322 }
323 else
324 {
325 ufs_device.base = UFS_BASE;
326 ufs_init(&ufs_device);
327 }
328
329 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi78a368e2014-10-21 22:25:35 -0700330 mmc_read_partition_table(0);
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700331
332 rpm_smd_init();
Aparna Mallavarapu965fac92014-08-04 22:45:01 +0530333
334 /* QPNP WLED init for display backlight */
335 pm8x41_wled_config_slave_id(PMIC_WLED_SLAVE_ID);
336 qpnp_wled_init();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800337}
338
339unsigned board_machtype(void)
340{
341 return LINUX_MACHTYPE_UNKNOWN;
342}
343
344/* Detect the target type */
345void target_detect(struct board_data *board)
346{
347 /* This is filled from board.c */
348}
349
Justin Philipbe9de5c2014-09-17 12:26:49 +0530350static uint8_t splash_override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700351/* Returns 1 if target supports continuous splash screen. */
352int target_cont_splash_screen()
353{
Justin Philipbe9de5c2014-09-17 12:26:49 +0530354 uint8_t splash_screen = 0;
355 if(!splash_override) {
356 switch(board_hardware_id())
357 {
358 case HW_PLATFORM_SURF:
359 case HW_PLATFORM_MTP:
360 case HW_PLATFORM_FLUID:
Siddhartha Agrawalcddb0b82014-10-14 15:07:18 -0700361 case HW_PLATFORM_LIQUID:
Justin Philipbe9de5c2014-09-17 12:26:49 +0530362 dprintf(SPEW, "Target_cont_splash=1\n");
363 splash_screen = 1;
364 break;
365 default:
366 dprintf(SPEW, "Target_cont_splash=0\n");
367 splash_screen = 0;
368 }
369 }
370 return splash_screen;
371}
372
373void target_force_cont_splash_disable(uint8_t override)
374{
375 splash_override = override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700376}
377
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800378/* Detect the modem type */
379void target_baseband_detect(struct board_data *board)
380{
381 uint32_t platform;
382
383 platform = board->platform;
384
385 switch(platform) {
Channagoud Kadabi44ea30d2014-04-14 13:59:42 -0700386 case MSM8994:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700387 case MSM8992:
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800388 board->baseband = BASEBAND_MSM;
389 break;
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700390 case APQ8094:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700391 case APQ8092:
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700392 board->baseband = BASEBAND_APQ;
393 break;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800394 default:
395 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
396 ASSERT(0);
397 };
398}
399unsigned target_baseband()
400{
401 return board_baseband();
402}
403
404void target_serialno(unsigned char *buf)
405{
Sridhar Parasuram13564272014-10-22 12:49:36 -0700406 uint32_t serialno;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800407 if (target_is_emmc_boot()) {
Sridhar Parasuram13564272014-10-22 12:49:36 -0700408 if (platform_boot_dev_isemmc())
409 serialno = mmc_get_psn();
410 else
411 serialno = board_chip_serial();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800412 snprintf((char *)buf, 13, "%x", serialno);
413 }
414}
415
416unsigned check_reboot_mode(void)
417{
418 uint32_t restart_reason = 0;
419 uint32_t restart_reason_addr;
420
Sridhar Parasuram39419a32014-09-12 18:11:05 -0700421 if (platform_is_msm8994())
422 restart_reason_addr = RESTART_REASON_ADDR;
423 else
424 restart_reason_addr = RESTART_REASON_ADDR2;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800425
426 /* Read reboot reason and scrub it */
427 restart_reason = readl(restart_reason_addr);
428 writel(0x00, restart_reason_addr);
429
430 return restart_reason;
431}
432
433void reboot_device(unsigned reboot_reason)
434{
435 uint8_t reset_type = 0;
436
437 /* Write the reboot reason */
438 writel(reboot_reason, RESTART_REASON_ADDR);
439
440 if(reboot_reason == FASTBOOT_MODE)
441 reset_type = PON_PSHOLD_WARM_RESET;
442 else
443 reset_type = PON_PSHOLD_HARD_RESET;
444
445 pm8x41_reset_configure(reset_type);
446
447 /* Drop PS_HOLD for MSM */
448 writel(0x00, MPM2_MPM_PS_HOLD);
449
450 mdelay(5000);
451
452 dprintf(CRITICAL, "Rebooting failed\n");
453}
454
455int emmc_recovery_init(void)
456{
457 return _emmc_recovery_init();
458}
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700459
460target_usb_iface_t* target_usb30_init()
461{
462 target_usb_iface_t *t_usb_iface;
463
464 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
465 ASSERT(t_usb_iface);
466
467 t_usb_iface->mux_config = target_usb_phy_mux_configure;
468 t_usb_iface->phy_init = usb30_qmp_phy_init;
469 t_usb_iface->phy_reset = usb30_qmp_phy_reset;
470 t_usb_iface->clock_init = clock_usb30_init;
471 t_usb_iface->vbus_override = 1;
472
473 return t_usb_iface;
474}
475
476/* identify the usb controller to be used for the target */
477const char * target_usb_controller()
478{
Tanya Finkel90abab72014-07-30 09:55:23 +0300479 if(board_hardware_id() == HW_PLATFORM_DRAGON)
480 return "ci";
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700481 return "dwc";
482}
483
484/* mux hs phy to route to dwc controller */
485static void phy_mux_configure_with_tcsr()
486{
487 /* As per the hardware team, set the mux for snps controller */
488 RMWREG32(TCSR_PHSS_USB2_PHY_SEL, 0x0, 0x1, 0x1);
489}
490
491/* configure hs phy mux if using dwc controller */
492void target_usb_phy_mux_configure(void)
493{
494 if(!strcmp(target_usb_controller(), "dwc"))
495 {
496 phy_mux_configure_with_tcsr();
497 }
498}
Channagoud Kadabi3c2be1c2014-06-01 18:59:21 -0700499
500uint32_t target_override_pll()
501{
502 return 1;
503}
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700504
505/* Set up params for h/w CE. */
506void target_crypto_init_params()
507{
508 struct crypto_init_params ce_params;
509
510 /* Set up base addresses and instance. */
511 ce_params.crypto_instance = CE_INSTANCE;
Channagoud Kadabi27ff9342014-06-16 11:19:29 -0700512 ce_params.crypto_base = MSM_CE2_BASE;
513 ce_params.bam_base = MSM_CE2_BAM_BASE;
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700514
515 /* Set up BAM config. */
516 ce_params.bam_ee = CE_EE;
517 ce_params.pipes.read_pipe = CE_READ_PIPE;
518 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
519 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
520 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
521
522 /* Assign buffer sizes. */
523 ce_params.num_ce = CE_ARRAY_SIZE;
524 ce_params.read_fifo_size = CE_FIFO_SIZE;
525 ce_params.write_fifo_size = CE_FIFO_SIZE;
526
527 /* BAM is initialized by TZ for this platform.
528 * Do not do it again as the initialization address space
529 * is locked.
530 */
531 ce_params.do_bam_init = 0;
532
533 crypto_init_params(&ce_params);
534}
535
536crypto_engine_type board_ce_type(void)
537{
538 return CRYPTO_ENGINE_TYPE_HW;
539}
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700540
541void shutdown_device()
542{
543 dprintf(CRITICAL, "Going down for shutdown.\n");
544
545 /* Configure PMIC for shutdown. */
546 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
547
548 /* Drop PS_HOLD for MSM */
549 writel(0x00, MPM2_MPM_PS_HOLD);
550
551 mdelay(5000);
552
553 dprintf(CRITICAL, "Shutdown failed\n");
554
555 ASSERT(0);
556}
Sundarajan Srinivasancd3bb3c2014-07-23 12:25:44 -0700557
Channagoud Kadabi41c81a62014-10-08 19:55:30 -0700558uint32_t target_ddr_cfg_val()
559{
560 return DDR_CFG_DLY_VAL;
561}