blob: 1a92f3ea7277536996143f369fff95ee13854423 [file] [log] [blame]
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -080012 * * Neither the name of The Linux Foundation nor the names of its
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070049
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -070050#if (DISPLAY_TYPE_MDSS == 0)
51#define MIPI_DSI0_BASE MIPI_DSI_BASE
52#define MIPI_DSI1_BASE MIPI_DSI_BASE
53#endif
54
Chandan Uddarajufe93e822010-11-21 20:44:47 -080055#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070056static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080057 .height = TSH_MIPI_FB_HEIGHT,
58 .width = TSH_MIPI_FB_WIDTH,
59 .stride = TSH_MIPI_FB_WIDTH,
60 .format = FB_FORMAT_RGB888,
61 .bpp = 24,
62 .update_start = NULL,
63 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070064};
Ajay Dudanib01e5062011-12-03 23:23:42 -080065
Kinson Chike5c93432011-06-17 09:10:29 -070066struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080067 .mode = MIPI_VIDEO_MODE,
68 .num_of_lanes = 1,
69 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
70 .panel_cmds = toshiba_panel_video_mode_cmds,
71 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070072};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080073#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
74static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080075 .height = NOV_MIPI_FB_HEIGHT,
76 .width = NOV_MIPI_FB_WIDTH,
77 .stride = NOV_MIPI_FB_WIDTH,
78 .format = FB_FORMAT_RGB888,
79 .bpp = 24,
80 .update_start = NULL,
81 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080082};
Ajay Dudanib01e5062011-12-03 23:23:42 -080083
Kinson Chike5c93432011-06-17 09:10:29 -070084struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080085 .mode = MIPI_CMD_MODE,
86 .num_of_lanes = 2,
87 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
88 .panel_cmds = novatek_panel_cmd_mode_cmds,
89 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070090};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080091#else
92static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080093 .height = 0,
94 .width = 0,
95 .stride = 0,
96 .format = 0,
97 .bpp = 0,
98 .update_start = NULL,
99 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800100};
101#endif
102
103static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700104void secure_writel(uint32_t, uint32_t);
105uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700106
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800107struct mipi_dsi_panel_config *get_panel_info(void)
108{
109#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800110 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800111#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800112 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800113#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800114 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800115}
116
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700117int mdss_dual_dsi_cmd_dma_trigger_for_panel()
118{
119 uint32_t ReadValue;
120 uint32_t count = 0;
121 int status = 0;
122
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400123#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700124 writel(0x03030303, MIPI_DSI0_BASE + INT_CTRL);
125 writel(0x1, MIPI_DSI0_BASE + CMD_MODE_DMA_SW_TRIGGER);
126 dsb();
127
128 writel(0x03030303, MIPI_DSI1_BASE + INT_CTRL);
129 writel(0x1, MIPI_DSI1_BASE + CMD_MODE_DMA_SW_TRIGGER);
130 dsb();
131
132 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
133 while (ReadValue != 0x00000001) {
134 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
135 count++;
136 if (count > 0xffff) {
137 status = FAIL;
138 dprintf(CRITICAL,
139 "Panel CMD: command mode dma test failed\n");
140 return status;
141 }
142 }
143
144 writel((readl(MIPI_DSI1_BASE + INT_CTRL) | 0x01000001),
145 MIPI_DSI1_BASE + INT_CTRL);
146 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400147#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700148 return status;
149}
150
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700151int dsi_cmd_dma_trigger_for_panel()
152{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800153 unsigned long ReadValue;
154 unsigned long count = 0;
155 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700156
Ajay Dudanib01e5062011-12-03 23:23:42 -0800157 writel(0x03030303, DSI_INT_CTRL);
158 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
159 dsb();
160 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
161 while (ReadValue != 0x00000001) {
162 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
163 count++;
164 if (count > 0xffff) {
165 status = FAIL;
166 dprintf(CRITICAL,
167 "Panel CMD: command mode dma test failed\n");
168 return status;
169 }
170 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700171
Ajay Dudanib01e5062011-12-03 23:23:42 -0800172 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
173 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
174 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700175}
176
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700177int mdss_dual_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
178{
179 int ret = 0;
180 struct mipi_dsi_cmd *cm;
181 int i = 0;
182 char pload[256];
183 uint32_t off;
184
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400185#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700186 /* Align pload at 8 byte boundry */
187 off = pload;
188 off &= 0x07;
189 if (off)
190 off = 8 - off;
191 off += pload;
192
193 cm = cmds;
194 for (i = 0; i < count; i++) {
195 memcpy((void *)off, (cm->payload), cm->size);
196 writel(off, MIPI_DSI0_BASE + DMA_CMD_OFFSET);
197 writel(cm->size, MIPI_DSI0_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
198 writel(off, MIPI_DSI1_BASE + DMA_CMD_OFFSET);
199 writel(cm->size, MIPI_DSI1_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
200 dsb();
201 ret += mdss_dual_dsi_cmd_dma_trigger_for_panel();
202 udelay(80);
203 cm++;
204 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400205#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700206 return ret;
207}
208
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800209int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700210{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800211 int ret = 0;
212 struct mipi_dsi_cmd *cm;
213 int i = 0;
214 char pload[256];
215 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700216
Ajay Dudanib01e5062011-12-03 23:23:42 -0800217 /* Align pload at 8 byte boundry */
218 off = pload;
219 off &= 0x07;
220 if (off)
221 off = 8 - off;
222 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700223
Ajay Dudanib01e5062011-12-03 23:23:42 -0800224 cm = cmds;
225 for (i = 0; i < count; i++) {
226 memcpy((void *)off, (cm->payload), cm->size);
227 writel(off, DSI_DMA_CMD_OFFSET);
228 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
229 dsb();
230 ret += dsi_cmd_dma_trigger_for_panel();
Sangani Suryanarayana Raju769f9ac2013-04-30 19:05:06 +0530231 dsb();
232 if (cm->wait)
233 mdelay(cm->wait);
234 else
235 udelay(80);
Ajay Dudanib01e5062011-12-03 23:23:42 -0800236 cm++;
237 }
238 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800239}
240
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800241/*
242 * mipi_dsi_cmd_rx: can receive at most 16 bytes
243 * per transaction since it only have 4 32bits reigsters
244 * to hold data.
245 * therefore Maximum Return Packet Size need to be set to 16.
246 * any return data more than MRPS need to be break down
247 * to multiple transactions.
248 */
249int mipi_dsi_cmds_rx(char **rp, int len)
250{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800251 uint32_t *lp, data;
252 char *dp;
253 int i, off, cnt;
254 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800255
Ajay Dudanib01e5062011-12-03 23:23:42 -0800256 if (len <= 2)
257 rlen = 4; /* short read */
258 else
259 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800260
Ajay Dudanib01e5062011-12-03 23:23:42 -0800261 if (rlen > MIPI_DSI_REG_LEN) {
262 return 0;
263 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800264
Ajay Dudanib01e5062011-12-03 23:23:42 -0800265 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800266
Ajay Dudanib01e5062011-12-03 23:23:42 -0800267 rlen += res; /* 4 byte align */
268 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800269
Ajay Dudanib01e5062011-12-03 23:23:42 -0800270 cnt = rlen;
271 cnt += 3;
272 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800273
Ajay Dudanib01e5062011-12-03 23:23:42 -0800274 if (cnt > 4)
275 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800276
Ajay Dudanib01e5062011-12-03 23:23:42 -0800277 off = 0x068; /* DSI_RDBK_DATA0 */
278 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800279
Ajay Dudanib01e5062011-12-03 23:23:42 -0800280 for (i = 0; i < cnt; i++) {
281 data = (uint32_t) readl(MIPI_DSI_BASE + off);
282 *lp++ = ntohl(data); /* to network byte order */
283 off -= 4;
284 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800285
Ajay Dudanib01e5062011-12-03 23:23:42 -0800286 if (len > 2) {
287 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
288 for (i = 0; i < len; i++) {
289 dp = *rp;
290 dp[i] = dp[4 + res + i];
291 }
292 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800293
Ajay Dudanib01e5062011-12-03 23:23:42 -0800294 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800295}
296
297static int mipi_dsi_cmd_bta_sw_trigger(void)
298{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800299 uint32_t data;
300 int cnt = 0;
301 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800302
Ajay Dudanib01e5062011-12-03 23:23:42 -0800303 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
304 while (cnt < 10000) {
305 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
306 if ((data & 0x0010) == 0)
307 break;
308 cnt++;
309 }
310 if (cnt == 10000)
311 err = 1;
312 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800313}
314
315static uint32_t mipi_novatek_manufacture_id(void)
316{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800317 char rec_buf[24];
318 char *rp = rec_buf;
319 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800320
Ajay Dudanib01e5062011-12-03 23:23:42 -0800321 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
322 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800323
Ajay Dudanib01e5062011-12-03 23:23:42 -0800324 lp = (uint32_t *) rp;
325 data = (uint32_t) * lp;
326 data = ntohl(data);
327 data = data >> 8;
328 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800329}
330
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700331int mdss_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo, uint32_t
332 broadcast)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700333{
334 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
335 uint8_t EMBED_MODE1 = 1; // from frame buffer
336 uint8_t POWER_MODE2 = 1; // from frame buffer
337 uint8_t PACK_TYPE1; // long packet
338 uint8_t VC1 = 0;
339 uint8_t DT1 = 0; // non embedded mode
340 uint8_t WC1 = 0; // for non embedded mode only
341 int status = 0;
342 uint8_t DLNx_EN;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700343 uint8_t lane_swap = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700344 uint32_t timing_ctl = 0;
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700345
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400346#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700347 switch (pinfo->num_of_lanes) {
348 default:
349 case 1:
350 DLNx_EN = 1; // 1 lane
351 break;
352 case 2:
353 DLNx_EN = 3; // 2 lane
354 break;
355 case 3:
356 DLNx_EN = 7; // 3 lane
357 break;
358 case 4:
359 DLNx_EN = 0x0F; /* 4 lanes */
360 break;
361 }
362
363 PACK_TYPE1 = pinfo->pack;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700364 lane_swap = pinfo->lane_swap;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700365 timing_ctl = ((pinfo->t_clk_post << 8) | pinfo->t_clk_pre);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700366
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700367 if (broadcast) {
368 writel(0x0001, MIPI_DSI1_BASE + SOFT_RESET);
369 writel(0x0000, MIPI_DSI1_BASE + SOFT_RESET);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700370
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700371 writel((0 << 16) | 0x3f, MIPI_DSI1_BASE + CLK_CTRL); /* Turn on all DSI Clks */
372 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI1_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
373 // trigger 0x4; dma stream1
374
375 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI1_BASE + CTRL); // reg 0x00 for this
376 // build
377 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
378 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
379 MIPI_DSI1_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700380
381 writel(lane_swap, MIPI_DSI1_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700382 writel(timing_ctl, MIPI_DSI1_BASE + TIMING_CTL);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700383 }
384
385 writel(0x0001, MIPI_DSI0_BASE + SOFT_RESET);
386 writel(0x0000, MIPI_DSI0_BASE + SOFT_RESET);
387
388 writel((0 << 16) | 0x3f, MIPI_DSI0_BASE + CLK_CTRL); /* Turn on all DSI Clks */
389 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI0_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700390 // trigger 0x4; dma stream1
391
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700392 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI0_BASE + CTRL); // reg 0x00 for this
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700393 // build
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700394 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700395 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700396 MIPI_DSI0_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700397
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700398 writel(lane_swap, MIPI_DSI0_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700399 writel(timing_ctl, MIPI_DSI0_BASE + TIMING_CTL);
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700400
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700401 if (pinfo->panel_cmds) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700402
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700403 if (broadcast) {
404 status = mdss_dual_dsi_cmds_tx(pinfo->panel_cmds,
405 pinfo->num_of_panel_cmds);
406
407 } else {
408 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
409 pinfo->num_of_panel_cmds);
410 }
411 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400412#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700413 return status;
414}
415
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800416int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
417{
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800418 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
419 uint8_t EMBED_MODE1 = 1; // from frame buffer
420 uint8_t POWER_MODE2 = 1; // from frame buffer
421 uint8_t PACK_TYPE1; // long packet
422 uint8_t VC1 = 0;
423 uint8_t DT1 = 0; // non embedded mode
424 uint8_t WC1 = 0; // for non embedded mode only
Ajay Dudanib01e5062011-12-03 23:23:42 -0800425 int status = 0;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800426 uint8_t DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700427
Ajay Dudanib01e5062011-12-03 23:23:42 -0800428 switch (pinfo->num_of_lanes) {
429 default:
430 case 1:
431 DLNx_EN = 1; // 1 lane
432 break;
433 case 2:
434 DLNx_EN = 3; // 2 lane
435 break;
436 case 3:
437 DLNx_EN = 7; // 3 lane
438 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300439 case 4:
440 DLNx_EN = 0x0F; /* 4 lanes */
441 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800442 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800443
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800444 PACK_TYPE1 = pinfo->pack;
445
Ajay Dudanib01e5062011-12-03 23:23:42 -0800446 writel(0x0001, DSI_SOFT_RESET);
447 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800448
Ajay Dudanib01e5062011-12-03 23:23:42 -0800449 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
450 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
451 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700452
Ajay Dudanib01e5062011-12-03 23:23:42 -0800453 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
454 // build
455 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
456 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
457 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700458
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300459 if (pinfo->panel_cmds)
460 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
461 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700462
Ajay Dudanib01e5062011-12-03 23:23:42 -0800463 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700464}
465
Kinson Chike5c93432011-06-17 09:10:29 -0700466//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800467int
468config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
469 unsigned short img_width, unsigned short img_height,
470 unsigned short hsync_porch0_fp,
471 unsigned short hsync_porch0_bp,
472 unsigned short vsync_porch0_fp,
473 unsigned short vsync_porch0_bp,
474 unsigned short hsync_width,
475 unsigned short vsync_width, unsigned short dst_format,
476 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700477{
478
Ajay Dudanib01e5062011-12-03 23:23:42 -0800479 unsigned char DST_FORMAT;
480 unsigned char TRAFIC_MODE;
481 unsigned char DLNx_EN;
482 // video mode data ctrl
483 int status = 0;
484 unsigned long low_pwr_stop_mode = 0;
485 unsigned char eof_bllp_pwr = 0x9;
486 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700487
Ajay Dudanib01e5062011-12-03 23:23:42 -0800488 // disable mdp first
489 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700490
Ajay Dudanib01e5062011-12-03 23:23:42 -0800491 writel(0x00000000, DSI_CLK_CTRL);
492 writel(0x00000000, DSI_CLK_CTRL);
493 writel(0x00000000, DSI_CLK_CTRL);
494 writel(0x00000000, DSI_CLK_CTRL);
495 writel(0x00000002, DSI_CLK_CTRL);
496 writel(0x00000006, DSI_CLK_CTRL);
497 writel(0x0000000e, DSI_CLK_CTRL);
498 writel(0x0000001e, DSI_CLK_CTRL);
499 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700500
Ajay Dudanib01e5062011-12-03 23:23:42 -0800501 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700502
Ajay Dudanib01e5062011-12-03 23:23:42 -0800503 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700504
Ajay Dudanib01e5062011-12-03 23:23:42 -0800505 DST_FORMAT = 0; // RGB565
506 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700507
Ajay Dudanib01e5062011-12-03 23:23:42 -0800508 DLNx_EN = 1; // 1 lane with clk programming
509 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700510
Ajay Dudanib01e5062011-12-03 23:23:42 -0800511 TRAFIC_MODE = 0; // non burst mode with sync pulses
512 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700513
Ajay Dudanib01e5062011-12-03 23:23:42 -0800514 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700515
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800516 writel(((hsync_width + img_width + hsync_porch0_bp) << 16)
517 | (hsync_width + hsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800518 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700519
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800520 writel(((vsync_width + img_height + vsync_porch0_bp) << 16)
521 | (vsync_width + vsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800522 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700523
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800524 writel(((vsync_width + img_height + vsync_porch0_fp + vsync_porch0_bp - 1) << 16)
525 | (hsync_width + img_width + hsync_porch0_fp + hsync_porch0_bp - 1),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800526 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700527
Ajay Dudanib01e5062011-12-03 23:23:42 -0800528 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700529
Ajay Dudanib01e5062011-12-03 23:23:42 -0800530 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700531
Ajay Dudanib01e5062011-12-03 23:23:42 -0800532 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700533
Ajay Dudanib01e5062011-12-03 23:23:42 -0800534 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700535
Ajay Dudanib01e5062011-12-03 23:23:42 -0800536 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700537
Ajay Dudanib01e5062011-12-03 23:23:42 -0800538 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
539 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700540
Ajay Dudanib01e5062011-12-03 23:23:42 -0800541 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700542
Ajay Dudanib01e5062011-12-03 23:23:42 -0800543 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700544
Ajay Dudanib01e5062011-12-03 23:23:42 -0800545 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700546
Ajay Dudanib01e5062011-12-03 23:23:42 -0800547 writel(0x00010100, DSI_INT_CTRL);
548 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700549
Ajay Dudanib01e5062011-12-03 23:23:42 -0800550 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700551
Ajay Dudanib01e5062011-12-03 23:23:42 -0800552 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
553 | 0x103, DSI_CTRL);
554 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700555
Ajay Dudanib01e5062011-12-03 23:23:42 -0800556 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700557}
558
Ajay Dudanib01e5062011-12-03 23:23:42 -0800559int
560config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
561 unsigned short img_width, unsigned short img_height,
562 unsigned short dst_format,
563 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800564{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800565 unsigned char DST_FORMAT;
566 unsigned char TRAFIC_MODE;
567 unsigned char DLNx_EN;
568 // video mode data ctrl
569 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700570 unsigned char interleav = 0;
571 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800572 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800573
Ajay Dudanib01e5062011-12-03 23:23:42 -0800574 writel(0x00000000, DSI_CLK_CTRL);
575 writel(0x00000000, DSI_CLK_CTRL);
576 writel(0x00000000, DSI_CLK_CTRL);
577 writel(0x00000000, DSI_CLK_CTRL);
578 writel(0x00000002, DSI_CLK_CTRL);
579 writel(0x00000006, DSI_CLK_CTRL);
580 writel(0x0000000e, DSI_CLK_CTRL);
581 writel(0x0000001e, DSI_CLK_CTRL);
582 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800583
Ajay Dudanib01e5062011-12-03 23:23:42 -0800584 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800585
Ajay Dudanib01e5062011-12-03 23:23:42 -0800586 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800587
Ajay Dudanib01e5062011-12-03 23:23:42 -0800588 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800589
Ajay Dudanib01e5062011-12-03 23:23:42 -0800590 DST_FORMAT = 8; // RGB888
591 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800592
Ajay Dudanib01e5062011-12-03 23:23:42 -0800593 DLNx_EN = 3; // 2 lane with clk programming
594 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800595
Ajay Dudanib01e5062011-12-03 23:23:42 -0800596 TRAFIC_MODE = 0; // non burst mode with sync pulses
597 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800598
Ajay Dudanib01e5062011-12-03 23:23:42 -0800599 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800600
Ajay Dudanib01e5062011-12-03 23:23:42 -0800601 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
602 writel((img_width * ystride + 1) << 16 | 0x0039,
603 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
604 writel((img_width * ystride + 1) << 16 | 0x0039,
605 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
606 writel(img_height << 16 | img_width,
607 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
608 writel(img_height << 16 | img_width,
609 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
610 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
611 writel(0x80000000, DSI_CAL_CTRL);
612 writel(0x40, DSI_TRIG_CTRL);
613 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
614 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
615 DSI_CTRL);
616 mdelay(10);
617 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
618 writel(0x10000000, DSI_MISR_CMD_CTRL);
619 writel(0x00000040, DSI_ERR_INT_MASK0);
620 writel(0x1, DSI_EOT_PACKET_CTRL);
621 // writel(0x0, MDP_OVERLAYPROC0_START);
622 mdp_start_dma();
623 mdelay(10);
624 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800625
Ajay Dudanib01e5062011-12-03 23:23:42 -0800626 status = 1;
627 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800628}
629
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800630int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700631{
632
Ajay Dudanib01e5062011-12-03 23:23:42 -0800633 int status = 0;
634 unsigned long ReadValue;
635 unsigned long count = 0;
636 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
637 // bit16, high spd mode 0x0
638 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
639 // let cmd mode eng send packets in hs
640 // or lp mode
641 unsigned short image_wd = mipi_fb_cfg.width;
642 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800643 unsigned short display_wd = mipi_fb_cfg.width;
644 unsigned short display_ht = mipi_fb_cfg.height;
645 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
646 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
647 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
648 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
649 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
650 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
651 unsigned short dst_format = 0;
652 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800653 unsigned short pack_pattern = 0x12; //BGR
654 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700655
Ajay Dudanib01e5062011-12-03 23:23:42 -0800656 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
657 // bit24:HFP, bit28:PULSE MODE, need enough
658 // time for swithc from LP to HS
659 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
660 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700661
Ajay Dudanib01e5062011-12-03 23:23:42 -0800662 status +=
663 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
664 hsync_porch_fp, hsync_porch_bp,
665 vsync_porch_fp, vsync_porch_bp, hsync_width,
666 vsync_width, dst_format, traffic_mode,
667 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700668
Ajay Dudanib01e5062011-12-03 23:23:42 -0800669 status +=
670 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
671 image_ht, hsync_porch_fp, hsync_porch_bp,
672 vsync_porch_fp, vsync_porch_bp,
673 hsync_width, vsync_width, MIPI_FB_ADDR,
674 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700675
Ajay Dudanib01e5062011-12-03 23:23:42 -0800676 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
677 while (ReadValue != 0x00010000) {
678 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
679 count++;
680 if (count > 0xffff) {
681 status = FAIL;
682 dprintf(CRITICAL, "Video lane test failed\n");
683 return status;
684 }
685 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700686
Ajay Dudanib01e5062011-12-03 23:23:42 -0800687 dprintf(SPEW, "Video lane tested successfully\n");
688 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700689}
690
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800691int is_cmd_mode_enabled(void)
692{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800693 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800694}
695
Kinson Chike5c93432011-06-17 09:10:29 -0700696#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800697void mipi_dsi_cmd_mode_trigger(void)
698{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800699 int status = 0;
700 unsigned short display_wd = mipi_fb_cfg.width;
701 unsigned short display_ht = mipi_fb_cfg.height;
702 unsigned short image_wd = mipi_fb_cfg.width;
703 unsigned short image_ht = mipi_fb_cfg.height;
704 unsigned short dst_format = 0;
705 unsigned short traffic_mode = 0;
706 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
707 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
708 mdelay(50);
709 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
710 dst_format, traffic_mode,
711 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800712}
Kinson Chike5c93432011-06-17 09:10:29 -0700713#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800714
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700715void mipi_dsi_shutdown(void)
716{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700717 if(!target_cont_splash_screen())
718 {
719 mdp_shutdown();
720 writel(0x01010101, DSI_INT_CTRL);
721 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700722
723#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700724 || DISPLAY_MIPI_PANEL_TOSHIBA)
725 secure_writel(0x0, DSI_CC_REG);
726 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700727#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700728
729 writel(0, DSI_CLK_CTRL);
730 writel(0, DSI_CTRL);
731 writel(0, DSIPHY_PLL_CTRL(0));
732 }
733 else
734 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700735 /* To keep the splash screen displayed till kernel driver takes
736 control, do not turn off the video mode engine and clocks.
737 Only disabling the MIPI DSI IRQs */
738 writel(0x01010101, DSI_INT_CTRL);
739 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700740 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700741}
742
743struct fbcon_config *mipi_init(void)
744{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800745 int status = 0;
746 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530747
748 if (panel_info == NULL) {
749 dprintf(CRITICAL, "Panel info is null\n");
750 return NULL;
751 }
752
Ajay Dudanib01e5062011-12-03 23:23:42 -0800753 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400754#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800755 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530756#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700757
758#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800759 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700760#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800761 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700762#endif
763
Ajay Dudanib01e5062011-12-03 23:23:42 -0800764 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700765
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800766#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800767 mipi_dsi_cmd_bta_sw_trigger();
768 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800769#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800770 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700771
Ajay Dudanib01e5062011-12-03 23:23:42 -0800772 if (panel_info->mode == MIPI_VIDEO_MODE)
773 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800774
Ajay Dudanib01e5062011-12-03 23:23:42 -0800775 if (panel_info->mode == MIPI_CMD_MODE)
776 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800777
Ajay Dudanib01e5062011-12-03 23:23:42 -0800778 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700779}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700780
781int mipi_config(struct msm_fb_panel_data *panel)
782{
783 int ret = NO_ERROR;
784 struct msm_panel_info *pinfo;
785 struct mipi_dsi_panel_config mipi_pinfo;
786
787 if (!panel)
788 return ERR_INVALID_ARGS;
789
790 pinfo = &(panel->panel_info);
791 mipi_pinfo.mode = pinfo->mipi.mode;
792 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
793 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
794 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
795 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530796 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800797 mipi_pinfo.pack = 1;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700798
799 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
800 arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400801#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700802 writel(0x00001800, MMSS_SFPB_GPREG);
803#endif
804
805 mipi_dsi_phy_init(&mipi_pinfo);
806
807 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
808
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530809 if (pinfo->rotate && panel->rotate)
810 pinfo->rotate();
811
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700812 return ret;
813}
814
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700815int mdss_dsi_video_mode_config(uint16_t disp_width,
816 uint16_t disp_height,
817 uint16_t img_width,
818 uint16_t img_height,
819 uint16_t hsync_porch0_fp,
820 uint16_t hsync_porch0_bp,
821 uint16_t vsync_porch0_fp,
822 uint16_t vsync_porch0_bp,
823 uint16_t hsync_width,
824 uint16_t vsync_width,
825 uint16_t dst_format,
826 uint16_t traffic_mode,
827 uint8_t lane_en,
828 uint16_t low_pwr_stop_mode,
829 uint8_t eof_bllp_pwr,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700830 uint8_t interleav,
831 uint32_t ctl_base)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700832{
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700833 int status = 0;
834
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400835#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700836 /* disable mdp first */
837 mdp_disable();
838
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700839 writel(0x00000000, ctl_base + CLK_CTRL);
840 writel(0x00000002, ctl_base + CLK_CTRL);
841 writel(0x00000006, ctl_base + CLK_CTRL);
842 writel(0x0000000e, ctl_base + CLK_CTRL);
843 writel(0x0000001e, ctl_base + CLK_CTRL);
844 writel(0x0000023f, ctl_base + CLK_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700845
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700846 writel(0, ctl_base + CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700847
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700848 writel(0, ctl_base + DSI_ERR_INT_MASK0);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700849
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700850 writel(0x02020202, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700851
852 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700853 ctl_base + VIDEO_MODE_ACTIVE_H);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700854
855 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700856 ctl_base + VIDEO_MODE_ACTIVE_V);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700857
Terence Hampson7385f6a2013-08-16 15:31:25 -0400858 if (mdp_get_revision() >= MDP_REV_41 ||
859 mdp_get_revision() == MDP_REV_304) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700860 writel(((disp_height + vsync_porch0_fp
861 + vsync_porch0_bp - 1) << 16)
862 | (disp_width + hsync_porch0_fp
863 + hsync_porch0_bp - 1),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700864 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700865 } else {
866 writel(((disp_height + vsync_porch0_fp
867 + vsync_porch0_bp) << 16)
868 | (disp_width + hsync_porch0_fp
869 + hsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700870 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700871 }
872
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700873 writel((hsync_width << 16) | 0, ctl_base + VIDEO_MODE_HSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700874
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700875 writel(0 << 16 | 0, ctl_base + VIDEO_MODE_VSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700876
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700877 writel(vsync_width << 16 | 0, ctl_base + VIDEO_MODE_VSYNC_VPOS);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700878
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700879 writel(0x0, ctl_base + EOT_PACKET_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700880
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700881 writel(0x00000100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700882
883 if (mdp_get_revision() >= MDP_REV_41) {
884 writel(low_pwr_stop_mode << 16 |
885 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700886 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700887 } else {
888 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
889 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700890 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700891 }
892
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700893 writel(0x3fd08, ctl_base + HS_TIMER_CTRL);
894 writel(0x00010100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700895
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700896 writel(0x00010100, ctl_base + INT_CTRL);
897 writel(0x02010202, ctl_base + INT_CTRL);
898 writel(0x02030303, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700899
900 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700901 | 0x103, ctl_base + CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400902#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700903
904 return status;
905}
906
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800907int mdss_dsi_config(struct msm_fb_panel_data *panel)
908{
909 int ret = NO_ERROR;
910 struct msm_panel_info *pinfo;
911 struct mipi_dsi_panel_config mipi_pinfo;
912
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400913#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800914 if (!panel)
915 return ERR_INVALID_ARGS;
916
917 pinfo = &(panel->panel_info);
918 mipi_pinfo.mode = pinfo->mipi.mode;
919 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
920 mipi_pinfo.mdss_dsi_phy_config = pinfo->mipi.mdss_dsi_phy_db;
921 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
922 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
923 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
924 mipi_pinfo.pack = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700925 mipi_pinfo.t_clk_pre = pinfo->mipi.t_clk_pre;
926 mipi_pinfo.t_clk_post = pinfo->mipi.t_clk_post;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800927
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -0700928 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI0_BASE);
929 if (pinfo->mipi.dual_dsi)
930 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI1_BASE);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800931
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700932 ret += mdss_dsi_panel_initialize(&mipi_pinfo, pinfo->mipi.broadcast);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800933
934 if (pinfo->rotate && panel->rotate)
935 pinfo->rotate();
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400936#endif
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800937
938 return ret;
939}
940
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700941int mipi_dsi_video_mode_config(unsigned short disp_width,
942 unsigned short disp_height,
943 unsigned short img_width,
944 unsigned short img_height,
945 unsigned short hsync_porch0_fp,
946 unsigned short hsync_porch0_bp,
947 unsigned short vsync_porch0_fp,
948 unsigned short vsync_porch0_bp,
949 unsigned short hsync_width,
950 unsigned short vsync_width,
951 unsigned short dst_format,
952 unsigned short traffic_mode,
953 unsigned char lane_en,
954 unsigned low_pwr_stop_mode,
955 unsigned char eof_bllp_pwr,
956 unsigned char interleav)
957{
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700958 int status = 0;
959
960 /* disable mdp first */
961 mdp_disable();
962
963 writel(0x00000000, DSI_CLK_CTRL);
964 writel(0x00000000, DSI_CLK_CTRL);
965 writel(0x00000000, DSI_CLK_CTRL);
966 writel(0x00000000, DSI_CLK_CTRL);
967 writel(0x00000002, DSI_CLK_CTRL);
968 writel(0x00000006, DSI_CLK_CTRL);
969 writel(0x0000000e, DSI_CLK_CTRL);
970 writel(0x0000001e, DSI_CLK_CTRL);
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700971 writel(0x0000023f, DSI_CLK_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700972
973 writel(0, DSI_CTRL);
974
975 writel(0, DSI_ERR_INT_MASK0);
976
977 writel(0x02020202, DSI_INT_CTRL);
978
979 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
980 DSI_VIDEO_MODE_ACTIVE_H);
981
982 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
983 DSI_VIDEO_MODE_ACTIVE_V);
984
985 if (mdp_get_revision() >= MDP_REV_41) {
986 writel(((disp_height + vsync_porch0_fp
987 + vsync_porch0_bp - 1) << 16)
988 | (disp_width + hsync_porch0_fp
989 + hsync_porch0_bp - 1),
990 DSI_VIDEO_MODE_TOTAL);
991 } else {
992 writel(((disp_height + vsync_porch0_fp
993 + vsync_porch0_bp) << 16)
994 | (disp_width + hsync_porch0_fp
995 + hsync_porch0_bp),
996 DSI_VIDEO_MODE_TOTAL);
997 }
998
999 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
1000
1001 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
1002
1003 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
1004
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001005 writel(0x0, DSI_EOT_PACKET_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001006
1007 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
1008
Channagoud Kadabi539ef722012-03-29 16:02:50 +05301009 if (mdp_get_revision() >= MDP_REV_41) {
1010 writel(low_pwr_stop_mode << 16 |
1011 eof_bllp_pwr << 12 | traffic_mode << 8
1012 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1013 } else {
1014 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
1015 eof_bllp_pwr << 12 | traffic_mode << 8
1016 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1017 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001018
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001019 writel(0x3fd08, DSI_HS_TIMER_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001020 writel(0x67, DSI_CAL_STRENGTH_CTRL);
1021 writel(0x80006711, DSI_CAL_CTRL);
1022 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
1023
1024 writel(0x00010100, DSI_INT_CTRL);
1025 writel(0x02010202, DSI_INT_CTRL);
1026 writel(0x02030303, DSI_INT_CTRL);
1027
1028 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
1029 | 0x103, DSI_CTRL);
1030
1031 return status;
1032}
1033
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001034int mdss_dsi_cmd_mode_config(uint16_t disp_width,
1035 uint16_t disp_height,
1036 uint16_t img_width,
1037 uint16_t img_height,
1038 uint16_t dst_format,
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001039 uint8_t ystride,
1040 uint8_t lane_en,
1041 uint8_t interleav)
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001042{
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001043 uint16_t dst_fmt = 0;
1044
1045 switch (dst_format) {
1046 case DSI_VIDEO_DST_FORMAT_RGB565:
1047 dst_fmt = DSI_CMD_DST_FORMAT_RGB565;
1048 break;
1049 case DSI_VIDEO_DST_FORMAT_RGB666:
1050 case DSI_VIDEO_DST_FORMAT_RGB666_LOOSE:
1051 dst_fmt = DSI_CMD_DST_FORMAT_RGB666;
1052 break;
1053 case DSI_VIDEO_DST_FORMAT_RGB888:
1054 dst_fmt = DSI_CMD_DST_FORMAT_RGB888;
1055 break;
1056 default:
1057 dprintf(CRITICAL, "unsupported dst format\n");
1058 return ERROR;
1059 }
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001060
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001061#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001062 writel(0x00000000, DSI_CLK_CTRL);
1063 writel(0x00000000, DSI_CLK_CTRL);
1064 writel(0x00000000, DSI_CLK_CTRL);
1065 writel(0x00000000, DSI_CLK_CTRL);
1066 writel(0x00000002, DSI_CLK_CTRL);
1067 writel(0x00000006, DSI_CLK_CTRL);
1068 writel(0x0000000e, DSI_CLK_CTRL);
1069 writel(0x0000001e, DSI_CLK_CTRL);
1070 writel(0x0000023f, DSI_CLK_CTRL);
1071
1072 writel(0, DSI_CTRL);
1073
1074 writel(0, DSI_ERR_INT_MASK0);
1075
1076 writel(0x02020202, DSI_INT_CTRL);
1077
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001078 writel(dst_fmt, DSI_COMMAND_MODE_MDP_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001079 writel((img_width * ystride + 1) << 16 | 0x0039,
1080 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1081 writel((img_width * ystride + 1) << 16 | 0x0039,
1082 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1083 writel(img_height << 16 | img_width,
1084 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1085 writel(img_height << 16 | img_width,
1086 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1087 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001088 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4 | 0x105,
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001089 DSI_CTRL);
1090 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1091 writel(0x10000000, DSI_MISR_CMD_CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001092#endif
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001093
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001094 return 0;
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001095}
1096
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301097int mipi_dsi_cmd_mode_config(unsigned short disp_width,
1098 unsigned short disp_height,
1099 unsigned short img_width,
1100 unsigned short img_height,
1101 unsigned short dst_format,
1102 unsigned short traffic_mode)
1103{
1104 unsigned char DST_FORMAT;
1105 unsigned char TRAFIC_MODE;
1106 unsigned char DLNx_EN;
1107 // video mode data ctrl
1108 int status = 0;
1109 unsigned char interleav = 0;
1110 unsigned char ystride = 0x03;
1111 // disable mdp first
1112
1113 writel(0x00000000, DSI_CLK_CTRL);
1114 writel(0x00000000, DSI_CLK_CTRL);
1115 writel(0x00000000, DSI_CLK_CTRL);
1116 writel(0x00000000, DSI_CLK_CTRL);
1117 writel(0x00000002, DSI_CLK_CTRL);
1118 writel(0x00000006, DSI_CLK_CTRL);
1119 writel(0x0000000e, DSI_CLK_CTRL);
1120 writel(0x0000001e, DSI_CLK_CTRL);
1121 writel(0x0000003e, DSI_CLK_CTRL);
1122
1123 writel(0x10000000, DSI_ERR_INT_MASK0);
1124
1125
1126 DST_FORMAT = 8; // RGB888
1127 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
1128
1129 DLNx_EN = 3; // 2 lane with clk programming
1130 dprintf(SPEW, "Data Lane: 2 lane\n");
1131
1132 TRAFIC_MODE = 0; // non burst mode with sync pulses
1133 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
1134
1135 writel(0x02020202, DSI_INT_CTRL);
1136
1137 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
1138 writel((img_width * ystride + 1) << 16 | 0x0039,
1139 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1140 writel((img_width * ystride + 1) << 16 | 0x0039,
1141 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1142 writel(img_height << 16 | img_width,
1143 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1144 writel(img_height << 16 | img_width,
1145 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1146 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
1147 writel(0x80000000, DSI_CAL_CTRL);
1148 writel(0x40, DSI_TRIG_CTRL);
1149 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
1150 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
1151 DSI_CTRL);
1152 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1153 writel(0x10000000, DSI_MISR_CMD_CTRL);
1154 writel(0x00000040, DSI_ERR_INT_MASK0);
1155 writel(0x1, DSI_EOT_PACKET_CTRL);
1156
1157 return NO_ERROR;
1158}
1159
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001160int mipi_dsi_on()
1161{
1162 int ret = NO_ERROR;
1163 unsigned long ReadValue;
1164 unsigned long count = 0;
1165
1166 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1167
1168 mdelay(10);
1169
1170 while (ReadValue != 0x00010000) {
1171 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1172 count++;
1173 if (count > 0xffff) {
1174 dprintf(CRITICAL, "Video lane test failed\n");
1175 return ERROR;
1176 }
1177 }
1178
Amir Samuelov2d4ba162012-07-22 11:53:14 +03001179 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001180 return ret;
1181}
1182
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001183int mipi_dsi_off(struct msm_panel_info *pinfo)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001184{
Amol Jadi6834f1a2012-06-29 14:42:59 -07001185 if(!target_cont_splash_screen())
1186 {
1187 writel(0, DSI_CLK_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001188 writel(0x1F1, DSI_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001189 mdelay(10);
1190 writel(0x0001, DSI_SOFT_RESET);
1191 writel(0x0000, DSI_SOFT_RESET);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001192 writel(0x1115501, DSI_INT_CTRL);
Amol Jadi6834f1a2012-06-29 14:42:59 -07001193 writel(0, DSI_CTRL);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001194 }
1195
1196 writel(0x1115501, DSI_INT_CTRL);
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001197 if (pinfo->mipi.broadcast)
1198 writel(0x1115501, DSI_INT_CTRL + 0x600);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001199
1200 return NO_ERROR;
1201}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301202
1203int mipi_cmd_trigger()
1204{
1205 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
1206
1207 return NO_ERROR;
1208}