blob: cedafecdc1c8e0666a94337f4e487bfac5b76104 [file] [log] [blame]
Deepa Dinamani554b0622013-05-16 15:00:30 -07001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
Channagoud Kadabi908353c2013-09-23 11:38:48 -070042#define gpll4_source_val 5
Deepa Dinamani554b0622013-05-16 15:00:30 -070043#define cxo_mm_source_val 0
44#define mmpll0_mm_source_val 1
45#define mmpll1_mm_source_val 2
46#define mmpll3_mm_source_val 3
47#define gpll0_mm_source_val 5
48
49struct clk_freq_tbl rcg_dummy_freq = F_END;
50
51
52/* Clock Operations */
53static struct clk_ops clk_ops_branch =
54{
55 .enable = clock_lib2_branch_clk_enable,
56 .disable = clock_lib2_branch_clk_disable,
57 .set_rate = clock_lib2_branch_set_rate,
58};
59
60static struct clk_ops clk_ops_rcg_mnd =
61{
62 .enable = clock_lib2_rcg_enable,
63 .set_rate = clock_lib2_rcg_set_rate,
64};
65
66static struct clk_ops clk_ops_rcg =
67{
68 .enable = clock_lib2_rcg_enable,
69 .set_rate = clock_lib2_rcg_set_rate,
70};
71
72static struct clk_ops clk_ops_cxo =
73{
74 .enable = cxo_clk_enable,
75 .disable = cxo_clk_disable,
76};
77
78static struct clk_ops clk_ops_pll_vote =
79{
80 .enable = pll_vote_clk_enable,
81 .disable = pll_vote_clk_disable,
82 .auto_off = pll_vote_clk_disable,
83 .is_enabled = pll_vote_clk_is_enabled,
84};
85
86static struct clk_ops clk_ops_vote =
87{
88 .enable = clock_lib2_vote_clk_enable,
89 .disable = clock_lib2_vote_clk_disable,
90};
91
92/* Clock Sources */
93static struct fixed_clk cxo_clk_src =
94{
95 .c = {
96 .rate = 19200000,
97 .dbg_name = "cxo_clk_src",
98 .ops = &clk_ops_cxo,
99 },
100};
101
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700102static struct pll_vote_clk gpll4_clk_src = {
103 .en_reg = (void *)APCS_GPLL_ENA_VOTE,
104 .en_mask = BIT(4),
105 .status_reg = (void *)GPLL4_STATUS,
106 .status_mask = BIT(17),
107
108 .c = {
109 .rate = 768000000,
110 .dbg_name = "gpll4_clk_src",
111 .ops = &clk_ops_pll_vote,
112 },
113};
114
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700115static struct pll_vote_clk gpll0_clk_src =
116{
117 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
118 .en_mask = BIT(0),
119 .status_reg = (void *) GPLL0_STATUS,
120 .status_mask = BIT(17),
121 .parent = &cxo_clk_src.c,
122
123 .c = {
124 .rate = 600000000,
125 .dbg_name = "gpll0_clk_src",
126 .ops = &clk_ops_pll_vote,
127 },
128};
129
130/* UART Clocks */
131static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
132{
133 F( 3686400, gpll0, 1, 96, 15625),
134 F( 7372800, gpll0, 1, 192, 15625),
135 F(14745600, gpll0, 1, 384, 15625),
136 F(16000000, gpll0, 5, 2, 15),
137 F(19200000, cxo, 1, 0, 0),
138 F(24000000, gpll0, 5, 1, 5),
139 F(32000000, gpll0, 1, 4, 75),
140 F(40000000, gpll0, 15, 0, 0),
141 F(46400000, gpll0, 1, 29, 375),
142 F(48000000, gpll0, 12.5, 0, 0),
143 F(51200000, gpll0, 1, 32, 375),
144 F(56000000, gpll0, 1, 7, 75),
145 F(58982400, gpll0, 1, 1536, 15625),
146 F(60000000, gpll0, 10, 0, 0),
147 F_END
148};
149
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700150static struct rcg_clk blsp2_uart2_apps_clk_src =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700151{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700152 .cmd_reg = (uint32_t *) BLSP2_UART2_APPS_CMD_RCGR,
153 .cfg_reg = (uint32_t *) BLSP2_UART2_APPS_CFG_RCGR,
154 .m_reg = (uint32_t *) BLSP2_UART2_APPS_M,
155 .n_reg = (uint32_t *) BLSP2_UART2_APPS_N,
156 .d_reg = (uint32_t *) BLSP2_UART2_APPS_D,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700157
158 .set_rate = clock_lib2_rcg_set_rate_mnd,
159 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
160 .current_freq = &rcg_dummy_freq,
161
162 .c = {
163 .dbg_name = "blsp1_uart2_apps_clk",
164 .ops = &clk_ops_rcg_mnd,
165 },
166};
167
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700168static struct branch_clk gcc_blsp2_uart2_apps_clk =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700169{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700170 .cbcr_reg = (uint32_t *) BLSP2_UART2_APPS_CBCR,
171 .parent = &blsp2_uart2_apps_clk_src.c,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700172
173 .c = {
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700174 .dbg_name = "gcc_blsp2_uart2_apps_clk",
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700175 .ops = &clk_ops_branch,
176 },
177};
178
179static struct vote_clk gcc_blsp1_ahb_clk = {
180 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
181 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
182 .en_mask = BIT(17),
183
184 .c = {
185 .dbg_name = "gcc_blsp1_ahb_clk",
186 .ops = &clk_ops_vote,
187 },
188};
189
190static struct vote_clk gcc_blsp2_ahb_clk = {
191 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
192 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
193 .en_mask = BIT(15),
194
195 .c = {
196 .dbg_name = "gcc_blsp2_ahb_clk",
197 .ops = &clk_ops_vote,
198 },
199};
200
201/* USB Clocks */
202static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
203{
204 F(75000000, gpll0, 8, 0, 0),
205 F_END
206};
207
208static struct rcg_clk usb_hs_system_clk_src =
209{
210 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
211 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
212
213 .set_rate = clock_lib2_rcg_set_rate_hid,
214 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
215 .current_freq = &rcg_dummy_freq,
216
217 .c = {
218 .dbg_name = "usb_hs_system_clk",
219 .ops = &clk_ops_rcg,
220 },
221};
222
223static struct branch_clk gcc_usb_hs_system_clk =
224{
225 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
226 .parent = &usb_hs_system_clk_src.c,
227
228 .c = {
229 .dbg_name = "gcc_usb_hs_system_clk",
230 .ops = &clk_ops_branch,
231 },
232};
233
234static struct branch_clk gcc_usb_hs_ahb_clk =
235{
236 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
237 .has_sibling = 1,
238
239 .c = {
240 .dbg_name = "gcc_usb_hs_ahb_clk",
241 .ops = &clk_ops_branch,
242 },
243};
244
245/* SDCC Clocks */
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800246static struct clk_freq_tbl ftbl_gcc_sdcc1_apps_clk[] =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700247{
248 F( 144000, cxo, 16, 3, 25),
249 F( 400000, cxo, 12, 1, 4),
250 F( 20000000, gpll0, 15, 1, 2),
251 F( 25000000, gpll0, 12, 1, 2),
252 F( 50000000, gpll0, 12, 0, 0),
253 F(100000000, gpll0, 6, 0, 0),
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700254 F(192000000, gpll4, 4, 0, 0),
255 F(384000000, gpll4, 2, 0, 0),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700256 F_END
257};
258
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800259static struct clk_freq_tbl ftbl_gcc_sdcc2_4_apps_clk[] =
260{
261 F( 144000, cxo, 16, 3, 25),
262 F( 400000, cxo, 12, 1, 4),
263 F( 20000000, gpll0, 15, 1, 2),
264 F( 25000000, gpll0, 12, 1, 2),
265 F( 50000000, gpll0, 12, 0, 0),
266 F(100000000, gpll0, 6, 0, 0),
267 F(200000000, gpll0, 3, 0, 0),
268 F_END
269};
270
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700271static struct rcg_clk sdcc1_apps_clk_src =
272{
273 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
274 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
275 .m_reg = (uint32_t *) SDCC1_M,
276 .n_reg = (uint32_t *) SDCC1_N,
277 .d_reg = (uint32_t *) SDCC1_D,
278
279 .set_rate = clock_lib2_rcg_set_rate_mnd,
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800280 .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700281 .current_freq = &rcg_dummy_freq,
282
283 .c = {
284 .dbg_name = "sdc1_clk",
285 .ops = &clk_ops_rcg_mnd,
286 },
287};
288
289static struct branch_clk gcc_sdcc1_apps_clk =
290{
291 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
292 .parent = &sdcc1_apps_clk_src.c,
293
294 .c = {
295 .dbg_name = "gcc_sdcc1_apps_clk",
296 .ops = &clk_ops_branch,
297 },
298};
299
300static struct branch_clk gcc_sdcc1_ahb_clk =
301{
302 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
303 .has_sibling = 1,
304
305 .c = {
306 .dbg_name = "gcc_sdcc1_ahb_clk",
307 .ops = &clk_ops_branch,
308 },
309};
310
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800311static struct rcg_clk sdcc2_apps_clk_src =
312{
313 .cmd_reg = (uint32_t *) SDCC2_CMD_RCGR,
314 .cfg_reg = (uint32_t *) SDCC2_CFG_RCGR,
315 .m_reg = (uint32_t *) SDCC2_M,
316 .n_reg = (uint32_t *) SDCC2_N,
317 .d_reg = (uint32_t *) SDCC2_D,
318
319 .set_rate = clock_lib2_rcg_set_rate_mnd,
320 .freq_tbl = ftbl_gcc_sdcc2_4_apps_clk,
321 .current_freq = &rcg_dummy_freq,
322
323 .c = {
324 .dbg_name = "sdc2_clk",
325 .ops = &clk_ops_rcg_mnd,
326 },
327};
328
329static struct branch_clk gcc_sdcc2_apps_clk =
330{
331 .cbcr_reg = (uint32_t *) SDCC2_APPS_CBCR,
332 .parent = &sdcc2_apps_clk_src.c,
333
334 .c = {
335 .dbg_name = "gcc_sdcc2_apps_clk",
336 .ops = &clk_ops_branch,
337 },
338};
339
340static struct branch_clk gcc_sdcc2_ahb_clk =
341{
342 .cbcr_reg = (uint32_t *) SDCC2_AHB_CBCR,
343 .has_sibling = 1,
344
345 .c = {
346 .dbg_name = "gcc_sdcc2_ahb_clk",
347 .ops = &clk_ops_branch,
348 },
349};
350
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700351/* USB 3.0 Clocks */
352static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] =
353{
354 F(125000000, gpll0, 1, 5, 24),
355 F_END
356};
357
358static struct rcg_clk usb30_master_clk_src =
359{
360 .cmd_reg = (uint32_t *) GCC_USB30_MASTER_CMD_RCGR,
361 .cfg_reg = (uint32_t *) GCC_USB30_MASTER_CFG_RCGR,
362 .m_reg = (uint32_t *) GCC_USB30_MASTER_M,
363 .n_reg = (uint32_t *) GCC_USB30_MASTER_N,
364 .d_reg = (uint32_t *) GCC_USB30_MASTER_D,
365
366 .set_rate = clock_lib2_rcg_set_rate_mnd,
367 .freq_tbl = ftbl_gcc_usb30_master_clk,
368 .current_freq = &rcg_dummy_freq,
369
370 .c = {
371 .dbg_name = "usb30_master_clk_src",
372 .ops = &clk_ops_rcg,
373 },
374};
375
376
377static struct branch_clk gcc_usb30_master_clk =
378{
379 .cbcr_reg = (uint32_t *) GCC_USB30_MASTER_CBCR,
380 .parent = &usb30_master_clk_src.c,
381
382 .c = {
383 .dbg_name = "gcc_usb30_master_clk",
384 .ops = &clk_ops_branch,
385 },
386};
387
388static struct branch_clk gcc_sys_noc_usb30_axi_clk =
389{
390 .cbcr_reg = (uint32_t *) SYS_NOC_USB3_AXI_CBCR,
391 .has_sibling = 1,
392
393 .c = {
394 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
395 .ops = &clk_ops_branch,
396 },
397};
398
Dhaval Patel4a87d522013-10-18 19:02:37 -0700399/* Display clocks */
400static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
401 F_MM(19200000, cxo, 1, 0, 0),
402 F_END
403};
404
405static struct clk_freq_tbl ftbl_mdss_esc1_1_clk[] = {
406 F_MM(19200000, cxo, 1, 0, 0),
407 F_END
408};
409
410static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
411 F_MM(19200000, cxo, 1, 0, 0),
412 F_MM(100000000, gpll0, 6, 0, 0),
413 F_END
414};
415
416static struct clk_freq_tbl ftbl_mdp_clk[] = {
417 F_MM( 75000000, gpll0, 8, 0, 0),
418 F_MM( 240000000, gpll0, 2.5, 0, 0),
419 F_END
420};
421
422static struct rcg_clk dsi_esc0_clk_src = {
423 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
424 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
425 .set_rate = clock_lib2_rcg_set_rate_hid,
426 .freq_tbl = ftbl_mdss_esc0_1_clk,
427
428 .c = {
429 .dbg_name = "dsi_esc0_clk_src",
430 .ops = &clk_ops_rcg,
431 },
432};
433
434static struct rcg_clk dsi_esc1_clk_src = {
435 .cmd_reg = (uint32_t *) DSI_ESC1_CMD_RCGR,
436 .cfg_reg = (uint32_t *) DSI_ESC1_CFG_RCGR,
437 .set_rate = clock_lib2_rcg_set_rate_hid,
438 .freq_tbl = ftbl_mdss_esc1_1_clk,
439
440 .c = {
441 .dbg_name = "dsi_esc1_clk_src",
442 .ops = &clk_ops_rcg,
443 },
444};
445
446static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
447 F_MM(19200000, cxo, 1, 0, 0),
448 F_END
449};
450
451static struct rcg_clk vsync_clk_src = {
452 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
453 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
454 .set_rate = clock_lib2_rcg_set_rate_hid,
455 .freq_tbl = ftbl_mdss_vsync_clk,
456
457 .c = {
458 .dbg_name = "vsync_clk_src",
459 .ops = &clk_ops_rcg,
460 },
461};
462
463static struct rcg_clk mdp_axi_clk_src = {
464 .cmd_reg = (uint32_t *) MDP_AXI_CMD_RCGR,
465 .cfg_reg = (uint32_t *) MDP_AXI_CFG_RCGR,
466 .set_rate = clock_lib2_rcg_set_rate_hid,
467 .freq_tbl = ftbl_mmss_axi_clk,
468
469 .c = {
470 .dbg_name = "mdp_axi_clk_src",
471 .ops = &clk_ops_rcg,
472 },
473};
474
475static struct branch_clk mdss_esc0_clk = {
476 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
477 .parent = &dsi_esc0_clk_src.c,
478 .has_sibling = 0,
479
480 .c = {
481 .dbg_name = "mdss_esc0_clk",
482 .ops = &clk_ops_branch,
483 },
484};
485
486static struct branch_clk mdss_esc1_clk = {
487 .cbcr_reg = (uint32_t *) DSI_ESC1_CBCR,
488 .parent = &dsi_esc1_clk_src.c,
489 .has_sibling = 0,
490
491 .c = {
492 .dbg_name = "mdss_esc1_clk",
493 .ops = &clk_ops_branch,
494 },
495};
496
497static struct branch_clk mdss_axi_clk = {
498 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
499 .parent = &mdp_axi_clk_src.c,
500 .has_sibling = 0,
501
502 .c = {
503 .dbg_name = "mdss_axi_clk",
504 .ops = &clk_ops_branch,
505 },
506};
507
508static struct branch_clk mmss_mmssnoc_axi_clk = {
509 .cbcr_reg = (uint32_t *) MMSS_MMSSNOC_AXI_CBCR,
510 .parent = &mdp_axi_clk_src.c,
511 .has_sibling = 0,
512
513 .c = {
514 .dbg_name = "mmss_mmssnoc_axi_clk",
515 .ops = &clk_ops_branch,
516 },
517};
518
519static struct branch_clk mmss_s0_axi_clk = {
520 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
521 .parent = &mdp_axi_clk_src.c,
522 .has_sibling = 0,
523
524 .c = {
525 .dbg_name = "mmss_s0_axi_clk",
526 .ops = &clk_ops_branch,
527 },
528};
529
530static struct branch_clk mdp_ahb_clk = {
531 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
532 .has_sibling = 1,
533
534 .c = {
535 .dbg_name = "mdp_ahb_clk",
536 .ops = &clk_ops_branch,
537 },
538};
539
540static struct rcg_clk mdss_mdp_clk_src = {
541 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
542 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
543 .set_rate = clock_lib2_rcg_set_rate_hid,
544 .freq_tbl = ftbl_mdp_clk,
545 .current_freq = &rcg_dummy_freq,
546
547 .c = {
548 .dbg_name = "mdss_mdp_clk_src",
549 .ops = &clk_ops_rcg,
550 },
551};
552
553static struct branch_clk mdss_mdp_clk = {
554 .cbcr_reg = (uint32_t *) MDP_CBCR,
555 .parent = &mdss_mdp_clk_src.c,
556 .has_sibling = 1,
557
558 .c = {
559 .dbg_name = "mdss_mdp_clk",
560 .ops = &clk_ops_branch,
561 },
562};
563
564static struct branch_clk mdss_mdp_lut_clk = {
565 .cbcr_reg = MDP_LUT_CBCR,
566 .parent = &mdss_mdp_clk_src.c,
567 .has_sibling = 1,
568
569 .c = {
570 .dbg_name = "mdss_mdp_lut_clk",
571 .ops = &clk_ops_branch,
572 },
573};
574
575static struct branch_clk mdss_vsync_clk = {
576 .cbcr_reg = MDSS_VSYNC_CBCR,
577 .parent = &vsync_clk_src.c,
578 .has_sibling = 0,
579
580 .c = {
581 .dbg_name = "mdss_vsync_clk",
582 .ops = &clk_ops_branch,
583 },
584};
585
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700586static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
587 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
588 .has_sibling = 1,
589
590 .c = {
591 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
592 .ops = &clk_ops_branch,
593 },
594};
595
596static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
597 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
598 .has_sibling = 1,
599
600 .c = {
601 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
602 .ops = &clk_ops_branch,
603 },
604};
Dhaval Patel4a87d522013-10-18 19:02:37 -0700605
Deepa Dinamani554b0622013-05-16 15:00:30 -0700606/* Clock lookup table */
607static struct clk_lookup msm_clocks_8084[] =
608{
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700609 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
610 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
Deepa Dinamani554b0622013-05-16 15:00:30 -0700611
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800612 CLK_LOOKUP("sdc2_iface_clk", gcc_sdcc2_ahb_clk.c),
613 CLK_LOOKUP("sdc2_core_clk", gcc_sdcc2_apps_clk.c),
614
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700615 CLK_LOOKUP("gcc_sdcc1_cdccal_sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c),
616 CLK_LOOKUP("gcc_sdcc1_cdccal_ff_clk", gcc_sdcc1_cdccal_ff_clk.c),
617
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700618 CLK_LOOKUP("uart7_iface_clk", gcc_blsp2_ahb_clk.c),
619 CLK_LOOKUP("uart7_core_clk", gcc_blsp2_uart2_apps_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700620
621 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
622 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700623
624 /* USB 3.0 */
625 CLK_LOOKUP("usb30_iface_clk", gcc_sys_noc_usb30_axi_clk.c),
626 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
Dhaval Patel4a87d522013-10-18 19:02:37 -0700627
628 /* mdss clocks */
629 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
630 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
631 CLK_LOOKUP("mdss_esc1_clk", mdss_esc1_clk.c),
632 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
633 CLK_LOOKUP("mmss_mmssnoc_axi_clk", mmss_mmssnoc_axi_clk.c),
634 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
635 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
636 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
637 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
638 CLK_LOOKUP("mdss_mdp_lut_clk", mdss_mdp_lut_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700639};
Deepa Dinamani554b0622013-05-16 15:00:30 -0700640
641void platform_clock_init(void)
642{
643 clk_init(msm_clocks_8084, ARRAY_SIZE(msm_clocks_8084));
644}