blob: a60a4dd282b039e7da9cc4204c62f56f6a4fa4c8 [file] [log] [blame]
Channagoud Kadabif8ad8e72015-01-06 15:10:13 -08001/* Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
Channagoud Kadabied60a8b2014-06-27 15:35:09 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <platform/irqs.h>
32#include <platform/gpio.h>
33#include <reg.h>
34#include <target.h>
35#include <platform.h>
36#include <dload_util.h>
37#include <uart_dm.h>
38#include <mmc.h>
39#include <spmi.h>
40#include <board.h>
41#include <smem.h>
42#include <baseband.h>
Sridhar Parasuramd75ade52015-03-09 15:45:16 -070043#include <regulator.h>
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070044#include <dev/keys.h>
45#include <pm8x41.h>
46#include <crypto5_wrapper.h>
47#include <clock.h>
48#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
51#include <platform/gpio.h>
52#include <platform/timer.h>
53#include <stdlib.h>
54#include <ufs.h>
55#include <boot_device.h>
56#include <qmp_phy.h>
Channagoud Kadabi7d308202014-12-22 12:07:04 -080057#include <sdhci_msm.h>
58#include <qusb2_phy.h>
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -080059#include <rpmb.h>
Sridhar Parasuram9f28f672015-03-17 15:40:47 -070060#include <rpm-glink.h>
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -070061#if ENABLE_WBC
62#include <pm_app_smbchg.h>
63#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070064
c_wufengf433f232015-09-21 15:21:21 +080065#if LONG_PRESS_POWER_ON
66#include <shutdown_detect.h>
67#endif
68
69
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -080070#define CE_INSTANCE 1
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -070071#define CE_EE 0
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -080072#define CE_FIFO_SIZE 64
73#define CE_READ_PIPE 3
74#define CE_WRITE_PIPE 2
75#define CE_READ_PIPE_LOCK_GRP 0
76#define CE_WRITE_PIPE_LOCK_GRP 0
77#define CE_ARRAY_SIZE 20
78
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070079#define PMIC_ARB_CHANNEL_NUM 0
80#define PMIC_ARB_OWNER_ID 0
81
82static void set_sdc_power_ctrl(void);
83static uint32_t mmc_pwrctl_base[] =
84 { MSM_SDC1_BASE, MSM_SDC2_BASE };
85
86static uint32_t mmc_sdhci_base[] =
87 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
88
89static uint32_t mmc_sdc_pwrctl_irq[] =
90 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
91
92struct mmc_device *dev;
93struct ufs_dev ufs_device;
94
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070095void target_early_init(void)
96{
97#if WITH_DEBUG_UART
Channagoud Kadabi35503c42014-11-14 16:22:43 -080098 uart_dm_init(8, 0, BLSP2_UART1_BASE);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070099#endif
100}
101
102/* Return 1 if vol_up pressed */
Amit Blay6a3e88b2015-06-23 22:25:06 +0300103int target_volume_up()
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700104{
105 uint8_t status = 0;
106 struct pm8x41_gpio gpio;
107
108 /* Configure the GPIO */
109 gpio.direction = PM_GPIO_DIR_IN;
110 gpio.function = 0;
111 gpio.pull = PM_GPIO_PULL_UP_30;
112 gpio.vin_sel = 2;
113
114 pm8x41_gpio_config(2, &gpio);
115
116 /* Wait for the pmic gpio config to take effect */
117 thread_sleep(1);
118
119 /* Get status of P_GPIO_5 */
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800120 pm8x41_gpio_get(2, &status);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700121
122 return !status; /* active low */
123}
124
125/* Return 1 if vol_down pressed */
126uint32_t target_volume_down()
127{
128 return pm8x41_resin_status();
129}
130
131static void target_keystatus()
132{
133 keys_init();
134
135 if(target_volume_down())
136 keys_post_event(KEY_VOLUMEDOWN, 1);
137
138 if(target_volume_up())
139 keys_post_event(KEY_VOLUMEUP, 1);
140}
141
142void target_uninit(void)
143{
144 if (platform_boot_dev_isemmc())
145 {
146 mmc_put_card_to_sleep(dev);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700147 }
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800148
149 if (is_sec_app_loaded())
150 {
151 if (unload_sec_app() < 0)
152 {
153 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
154 ASSERT(0);
155 }
156 }
157
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700158#if ENABLE_WBC
Channagoud Kadabi22165612015-07-22 14:04:37 -0700159 if (board_hardware_id() == HW_PLATFORM_MTP)
160 pm_appsbl_set_dcin_suspend(1);
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700161#endif
162
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -0700163
164 if (crypto_initialized())
165 {
166 crypto_eng_cleanup();
167 clock_ce_disable(CE_INSTANCE);
168 }
169
Sridhar Parasuram9f28f672015-03-17 15:40:47 -0700170 /* Tear down glink channels */
171 rpm_glink_uninit();
172
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800173 if (rpmb_uninit() < 0)
174 {
175 dprintf(CRITICAL, "RPMB uninit failed\n");
176 ASSERT(0);
177 }
178
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700179}
180
181static void set_sdc_power_ctrl()
182{
183 /* Drive strength configs for sdc pins */
184 struct tlmm_cfgs sdc1_hdrv_cfg[] =
185 {
186 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
187 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
188 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
189 };
190
191 /* Pull configs for sdc pins */
192 struct tlmm_cfgs sdc1_pull_cfg[] =
193 {
194 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
195 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
196 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
197 };
198
199 struct tlmm_cfgs sdc1_rclk_cfg[] =
200 {
201 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
202 };
203
204 /* Set the drive strength & pull control values */
205 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
206 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
207 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
208}
209
c_wufengf433f232015-09-21 15:21:21 +0800210uint32_t target_is_pwrkey_pon_reason()
211{
212 uint8_t pon_reason = pm8950_get_pon_reason();
213 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
214 return 1;
215 else
216 return 0;
217}
218
219
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700220void target_sdc_init()
221{
222 struct mmc_config_data config = {0};
223
224 /* Set drive strength & pull ctrl values */
225 set_sdc_power_ctrl();
226
227 config.bus_width = DATA_BUS_WIDTH_8BIT;
228 config.max_clk_rate = MMC_CLK_192MHZ;
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800229 config.hs400_support = 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700230
231 /* Try slot 1*/
232 config.slot = 1;
233 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
234 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
235 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
236
237 if (!(dev = mmc_init(&config)))
238 {
239 /* Try slot 2 */
240 config.slot = 2;
241 config.max_clk_rate = MMC_CLK_200MHZ;
242 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
243 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
244 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
245
246 if (!(dev = mmc_init(&config)))
247 {
248 dprintf(CRITICAL, "mmc init failed!");
249 ASSERT(0);
250 }
251 }
252}
253
254void *target_mmc_device()
255{
256 if (platform_boot_dev_isemmc())
257 return (void *) dev;
258 else
259 return (void *) &ufs_device;
260}
261
262void target_init(void)
263{
264 dprintf(INFO, "target_init()\n");
265
Sridhar Parasuram1d224322015-06-15 11:03:40 -0700266 pmic_info_populate();
267
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700268 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
269
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700270 /* Initialize Glink */
271 rpm_glink_init();
272
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700273 target_keystatus();
c_wufengf433f232015-09-21 15:21:21 +0800274#if defined(LONG_PRESS_POWER_ON) || defined(PON_VIB_SUPPORT)
275 switch(board_hardware_id())
276 {
277 case HW_PLATFORM_QRD:
278#if LONG_PRESS_POWER_ON
279 shutdown_detect();
280#endif
281 break;
282 }
283#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700284
285 if (target_use_signed_kernel())
286 target_crypto_init_params();
287
288 platform_read_boot_config();
289
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800290#ifdef MMC_SDHCI_SUPPORT
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700291 if (platform_boot_dev_isemmc())
292 {
293 target_sdc_init();
294 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800295#endif
296#ifdef UFS_SUPPORT
297 if (!platform_boot_dev_isemmc())
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700298 {
299 ufs_device.base = UFS_BASE;
300 ufs_init(&ufs_device);
301 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800302#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700303
304 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi58a273b2015-02-10 12:56:22 -0800305 mmc_read_partition_table(0);
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800306
Channagoud Kadabi1171d8d2015-07-30 19:12:44 -0700307#if ENABLE_WBC
308 /* Look for battery voltage and make sure we have enough to bootup
309 * Otherwise initiate battery charging
310 * Charging should happen as early as possible, any other driver
311 * initialization before this should consider the power impact
312 */
Channagoud Kadabi25fd8ce2015-08-19 14:45:08 -0700313 switch(board_hardware_id())
314 {
315 case HW_PLATFORM_MTP:
316 case HW_PLATFORM_FLUID:
317 pm_appsbl_chg_check_weak_battery_status(1);
318 break;
319 default:
320 /* Charging not supported */
321 break;
322 };
Channagoud Kadabi1171d8d2015-07-30 19:12:44 -0700323#endif
324
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800325 if (rpmb_init() < 0)
326 {
327 dprintf(CRITICAL, "RPMB init failed\n");
328 ASSERT(0);
329 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700330}
331
332unsigned board_machtype(void)
333{
334 return LINUX_MACHTYPE_UNKNOWN;
335}
336
337/* Detect the target type */
338void target_detect(struct board_data *board)
339{
340 /* This is filled from board.c */
341}
342
Dhaval Patelb95039c2015-03-16 11:14:06 -0700343static uint8_t splash_override;
344/* Returns 1 if target supports continuous splash screen. */
345int target_cont_splash_screen()
346{
347 uint8_t splash_screen = 0;
Channagoud Kadabi25fd8ce2015-08-19 14:45:08 -0700348 if(!splash_override && !pm_appsbl_charging_in_progress()) {
Dhaval Patelb95039c2015-03-16 11:14:06 -0700349 switch(board_hardware_id())
350 {
351 case HW_PLATFORM_SURF:
352 case HW_PLATFORM_MTP:
353 case HW_PLATFORM_FLUID:
feifanz76fe6482015-09-02 15:25:16 +0800354 case HW_PLATFORM_QRD:
Dhaval Patelb95039c2015-03-16 11:14:06 -0700355 dprintf(SPEW, "Target_cont_splash=1\n");
356 splash_screen = 1;
357 break;
358 default:
359 dprintf(SPEW, "Target_cont_splash=0\n");
360 splash_screen = 0;
361 }
362 }
363 return splash_screen;
364}
365
366void target_force_cont_splash_disable(uint8_t override)
367{
368 splash_override = override;
369}
370
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700371/* Detect the modem type */
372void target_baseband_detect(struct board_data *board)
373{
374 uint32_t platform;
375
376 platform = board->platform;
377
378 switch(platform) {
Channagoud Kadabi439df822015-05-26 11:14:16 -0700379 case APQ8096:
380 board->baseband = BASEBAND_APQ;
381 break;
Channagoud Kadabi4a4c05e2015-03-30 15:18:58 -0700382 case MSM8996:
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800383 if (board->platform_version == 0x10000)
384 board->baseband = BASEBAND_APQ;
385 else
386 board->baseband = BASEBAND_MSM;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700387 break;
388 default:
389 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
390 ASSERT(0);
391 };
392}
393unsigned target_baseband()
394{
395 return board_baseband();
396}
397
398void target_serialno(unsigned char *buf)
399{
400 unsigned int serialno;
401 if (target_is_emmc_boot()) {
402 serialno = mmc_get_psn();
403 snprintf((char *)buf, 13, "%x", serialno);
404 }
405}
406
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700407int emmc_recovery_init(void)
408{
409 return _emmc_recovery_init();
410}
411
412void target_usb_phy_reset()
413{
414 usb30_qmp_phy_reset();
415 qusb2_phy_reset();
416}
417
418target_usb_iface_t* target_usb30_init()
419{
420 target_usb_iface_t *t_usb_iface;
421
422 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
423 ASSERT(t_usb_iface);
424
425 t_usb_iface->phy_init = usb30_qmp_phy_init;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700426 t_usb_iface->phy_reset = target_usb_phy_reset;
427 t_usb_iface->clock_init = clock_usb30_init;
428 t_usb_iface->vbus_override = 1;
429
430 return t_usb_iface;
431}
432
433/* identify the usb controller to be used for the target */
434const char * target_usb_controller()
435{
436 return "dwc";
437}
438
439uint32_t target_override_pll()
440{
Channagoud Kadabi1e5144b2015-04-28 17:15:05 -0700441 if (board_soc_version() >= 0x20000)
442 return 0;
443 else
444 return 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700445}
446
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -0800447crypto_engine_type board_ce_type(void)
448{
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -0700449 return CRYPTO_ENGINE_TYPE_HW;
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -0800450}
451
452/* Set up params for h/w CE. */
453void target_crypto_init_params()
454{
455 struct crypto_init_params ce_params;
456
457 /* Set up base addresses and instance. */
458 ce_params.crypto_instance = CE_INSTANCE;
459 ce_params.crypto_base = MSM_CE_BASE;
460 ce_params.bam_base = MSM_CE_BAM_BASE;
461
462 /* Set up BAM config. */
463 ce_params.bam_ee = CE_EE;
464 ce_params.pipes.read_pipe = CE_READ_PIPE;
465 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
466 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
467 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
468
469 /* Assign buffer sizes. */
470 ce_params.num_ce = CE_ARRAY_SIZE;
471 ce_params.read_fifo_size = CE_FIFO_SIZE;
472 ce_params.write_fifo_size = CE_FIFO_SIZE;
473
474 /* BAM is initialized by TZ for this platform.
475 * Do not do it again as the initialization address space
476 * is locked.
477 */
478 ce_params.do_bam_init = 0;
479
480 crypto_init_params(&ce_params);
481}
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700482
483unsigned target_pause_for_battery_charge(void)
484{
485 uint8_t pon_reason = pm8x41_get_pon_reason();
486 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
487 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__,
488 pon_reason, is_cold_boot);
489 /* In case of fastboot reboot,adb reboot or if we see the power key
490 * pressed we do not want go into charger mode.
491 * fastboot reboot is warm boot with PON hard reset bit not set
492 * adb reboot is a cold boot with PON hard reset bit set
493 */
494 if (is_cold_boot &&
495 (!(pon_reason & HARD_RST)) &&
496 (!(pon_reason & KPDPWR_N)) &&
497 ((pon_reason & PON1)))
498 return 1;
499 else
500 return 0;
501}
Channagoud Kadabi23edc0c2015-03-27 18:31:32 -0700502
503int set_download_mode(enum dload_mode mode)
504{
505 int ret = 0;
506 ret = scm_dload_mode(mode);
507
508 return ret;
509}
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700510
Channagoud Kadabi65b518d2015-08-05 16:17:14 -0700511void pmic_reset_configure(uint8_t reset_type)
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700512{
Channagoud Kadabi65b518d2015-08-05 16:17:14 -0700513 pm8994_reset_configure(reset_type);
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700514}