blob: 430a0aa710d6c0cdf4aa4ce6abf246fc9bf7eb32 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05005 select ARCH_CLOCKSOURCE_DATA
Nicolas Pitrecf1b0992017-09-01 03:39:46 +01006 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID
Florian Fainellie377cd82017-01-15 03:59:00 +01007 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010010 select ARCH_HAS_SET_MEMORY
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010011 select ARCH_HAS_PHYS_TO_DMA
Laura Abbottad21fc42017-02-06 16:31:57 -080012 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
13 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000014 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010015 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040017 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080018 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
19 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020020 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010021 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010022 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010024 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010025 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010026 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010027 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig002e6742018-01-09 16:30:23 +010028 select DMA_DIRECT_OPS if !MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020029 select EDAC_SUPPORT
30 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070031 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010032 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010033 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010034 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010035 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020036 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010037 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010038 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010040 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010041 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070042 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010043 select GENERIC_SMP_IDLE_THREAD
44 select GENERIC_STRNCPY_FROM_USER
45 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010046 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010047 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090048 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010049 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010050 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
51 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080052 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010053 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010054 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010055 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053056 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King51aaf812014-04-22 22:26:27 +010057 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010058 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_C_RECORDMCOUNT
60 select HAVE_DEBUG_KMEMLEAK
61 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010063 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010064 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010065 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070066 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
68 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
69 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020070 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010071 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
73 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010074 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010075 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070076 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010077 select HAVE_KERNEL_LZMA
78 select HAVE_KERNEL_LZO
79 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010080 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080081 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010082 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010083 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070084 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010085 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080086 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010087 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010088 select HAVE_PERF_REGS
89 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070090 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010091 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010092 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070093 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070094 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010095 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010096 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040097 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010098 select OF_EARLY_FLATTREE if OF
99 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +0100100 select OLD_SIGACTION
101 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +0100102 select PERF_USE_VMALLOC
103 select RTC_LIB
104 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100105 # Above selects are sorted alphabetically; please add new ones
106 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 help
108 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000109 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000111 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 Europe. There is an ARM Linux project with a web page at
113 <http://www.arm.linux.org.uk/>.
114
Russell King74facff2011-06-02 11:16:22 +0100115config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700116 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100117 bool
118
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200119config NEED_SG_DMA_LENGTH
120 bool
121
122config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200123 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100124 select ARM_HAS_SG_CHAIN
125 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200126
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900127if ARM_DMA_USE_IOMMU
128
129config ARM_DMA_IOMMU_ALIGNMENT
130 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
131 range 4 9
132 default 8
133 help
134 DMA mapping framework by default aligns all buffers to the smallest
135 PAGE_SIZE order which is greater than or equal to the requested buffer
136 size. This works well for buffers up to a few hundreds kilobytes, but
137 for larger buffers it just a waste of address space. Drivers which has
138 relatively small addressing window (like 64Mib) might run out of
139 virtual space with just a few allocations.
140
141 With this parameter you can specify the maximum PAGE_SIZE order for
142 DMA IOMMU buffers. Larger buffers will be aligned only to this
143 specified order. The order is expressed as a power of two multiplied
144 by the PAGE_SIZE.
145
146endif
147
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100148config MIGHT_HAVE_PCI
149 bool
150
Ralf Baechle75e71532007-02-09 17:08:58 +0000151config SYS_SUPPORTS_APM_EMULATION
152 bool
153
Linus Walleijbc581772009-09-15 17:30:37 +0100154config HAVE_TCM
155 bool
156 select GENERIC_ALLOCATOR
157
Russell Kinge119bff2010-01-10 17:23:29 +0000158config HAVE_PROC_CPU
159 bool
160
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700161config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000162 bool
Al Viro5ea81762007-02-11 15:41:31 +0000163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164config EISA
165 bool
166 ---help---
167 The Extended Industry Standard Architecture (EISA) bus was
168 developed as an open alternative to the IBM MicroChannel bus.
169
170 The EISA bus provided some of the features of the IBM MicroChannel
171 bus while maintaining backward compatibility with cards made for
172 the older ISA bus. The EISA bus saw limited use between 1988 and
173 1995 when it was made obsolete by the PCI bus.
174
175 Say Y here if you are building a kernel for an EISA-based machine.
176
177 Otherwise, say N.
178
179config SBUS
180 bool
181
Russell Kingf16fb1e2007-04-28 09:59:37 +0100182config STACKTRACE_SUPPORT
183 bool
184 default y
185
186config LOCKDEP_SUPPORT
187 bool
188 default y
189
Russell King7ad1bcb2006-08-27 12:07:02 +0100190config TRACE_IRQFLAGS_SUPPORT
191 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100192 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194config RWSEM_XCHGADD_ALGORITHM
195 bool
Will Deacon8a874112014-05-02 17:06:19 +0100196 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
David Howellsf0d1b0b2006-12-08 02:37:49 -0800198config ARCH_HAS_ILOG2_U32
199 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800200
201config ARCH_HAS_ILOG2_U64
202 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800203
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100204config ARCH_HAS_BANDGAP
205 bool
206
Stefan Agnera5f4c562015-08-13 00:01:52 +0100207config FIX_EARLYCON_MEM
208 def_bool y if MMU
209
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800210config GENERIC_HWEIGHT
211 bool
212 default y
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214config GENERIC_CALIBRATE_DELAY
215 bool
216 default y
217
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100218config ARCH_MAY_HAVE_PC_FDC
219 bool
220
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800221config ZONE_DMA
222 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800223
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800224config NEED_DMA_MAP_STATE
225 def_bool y
226
David A. Longc7edc9e2014-03-07 11:23:04 -0500227config ARCH_SUPPORTS_UPROBES
228 def_bool y
229
Rob Herring58af4a22012-03-20 14:33:01 -0500230config ARCH_HAS_DMA_SET_COHERENT_MASK
231 bool
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233config GENERIC_ISA_DMA
234 bool
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236config FIQ
237 bool
238
Rob Herring13a50452012-02-07 09:28:22 -0600239config NEED_RET_TO_USER
240 bool
241
Al Viro034d2f52005-12-19 16:27:59 -0500242config ARCH_MTD_XIP
243 bool
244
Russell Kingdc21af92011-01-04 19:09:43 +0000245config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100246 bool "Patch physical to virtual translations at runtime" if EMBEDDED
247 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100248 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000249 help
Russell King111e9a52011-05-12 10:02:42 +0100250 Patch phys-to-virt and virt-to-phys translation functions at
251 boot and module load time according to the position of the
252 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000253
Russell King111e9a52011-05-12 10:02:42 +0100254 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100255 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000256
Russell Kingc1beced2011-08-10 10:23:45 +0100257 Only disable this option if you know that you do not require
258 this feature (eg, building a kernel for a single machine) and
259 you need to shrink the kernel to the minimal size.
260
Rob Herringc334bc12012-03-04 22:03:33 -0600261config NEED_MACH_IO_H
262 bool
263 help
264 Select this when mach/io.h is required to provide special
265 definitions for this platform. The need for mach/io.h should
266 be avoided when possible.
267
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400268config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400269 bool
Russell King111e9a52011-05-12 10:02:42 +0100270 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400271 Select this when mach/memory.h is required to provide special
272 definitions for this platform. The need for mach/memory.h should
273 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400274
275config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100276 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100277 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100278 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100280 ARCH_FOOTBRIDGE || \
281 ARCH_INTEGRATOR || \
282 ARCH_IOP13XX || \
283 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200284 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100285 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
286 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700287 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400288 help
289 Please provide the physical address corresponding to the
290 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000291
Simon Glass87e040b2011-08-16 23:44:26 +0100292config GENERIC_BUG
293 def_bool y
294 depends on BUG
295
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700296config PGTABLE_LEVELS
297 int
298 default 3 if ARM_LPAE
299 default 2
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301source "init/Kconfig"
302
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700303source "kernel/Kconfig.freezer"
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305menu "System Type"
306
Hyok S. Choi3c427972009-07-24 12:35:00 +0100307config MMU
308 bool "MMU-based Paged Memory Management Support"
309 default y
310 help
311 Select if you want MMU-based virtualised addressing space
312 support by paged memory management. If unsure, say 'Y'.
313
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800314config ARCH_MMAP_RND_BITS_MIN
315 default 8
316
317config ARCH_MMAP_RND_BITS_MAX
318 default 14 if PAGE_OFFSET=0x40000000
319 default 15 if PAGE_OFFSET=0x80000000
320 default 16
321
Russell Kingccf50e22010-03-15 19:03:06 +0000322#
323# The "ARM system type" choice list is ordered alphabetically by option
324# text. Please add new entries in the option alphabetic order.
325#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326choice
327 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100328 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100329 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Rob Herring387798b2012-09-06 13:41:12 -0500331config ARCH_MULTIPLATFORM
332 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100333 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700334 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500335 select ARM_PATCH_PHYS_VIRT
336 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200337 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600338 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600339 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100340 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500341 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530342 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600343 select SPARSE_IRQ
344 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600345
Stefan Agner9c77bc42015-05-20 00:03:51 +0200346config ARM_SINGLE_ARMV7M
347 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
348 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200349 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200350 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200351 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200352 select COMMON_CLK
353 select CPU_V7M
354 select GENERIC_CLOCKEVENTS
355 select NO_IOPORT_MAP
356 select SPARSE_IRQ
357 select USE_OF
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359config ARCH_EBSA110
360 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100361 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000362 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100363 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600364 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400365 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700366 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 help
368 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000369 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 Ethernet interface, two PCMCIA sockets, two serial ports and a
371 parallel port.
372
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000373config ARCH_EP93XX
374 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700375 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000376 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100377 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000378 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700379 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100380 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200381 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100382 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200383 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200384 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000385 help
386 This enables support for the Cirrus EP93xx series of CPUs.
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388config ARCH_FOOTBRIDGE
389 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000390 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000392 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200393 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600394 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400395 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000396 help
397 Support for systems based on the DC21285 companion chip
398 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100400config ARCH_NETX
401 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100402 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100403 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000404 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100405 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000406 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100407 This enables support for systems based on the Hilscher NetX Soc
408
Russell King3b938be2007-05-12 11:25:44 +0100409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100412 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400413 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600414 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100415 select PCI
416 select PLAT_IOP
417 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000418 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100419 help
420 Support for Intel's IOP13XX (XScale) family of processors.
421
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100422config ARCH_IOP32X
423 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100424 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000425 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200426 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200427 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600428 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100429 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100430 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000431 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100432 Support for Intel's 80219 and IOP32X (XScale) family of
433 processors.
434
435config ARCH_IOP33X
436 bool "IOP33x-based"
437 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000438 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200439 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200440 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600441 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100442 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100443 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100444 help
445 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Russell King3b938be2007-05-12 11:25:44 +0100447config ARCH_IXP4XX
448 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100449 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500450 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100451 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100452 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000453 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100454 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100455 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200456 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100457 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600458 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200459 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100460 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100461 help
Russell King3b938be2007-05-12 11:25:44 +0100462 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100463
Saeed Bisharaedabd382009-08-06 15:12:43 +0300464config ARCH_DOVE
465 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100466 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300467 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200468 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100469 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100470 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100471 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100472 select PINCTRL
473 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200474 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100475 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000476 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300477 help
478 Support for the Marvell Dove SoC 88AP510
479
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100480config ARCH_KS8695
481 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200482 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100483 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200484 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200485 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100486 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100487 help
488 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
489 System-on-Chip devices.
490
Russell King788c9702009-04-26 14:21:59 +0100491config ARCH_W90X900
492 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100493 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100494 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100495 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100496 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200497 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200498 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100499 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
500 At present, the w90x900 has been renamed nuc900, regarding
501 the ARM series product line, you can login the following
502 link address to know more.
503
504 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
505 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400506
Russell King93e22562012-10-12 14:20:52 +0100507config ARCH_LPC32XX
508 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100509 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000510 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200511 select CLKSRC_LPC32XX
512 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100513 select CPU_ARM926T
514 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200515 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300516 select MULTI_IRQ_HANDLER
517 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100518 select USE_OF
519 help
520 Support for the NXP LPC32XX family of processors
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700523 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100524 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100525 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100526 select ARM_CPU_SUSPEND if PM
527 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100528 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100529 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200530 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100531 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200532 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100533 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100534 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800535 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200536 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100537 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100538 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100539 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800540 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800541 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000542 help
eric miao2c8086a2007-09-11 19:13:17 -0700543 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545config ARCH_RPC
546 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100547 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100549 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100550 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000551 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100552 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100553 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200554 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100555 select HAVE_PATA_PLATFORM
556 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600557 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400558 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700559 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 help
561 On the Acorn Risc-PC, Linux can support the internal IDE disk and
562 CD-ROM interface, serial and parallel port, and the floppy drive.
563
564config ARCH_SA1100
565 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100566 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100567 select ARCH_SPARSEMEM_ENABLE
568 select CLKDEV_LOOKUP
569 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200570 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200571 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100572 select CPU_FREQ
573 select CPU_SA1100
574 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200575 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200576 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100577 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100578 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100579 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400580 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100581 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000582 help
583 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900585config ARCH_S3C24XX
586 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100587 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100588 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200589 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800590 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900591 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200592 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900593 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900594 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100595 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900596 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600597 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900598 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900600 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
601 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
602 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
603 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900604
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100605config ARCH_DAVINCI
606 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100607 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100608 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100609 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700610 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100611 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100612 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200613 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100614 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530615 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100616 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100617 help
618 Support for TI's DaVinci platform.
619
Tony Lindgrena0694862013-01-11 11:24:20 -0800620config ARCH_OMAP1
621 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600622 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100623 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800624 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200625 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100626 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100627 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800628 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200629 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800630 select HAVE_IDE
631 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700632 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800633 select NEED_MACH_IO_H if PCCARD
634 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700635 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100636 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800637 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639endchoice
640
Rob Herring387798b2012-09-06 13:41:12 -0500641menu "Multiple platform selection"
642 depends on ARCH_MULTIPLATFORM
643
644comment "CPU Core family selection"
645
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100646config ARCH_MULTI_V4
647 bool "ARMv4 based platforms (FA526)"
648 depends on !ARCH_MULTI_V6_V7
649 select ARCH_MULTI_V4_V5
650 select CPU_FA526
651
Rob Herring387798b2012-09-06 13:41:12 -0500652config ARCH_MULTI_V4T
653 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500654 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100655 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200656 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
657 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
658 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500659
660config ARCH_MULTI_V5
661 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500662 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100663 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100664 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200665 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
666 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500667
668config ARCH_MULTI_V4_V5
669 bool
670
671config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800672 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500673 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600674 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500675
676config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800677 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500678 default y
679 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100680 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600681 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500682
683config ARCH_MULTI_V6_V7
684 bool
Rob Herring9352b052014-01-31 15:36:10 -0600685 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500686
687config ARCH_MULTI_CPU_AUTO
688 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
689 select ARCH_MULTI_V5
690
691endmenu
692
Rob Herring05e2a3d2013-12-05 10:04:54 -0600693config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900694 bool "Dummy Virtual Machine"
695 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600696 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600697 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500698 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100699 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000700 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600701 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600702 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600703
Russell Kingccf50e22010-03-15 19:03:06 +0000704#
705# This is sorted alphabetically by mach-* pathname. However, plat-*
706# Kconfigs may be included either alphabetically (according to the
707# plat- suffix) or along side the corresponding mach-* source.
708#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200709source "arch/arm/mach-mvebu/Kconfig"
710
Andreas Färber6bb85362017-02-15 11:03:22 +0100711source "arch/arm/mach-actions/Kconfig"
712
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200713source "arch/arm/mach-alpine/Kconfig"
714
Lars Persson590b4602016-02-11 17:06:19 +0100715source "arch/arm/mach-artpec/Kconfig"
716
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100717source "arch/arm/mach-asm9260/Kconfig"
718
Russell King95b8f202010-01-14 11:43:54 +0000719source "arch/arm/mach-at91/Kconfig"
720
Anders Berg1d22924e2014-05-23 11:08:35 +0200721source "arch/arm/mach-axxia/Kconfig"
722
Christian Daudt8ac49e02012-11-19 09:46:10 -0800723source "arch/arm/mach-bcm/Kconfig"
724
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200725source "arch/arm/mach-berlin/Kconfig"
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727source "arch/arm/mach-clps711x/Kconfig"
728
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300729source "arch/arm/mach-cns3xxx/Kconfig"
730
Russell King95b8f202010-01-14 11:43:54 +0000731source "arch/arm/mach-davinci/Kconfig"
732
Baruch Siachdf8d7422015-01-14 10:40:30 +0200733source "arch/arm/mach-digicolor/Kconfig"
734
Russell King95b8f202010-01-14 11:43:54 +0000735source "arch/arm/mach-dove/Kconfig"
736
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000737source "arch/arm/mach-ep93xx/Kconfig"
738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739source "arch/arm/mach-footbridge/Kconfig"
740
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200741source "arch/arm/mach-gemini/Kconfig"
742
Rob Herring387798b2012-09-06 13:41:12 -0500743source "arch/arm/mach-highbank/Kconfig"
744
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800745source "arch/arm/mach-hisi/Kconfig"
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747source "arch/arm/mach-integrator/Kconfig"
748
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100749source "arch/arm/mach-iop32x/Kconfig"
750
751source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Dan Williams285f5fa2006-12-07 02:59:39 +0100753source "arch/arm/mach-iop13xx/Kconfig"
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755source "arch/arm/mach-ixp4xx/Kconfig"
756
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400757source "arch/arm/mach-keystone/Kconfig"
758
Russell King95b8f202010-01-14 11:43:54 +0000759source "arch/arm/mach-ks8695/Kconfig"
760
Carlo Caione3b8f5032014-09-10 22:16:59 +0200761source "arch/arm/mach-meson/Kconfig"
762
Jonas Jensen17723fd32013-12-18 13:58:45 +0100763source "arch/arm/mach-moxart/Kconfig"
764
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030765source "arch/arm/mach-aspeed/Kconfig"
766
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200767source "arch/arm/mach-mv78xx0/Kconfig"
768
Shawn Guo3995eb82012-09-13 19:48:07 +0800769source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Matthias Bruggerf682a212014-05-13 01:06:13 +0200771source "arch/arm/mach-mediatek/Kconfig"
772
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800773source "arch/arm/mach-mxs/Kconfig"
774
Russell King95b8f202010-01-14 11:43:54 +0000775source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800776
Russell King95b8f202010-01-14 11:43:54 +0000777source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000778
Daniel Tang9851ca52013-06-11 18:40:17 +1000779source "arch/arm/mach-nspire/Kconfig"
780
Tony Lindgrend48af152005-07-10 19:58:17 +0100781source "arch/arm/plat-omap/Kconfig"
782
783source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Tony Lindgren1dbae812005-11-10 14:26:51 +0000785source "arch/arm/mach-omap2/Kconfig"
786
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400787source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400788
Rob Herring387798b2012-09-06 13:41:12 -0500789source "arch/arm/mach-picoxcell/Kconfig"
790
Russell King95b8f202010-01-14 11:43:54 +0000791source "arch/arm/mach-pxa/Kconfig"
792source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Russell King95b8f202010-01-14 11:43:54 +0000794source "arch/arm/mach-mmp/Kconfig"
795
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100796source "arch/arm/mach-oxnas/Kconfig"
797
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600798source "arch/arm/mach-qcom/Kconfig"
799
Russell King95b8f202010-01-14 11:43:54 +0000800source "arch/arm/mach-realview/Kconfig"
801
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200802source "arch/arm/mach-rockchip/Kconfig"
803
Russell King95b8f202010-01-14 11:43:54 +0000804source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300805
Rob Herring387798b2012-09-06 13:41:12 -0500806source "arch/arm/mach-socfpga/Kconfig"
807
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100808source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100809
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100810source "arch/arm/mach-sti/Kconfig"
811
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100812source "arch/arm/mach-stm32/Kconfig"
813
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900814source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Ben Dooks431107e2010-01-26 10:11:04 +0900816source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100817
Kukjin Kim170f4e42010-02-24 16:40:44 +0900818source "arch/arm/mach-s5pv210/Kconfig"
819
Kukjin Kim83014572011-11-06 13:54:56 +0900820source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500821source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900822
Russell King882d01f2010-03-02 23:40:15 +0000823source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Maxime Ripard3b526342012-11-08 12:40:16 +0100825source "arch/arm/mach-sunxi/Kconfig"
826
Barry Song156a0992012-08-23 13:41:58 +0800827source "arch/arm/mach-prima2/Kconfig"
828
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100829source "arch/arm/mach-tango/Kconfig"
830
Erik Gillingc5f80062010-01-21 16:53:02 -0800831source "arch/arm/mach-tegra/Kconfig"
832
Russell King95b8f202010-01-14 11:43:54 +0000833source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900835source "arch/arm/mach-uniphier/Kconfig"
836
Russell King95b8f202010-01-14 11:43:54 +0000837source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839source "arch/arm/mach-versatile/Kconfig"
840
Russell Kingceade892010-02-11 21:44:53 +0000841source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000842source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000843
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300844source "arch/arm/mach-vt8500/Kconfig"
845
wanzongshun7ec80dd2008-12-03 03:55:38 +0100846source "arch/arm/mach-w90x900/Kconfig"
847
Jun Nieacede512015-04-28 17:18:05 +0800848source "arch/arm/mach-zx/Kconfig"
849
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600850source "arch/arm/mach-zynq/Kconfig"
851
Stefan Agner499f1642015-05-21 00:35:44 +0200852# ARMv7-M architecture
853config ARCH_EFM32
854 bool "Energy Micro efm32"
855 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200856 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200857 help
858 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
859 processors.
860
861config ARCH_LPC18XX
862 bool "NXP LPC18xx/LPC43xx"
863 depends on ARM_SINGLE_ARMV7M
864 select ARCH_HAS_RESET_CONTROLLER
865 select ARM_AMBA
866 select CLKSRC_LPC32XX
867 select PINCTRL
868 help
869 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
870 high performance microcontrollers.
871
Vladimir Murzin18471192016-04-25 09:49:13 +0100872config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300873 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100874 depends on ARM_SINGLE_ARMV7M
875 select ARM_AMBA
876 select CLKSRC_MPS2
877 help
878 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
879 with a range of available cores like Cortex-M3/M4/M7.
880
881 Please, note that depends which Application Note is used memory map
882 for the platform may vary, so adjustment of RAM base might be needed.
883
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884# Definitions to make life easier
885config ARCH_ACORN
886 bool
887
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100888config PLAT_IOP
889 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700890 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100891
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400892config PLAT_ORION
893 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100894 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100895 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100896 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200897 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400898
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200899config PLAT_ORION_LEGACY
900 bool
901 select PLAT_ORION
902
Eric Miaobd5ce432009-01-20 12:06:01 +0800903config PLAT_PXA
904 bool
905
Russell Kingf4b8b312010-01-14 12:48:06 +0000906config PLAT_VERSATILE
907 bool
908
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900909source "arch/arm/firmware/Kconfig"
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911source arch/arm/mm/Kconfig
912
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100913config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100914 bool "Enable iWMMXt support"
915 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
916 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100917 help
918 Enable support for iWMMXt context switching at run time if
919 running on a CPU that supports it.
920
eric miao52108642010-12-13 09:42:34 +0100921config MULTI_IRQ_HANDLER
922 bool
923 help
924 Allow each machine to specify it's own IRQ handler at run time.
925
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100926if !MMU
927source "arch/arm/Kconfig-nommu"
928endif
929
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100930config PJ4B_ERRATA_4742
931 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
932 depends on CPU_PJ4B && MACH_ARMADA_370
933 default y
934 help
935 When coming out of either a Wait for Interrupt (WFI) or a Wait for
936 Event (WFE) IDLE states, a specific timing sensitivity exists between
937 the retiring WFI/WFE instructions and the newly issued subsequent
938 instructions. This sensitivity can result in a CPU hang scenario.
939 Workaround:
940 The software must insert either a Data Synchronization Barrier (DSB)
941 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
942 instruction
943
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100944config ARM_ERRATA_326103
945 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
946 depends on CPU_V6
947 help
948 Executing a SWP instruction to read-only memory does not set bit 11
949 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
950 treat the access as a read, preventing a COW from occurring and
951 causing the faulting task to livelock.
952
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100953config ARM_ERRATA_411920
954 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000955 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100956 help
957 Invalidation of the Instruction Cache operation can
958 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
959 It does not affect the MPCore. This option enables the ARM Ltd.
960 recommended workaround.
961
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100962config ARM_ERRATA_430973
963 bool "ARM errata: Stale prediction on replaced interworking branch"
964 depends on CPU_V7
965 help
966 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100967 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100968 interworking branch is replaced with another code sequence at the
969 same virtual address, whether due to self-modifying code or virtual
970 to physical address re-mapping, Cortex-A8 does not recover from the
971 stale interworking branch prediction. This results in Cortex-A8
972 executing the new code sequence in the incorrect ARM or Thumb state.
973 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
974 and also flushes the branch target cache at every context switch.
975 Note that setting specific bits in the ACTLR register may not be
976 available in non-secure mode.
977
Catalin Marinas855c5512009-04-30 17:06:15 +0100978config ARM_ERRATA_458693
979 bool "ARM errata: Processor deadlock when a false hazard is created"
980 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100981 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100982 help
983 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
984 erratum. For very specific sequences of memory operations, it is
985 possible for a hazard condition intended for a cache line to instead
986 be incorrectly associated with a different cache line. This false
987 hazard might then cause a processor deadlock. The workaround enables
988 the L1 caching of the NEON accesses and disables the PLD instruction
989 in the ACTLR register. Note that setting specific bits in the ACTLR
990 register may not be available in non-secure mode.
991
Catalin Marinas0516e462009-04-30 17:06:20 +0100992config ARM_ERRATA_460075
993 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
994 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100995 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100996 help
997 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
998 erratum. Any asynchronous access to the L2 cache may encounter a
999 situation in which recent store transactions to the L2 cache are lost
1000 and overwritten with stale memory contents from external memory. The
1001 workaround disables the write-allocate mode for the L2 cache via the
1002 ACTLR register. Note that setting specific bits in the ACTLR register
1003 may not be available in non-secure mode.
1004
Will Deacon9f050272010-09-14 09:51:43 +01001005config ARM_ERRATA_742230
1006 bool "ARM errata: DMB operation may be faulty"
1007 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001008 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001009 help
1010 This option enables the workaround for the 742230 Cortex-A9
1011 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1012 between two write operations may not ensure the correct visibility
1013 ordering of the two writes. This workaround sets a specific bit in
1014 the diagnostic register of the Cortex-A9 which causes the DMB
1015 instruction to behave as a DSB, ensuring the correct behaviour of
1016 the two writes.
1017
Will Deacona672e992010-09-14 09:53:02 +01001018config ARM_ERRATA_742231
1019 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1020 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001021 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001022 help
1023 This option enables the workaround for the 742231 Cortex-A9
1024 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1025 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1026 accessing some data located in the same cache line, may get corrupted
1027 data due to bad handling of the address hazard when the line gets
1028 replaced from one of the CPUs at the same time as another CPU is
1029 accessing it. This workaround sets specific bits in the diagnostic
1030 register of the Cortex-A9 which reduces the linefill issuing
1031 capabilities of the processor.
1032
Jon Medhurst69155792013-06-07 10:35:35 +01001033config ARM_ERRATA_643719
1034 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1035 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001036 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001037 help
1038 This option enables the workaround for the 643719 Cortex-A9 (prior to
1039 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1040 register returns zero when it should return one. The workaround
1041 corrects this value, ensuring cache maintenance operations which use
1042 it behave as intended and avoiding data corruption.
1043
Will Deaconcdf357f2010-08-05 11:20:51 +01001044config ARM_ERRATA_720789
1045 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001046 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001047 help
1048 This option enables the workaround for the 720789 Cortex-A9 (prior to
1049 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1050 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1051 As a consequence of this erratum, some TLB entries which should be
1052 invalidated are not, resulting in an incoherency in the system page
1053 tables. The workaround changes the TLB flushing routines to invalidate
1054 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001055
1056config ARM_ERRATA_743622
1057 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1058 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001059 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001060 help
1061 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001062 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001063 optimisation in the Cortex-A9 Store Buffer may lead to data
1064 corruption. This workaround sets a specific bit in the diagnostic
1065 register of the Cortex-A9 which disables the Store Buffer
1066 optimisation, preventing the defect from occurring. This has no
1067 visible impact on the overall performance or power consumption of the
1068 processor.
1069
Will Deacon9a27c272011-02-18 16:36:35 +01001070config ARM_ERRATA_751472
1071 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001072 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001073 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001074 help
1075 This option enables the workaround for the 751472 Cortex-A9 (prior
1076 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1077 completion of a following broadcasted operation if the second
1078 operation is received by a CPU before the ICIALLUIS has completed,
1079 potentially leading to corrupted entries in the cache or TLB.
1080
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001081config ARM_ERRATA_754322
1082 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1083 depends on CPU_V7
1084 help
1085 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1086 r3p*) erratum. A speculative memory access may cause a page table walk
1087 which starts prior to an ASID switch but completes afterwards. This
1088 can populate the micro-TLB with a stale entry which may be hit with
1089 the new ASID. This workaround places two dsb instructions in the mm
1090 switching code so that no page table walks can cross the ASID switch.
1091
Will Deacon5dab26a2011-03-04 12:38:54 +01001092config ARM_ERRATA_754327
1093 bool "ARM errata: no automatic Store Buffer drain"
1094 depends on CPU_V7 && SMP
1095 help
1096 This option enables the workaround for the 754327 Cortex-A9 (prior to
1097 r2p0) erratum. The Store Buffer does not have any automatic draining
1098 mechanism and therefore a livelock may occur if an external agent
1099 continuously polls a memory location waiting to observe an update.
1100 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1101 written polling loops from denying visibility of updates to memory.
1102
Catalin Marinas145e10e2011-08-15 11:04:41 +01001103config ARM_ERRATA_364296
1104 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001105 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001106 help
1107 This options enables the workaround for the 364296 ARM1136
1108 r0p2 erratum (possible cache data corruption with
1109 hit-under-miss enabled). It sets the undocumented bit 31 in
1110 the auxiliary control register and the FI bit in the control
1111 register, thus disabling hit-under-miss without putting the
1112 processor into full low interrupt latency mode. ARM11MPCore
1113 is not affected.
1114
Will Deaconf630c1b2011-09-15 11:45:15 +01001115config ARM_ERRATA_764369
1116 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1117 depends on CPU_V7 && SMP
1118 help
1119 This option enables the workaround for erratum 764369
1120 affecting Cortex-A9 MPCore with two or more processors (all
1121 current revisions). Under certain timing circumstances, a data
1122 cache line maintenance operation by MVA targeting an Inner
1123 Shareable memory region may fail to proceed up to either the
1124 Point of Coherency or to the Point of Unification of the
1125 system. This workaround adds a DSB instruction before the
1126 relevant cache maintenance functions and sets a specific bit
1127 in the diagnostic control register of the SCU.
1128
Simon Horman7253b852012-09-28 02:12:45 +01001129config ARM_ERRATA_775420
1130 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1131 depends on CPU_V7
1132 help
1133 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1134 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1135 operation aborts with MMU exception, it might cause the processor
1136 to deadlock. This workaround puts DSB before executing ISB if
1137 an abort may occur on cache maintenance.
1138
Catalin Marinas93dc6882013-03-26 23:35:04 +01001139config ARM_ERRATA_798181
1140 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1141 depends on CPU_V7 && SMP
1142 help
1143 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1144 adequately shooting down all use of the old entries. This
1145 option enables the Linux kernel workaround for this erratum
1146 which sends an IPI to the CPUs that are running the same ASID
1147 as the one being invalidated.
1148
Will Deacon84b65042013-08-20 17:29:55 +01001149config ARM_ERRATA_773022
1150 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1151 depends on CPU_V7
1152 help
1153 This option enables the workaround for the 773022 Cortex-A15
1154 (up to r0p4) erratum. In certain rare sequences of code, the
1155 loop buffer may deliver incorrect instructions. This
1156 workaround disables the loop buffer to avoid the erratum.
1157
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001158config ARM_ERRATA_818325_852422
1159 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1160 depends on CPU_V7
1161 help
1162 This option enables the workaround for:
1163 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1164 instruction might deadlock. Fixed in r0p1.
1165 - Cortex-A12 852422: Execution of a sequence of instructions might
1166 lead to either a data corruption or a CPU deadlock. Not fixed in
1167 any Cortex-A12 cores yet.
1168 This workaround for all both errata involves setting bit[12] of the
1169 Feature Register. This bit disables an optimisation applied to a
1170 sequence of 2 instructions that use opposing condition codes.
1171
Doug Anderson416bcf22016-04-07 00:26:05 +01001172config ARM_ERRATA_821420
1173 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1174 depends on CPU_V7
1175 help
1176 This option enables the workaround for the 821420 Cortex-A12
1177 (all revs) erratum. In very rare timing conditions, a sequence
1178 of VMOV to Core registers instructions, for which the second
1179 one is in the shadow of a branch or abort, can lead to a
1180 deadlock when the VMOV instructions are issued out-of-order.
1181
Doug Anderson9f6f9352016-04-07 00:27:26 +01001182config ARM_ERRATA_825619
1183 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1184 depends on CPU_V7
1185 help
1186 This option enables the workaround for the 825619 Cortex-A12
1187 (all revs) erratum. Within rare timing constraints, executing a
1188 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1189 and Device/Strongly-Ordered loads and stores might cause deadlock
1190
1191config ARM_ERRATA_852421
1192 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1193 depends on CPU_V7
1194 help
1195 This option enables the workaround for the 852421 Cortex-A17
1196 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1197 execution of a DMB ST instruction might fail to properly order
1198 stores from GroupA and stores from GroupB.
1199
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001200config ARM_ERRATA_852423
1201 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1202 depends on CPU_V7
1203 help
1204 This option enables the workaround for:
1205 - Cortex-A17 852423: Execution of a sequence of instructions might
1206 lead to either a data corruption or a CPU deadlock. Not fixed in
1207 any Cortex-A17 cores yet.
1208 This is identical to Cortex-A12 erratum 852422. It is a separate
1209 config option from the A12 erratum due to the way errata are checked
1210 for and handled.
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212endmenu
1213
1214source "arch/arm/common/Kconfig"
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216menu "Bus support"
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218config ISA
1219 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 help
1221 Find out whether you have ISA slots on your motherboard. ISA is the
1222 name of a bus system, i.e. the way the CPU talks to the other stuff
1223 inside your box. Other bus systems are PCI, EISA, MicroChannel
1224 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1225 newer boards don't support it. If you have ISA, say Y, otherwise N.
1226
Russell King065909b2006-01-04 15:44:16 +00001227# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228config ISA_DMA
1229 bool
Russell King065909b2006-01-04 15:44:16 +00001230 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Russell King065909b2006-01-04 15:44:16 +00001232# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001233config ISA_DMA_API
1234 bool
Al Viro5cae8412005-05-04 05:39:22 +01001235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001237 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 help
1239 Find out whether you have a PCI motherboard. PCI is the name of a
1240 bus system, i.e. the way the CPU talks to the other stuff inside
1241 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1242 VESA. If you have PCI, say Y, otherwise N.
1243
Anton Vorontsov52882172010-04-19 13:20:49 +01001244config PCI_DOMAINS
1245 bool
1246 depends on PCI
1247
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001248config PCI_DOMAINS_GENERIC
1249 def_bool PCI_DOMAINS
1250
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001251config PCI_NANOENGINE
1252 bool "BSE nanoEngine PCI support"
1253 depends on SA1100_NANOENGINE
1254 help
1255 Enable PCI on the BSE nanoEngine board.
1256
Matthew Wilcox36e23592007-07-10 10:54:40 -06001257config PCI_SYSCALL
1258 def_bool PCI
1259
Mike Rapoporta0113a92007-11-25 08:55:34 +01001260config PCI_HOST_ITE8152
1261 bool
1262 depends on PCI && MACH_ARMCORE
1263 default y
1264 select DMABOUNCE
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266source "drivers/pci/Kconfig"
1267
1268source "drivers/pcmcia/Kconfig"
1269
1270endmenu
1271
1272menu "Kernel Features"
1273
Dave Martin3b556582011-12-07 15:38:04 +00001274config HAVE_SMP
1275 bool
1276 help
1277 This option should be selected by machines which have an SMP-
1278 capable CPU.
1279
1280 The only effect of this option is to make the SMP-related
1281 options available to the user for configuration.
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001284 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001285 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001286 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001287 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001288 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001289 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 help
1291 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001292 a system with only one CPU, say N. If you have a system with more
1293 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Robert Graffham4a474152014-01-23 15:55:29 -08001295 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001297 you say Y here, the kernel will run on many, but not all,
1298 uniprocessor machines. On a uniprocessor machine, the kernel
1299 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Paul Bolle395cf962011-08-15 02:02:26 +02001301 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001303 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
1305 If you don't know what to do here, say N.
1306
Russell Kingf00ec482010-09-04 10:47:48 +01001307config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001308 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001309 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001310 default y
1311 help
1312 SMP kernels contain instructions which fail on non-SMP processors.
1313 Enabling this option allows the kernel to modify itself to make
1314 these instructions safe. Disabling it allows about 1K of space
1315 savings.
1316
1317 If you don't know what to do here, say Y.
1318
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001319config ARM_CPU_TOPOLOGY
1320 bool "Support cpu topology definition"
1321 depends on SMP && CPU_V7
1322 default y
1323 help
1324 Support ARM cpu topology definition. The MPIDR register defines
1325 affinity between processors which is then used to describe the cpu
1326 topology of an ARM System.
1327
1328config SCHED_MC
1329 bool "Multi-core scheduler support"
1330 depends on ARM_CPU_TOPOLOGY
1331 help
1332 Multi-core scheduler support improves the CPU scheduler's decision
1333 making when dealing with multi-core CPU chips at a cost of slightly
1334 increased overhead in some places. If unsure say N here.
1335
1336config SCHED_SMT
1337 bool "SMT scheduler support"
1338 depends on ARM_CPU_TOPOLOGY
1339 help
1340 Improves the CPU scheduler's decision making when dealing with
1341 MultiThreading at a cost of slightly increased overhead in some
1342 places. If unsure say N here.
1343
Russell Kinga8cbcd92009-05-16 11:51:14 +01001344config HAVE_ARM_SCU
1345 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001346 help
1347 This option enables support for the ARM system coherency unit
1348
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001349config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001350 bool "Architected timer support"
1351 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001352 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001353 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001354 help
1355 This option enables support for the ARM architected timer
1356
Russell Kingf32f4ce2009-05-16 12:14:21 +01001357config HAVE_ARM_TWD
1358 bool
Daniel Lezcanobb0eb052017-05-26 19:34:11 +02001359 select TIMER_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001360 help
1361 This options enables support for the ARM timer and watchdog unit
1362
Nicolas Pitree8db2882012-04-12 02:45:22 -04001363config MCPM
1364 bool "Multi-Cluster Power Management"
1365 depends on CPU_V7 && SMP
1366 help
1367 This option provides the common power management infrastructure
1368 for (multi-)cluster based systems, such as big.LITTLE based
1369 systems.
1370
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001371config MCPM_QUAD_CLUSTER
1372 bool
1373 depends on MCPM
1374 help
1375 To avoid wasting resources unnecessarily, MCPM only supports up
1376 to 2 clusters by default.
1377 Platforms with 3 or 4 clusters that use MCPM must select this
1378 option to allow the additional clusters to be managed.
1379
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001380config BIG_LITTLE
1381 bool "big.LITTLE support (Experimental)"
1382 depends on CPU_V7 && SMP
1383 select MCPM
1384 help
1385 This option enables support selections for the big.LITTLE
1386 system architecture.
1387
1388config BL_SWITCHER
1389 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001390 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001391 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001392 help
1393 The big.LITTLE "switcher" provides the core functionality to
1394 transparently handle transition between a cluster of A15's
1395 and a cluster of A7's in a big.LITTLE system.
1396
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001397config BL_SWITCHER_DUMMY_IF
1398 tristate "Simple big.LITTLE switcher user interface"
1399 depends on BL_SWITCHER && DEBUG_KERNEL
1400 help
1401 This is a simple and dummy char dev interface to control
1402 the big.LITTLE switcher core code. It is meant for
1403 debugging purposes only.
1404
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001405choice
1406 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001407 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001408 default VMSPLIT_3G
1409 help
1410 Select the desired split between kernel and user memory.
1411
1412 If you are not absolutely sure what you are doing, leave this
1413 option alone!
1414
1415 config VMSPLIT_3G
1416 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001417 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001418 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001419 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001420 config VMSPLIT_2G
1421 bool "2G/2G user/kernel split"
1422 config VMSPLIT_1G
1423 bool "1G/3G user/kernel split"
1424endchoice
1425
1426config PAGE_OFFSET
1427 hex
Russell King006fa252014-02-26 19:40:46 +00001428 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001429 default 0x40000000 if VMSPLIT_1G
1430 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001431 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001432 default 0xC0000000
1433
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434config NR_CPUS
1435 int "Maximum number of CPUs (2-32)"
1436 range 2 32
1437 depends on SMP
1438 default "4"
1439
Russell Kinga054a812005-11-02 22:24:33 +00001440config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001441 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001442 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001443 help
1444 Say Y here to experiment with turning CPUs off and on. CPUs
1445 can be controlled through /sys/devices/system/cpu.
1446
Will Deacon2bdd4242012-12-12 19:20:52 +00001447config ARM_PSCI
1448 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001449 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001450 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001451 help
1452 Say Y here if you want Linux to communicate with system firmware
1453 implementing the PSCI specification for CPU-centric power
1454 management operations described in ARM document number ARM DEN
1455 0022A ("Power State Coordination Interface System Software on
1456 ARM processors").
1457
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001458# The GPIO number here must be sorted by descending number. In case of
1459# a multiplatform kernel, we just want the highest value required by the
1460# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001461config ARCH_NR_GPIO
1462 int
Marek Vasut139358b2017-05-09 08:20:03 -05001463 default 2048 if ARCH_SOCFPGA
Gregory Fongb35d2e52015-05-28 19:14:10 -07001464 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1465 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001466 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1467 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001468 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001469 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001470 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001471 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001472 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001473 default 0
1474 help
1475 Maximum number of GPIOs in the system.
1476
1477 If unsure, leave the default value.
1478
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001479source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Russell Kingc9218b12013-04-27 23:31:10 +01001481config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001482 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001483 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001484 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001485 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001486
1487choice
Russell King47d84682013-09-10 23:47:55 +01001488 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001489 prompt "Timer frequency"
1490
1491config HZ_100
1492 bool "100 Hz"
1493
1494config HZ_200
1495 bool "200 Hz"
1496
1497config HZ_250
1498 bool "250 Hz"
1499
1500config HZ_300
1501 bool "300 Hz"
1502
1503config HZ_500
1504 bool "500 Hz"
1505
1506config HZ_1000
1507 bool "1000 Hz"
1508
1509endchoice
1510
1511config HZ
1512 int
Russell King47d84682013-09-10 23:47:55 +01001513 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001514 default 100 if HZ_100
1515 default 200 if HZ_200
1516 default 250 if HZ_250
1517 default 300 if HZ_300
1518 default 500 if HZ_500
1519 default 1000
1520
1521config SCHED_HRTICK
1522 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001523
Catalin Marinas16c79652009-07-24 12:33:02 +01001524config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001525 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001526 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001527 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001528 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001529 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001530 help
1531 By enabling this option, the kernel will be compiled in
1532 Thumb-2 mode. A compiler/assembler that understand the unified
1533 ARM-Thumb syntax is needed.
1534
1535 If unsure, say N.
1536
Dave Martin6f685c52011-03-03 11:41:12 +01001537config THUMB2_AVOID_R_ARM_THM_JUMP11
1538 bool "Work around buggy Thumb-2 short branch relocations in gas"
1539 depends on THUMB2_KERNEL && MODULES
1540 default y
1541 help
1542 Various binutils versions can resolve Thumb-2 branches to
1543 locally-defined, preemptible global symbols as short-range "b.n"
1544 branch instructions.
1545
1546 This is a problem, because there's no guarantee the final
1547 destination of the symbol, or any candidate locations for a
1548 trampoline, are within range of the branch. For this reason, the
1549 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1550 relocation in modules at all, and it makes little sense to add
1551 support.
1552
1553 The symptom is that the kernel fails with an "unsupported
1554 relocation" error when loading some modules.
1555
1556 Until fixed tools are available, passing
1557 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1558 code which hits this problem, at the cost of a bit of extra runtime
1559 stack usage in some cases.
1560
1561 The problem is described in more detail at:
1562 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1563
1564 Only Thumb-2 kernels are affected.
1565
1566 Unless you are sure your tools don't have this problem, say Y.
1567
Catalin Marinas0becb082009-07-24 12:32:53 +01001568config ARM_ASM_UNIFIED
1569 bool
1570
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001571config ARM_PATCH_IDIV
1572 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1573 depends on CPU_32v7 && !XIP_KERNEL
1574 default y
1575 help
1576 The ARM compiler inserts calls to __aeabi_idiv() and
1577 __aeabi_uidiv() when it needs to perform division on signed
1578 and unsigned integers. Some v7 CPUs have support for the sdiv
1579 and udiv instructions that can be used to implement those
1580 functions.
1581
1582 Enabling this option allows the kernel to modify itself to
1583 replace the first two instructions of these library functions
1584 with the sdiv or udiv plus "bx lr" instructions when the CPU
1585 it is running on supports them. Typically this will be faster
1586 and less power intensive than running the original library
1587 code to do integer division.
1588
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001589config AEABI
Russell King49460972017-06-14 10:25:18 +01001590 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1591 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001592 help
1593 This option allows for the kernel to be compiled using the latest
1594 ARM ABI (aka EABI). This is only useful if you are using a user
1595 space environment that is also compiled with EABI.
1596
1597 Since there are major incompatibilities between the legacy ABI and
1598 EABI, especially with regard to structure member alignment, this
1599 option also changes the kernel syscall calling convention to
1600 disambiguate both ABIs and allow for backward compatibility support
1601 (selected with CONFIG_OABI_COMPAT).
1602
1603 To use this you need GCC version 4.0.0 or later.
1604
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001605config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001606 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001607 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001608 help
1609 This option preserves the old syscall interface along with the
1610 new (ARM EABI) one. It also provides a compatibility layer to
1611 intercept syscalls that have structure arguments which layout
1612 in memory differs between the legacy ABI and the new ARM EABI
1613 (only for non "thumb" binaries). This option adds a tiny
1614 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001615
1616 The seccomp filter system will not be available when this is
1617 selected, since there is no way yet to sensibly distinguish
1618 between calling conventions during filtering.
1619
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001620 If you know you'll be using only pure EABI user space then you
1621 can say N here. If this option is not selected and you attempt
1622 to execute a legacy ABI binary then the result will be
1623 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001624 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001625
Mel Gormaneb335752009-05-13 17:34:48 +01001626config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001627 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001628
Russell King05944d72006-11-30 20:43:51 +00001629config ARCH_SPARSEMEM_ENABLE
1630 bool
1631
Russell King07a2f732008-10-01 21:39:58 +01001632config ARCH_SPARSEMEM_DEFAULT
1633 def_bool ARCH_SPARSEMEM_ENABLE
1634
Russell King05944d72006-11-30 20:43:51 +00001635config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001636 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001637
Will Deacon7b7bf492011-05-19 13:21:14 +01001638config HAVE_ARCH_PFN_VALID
1639 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1640
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001641config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001642 def_bool y
1643 depends on ARM_LPAE
1644
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001645config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001646 bool "High Memory Support"
1647 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001648 help
1649 The address space of ARM processors is only 4 Gigabytes large
1650 and it has to accommodate user address space, kernel address
1651 space as well as some memory mapped IO. That means that, if you
1652 have a large amount of physical memory and/or IO, not all of the
1653 memory can be "permanently mapped" by the kernel. The physical
1654 memory that is not permanently mapped is called "high memory".
1655
1656 Depending on the selected kernel/user memory split, minimum
1657 vmalloc space and actual amount of RAM, you may not need this
1658 option which should result in a slightly faster kernel.
1659
1660 If unsure, say n.
1661
Russell King65cec8e2009-08-17 20:02:06 +01001662config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001663 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001664 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001665 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001666 help
1667 The VM uses one page of physical memory for each page table.
1668 For systems with a lot of processes, this can use a lot of
1669 precious low memory, eventually leading to low memory being
1670 consumed by page tables. Setting this option will allow
1671 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001672
Russell Kinga5e090a2015-08-19 20:40:41 +01001673config CPU_SW_DOMAIN_PAN
1674 bool "Enable use of CPU domains to implement privileged no-access"
1675 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001676 default y
1677 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001678 Increase kernel security by ensuring that normal kernel accesses
1679 are unable to access userspace addresses. This can help prevent
1680 use-after-free bugs becoming an exploitable privilege escalation
1681 by ensuring that magic values (such as LIST_POISON) will always
1682 fault when dereferenced.
1683
1684 CPUs with low-vector mappings use a best-efforts implementation.
1685 Their lower 1MB needs to remain accessible for the vectors, but
1686 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001689 def_bool y
1690 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001691
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001692config SYS_SUPPORTS_HUGETLBFS
1693 def_bool y
1694 depends on ARM_LPAE
1695
Catalin Marinas8d962502012-07-25 14:39:26 +01001696config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1697 def_bool y
1698 depends on ARM_LPAE
1699
Steven Capper4bfab202013-07-26 14:58:22 +01001700config ARCH_WANT_GENERAL_HUGETLB
1701 def_bool y
1702
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001703config ARM_MODULE_PLTS
1704 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1705 depends on MODULES
1706 help
1707 Allocate PLTs when loading modules so that jumps and calls whose
1708 targets are too far away for their relative offsets to be encoded
1709 in the instructions themselves can be bounced via veneers in the
1710 module's PLT. This allows modules to be allocated in the generic
1711 vmalloc area after the dedicated module memory area has been
1712 exhausted. The modules will use slightly more memory, but after
1713 rounding up to page size, the actual memory footprint is usually
1714 the same.
1715
1716 Say y if you are getting out of memory errors while loading modules
1717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718source "mm/Kconfig"
1719
Magnus Dammc1b2d972010-07-05 10:00:11 +01001720config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001721 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001722 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001723 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001724 default "11"
1725 help
1726 The kernel memory allocator divides physically contiguous memory
1727 blocks into "zones", where each zone is a power of two number of
1728 pages. This option selects the largest power of two that the kernel
1729 keeps in the memory allocator. If you need to allocate very large
1730 blocks of physically contiguous memory, then you may need to
1731 increase this value.
1732
1733 This config option is actually maximum order plus one. For example,
1734 a value of 11 means that the largest free memory block is 2^10 pages.
1735
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736config ALIGNMENT_TRAP
1737 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001738 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001740 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001742 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1744 address divisible by 4. On 32-bit ARM processors, these non-aligned
1745 fetch/store instructions will be emulated in software if you say
1746 here, which has a severe performance impact. This is necessary for
1747 correct operation of some network protocols. With an IP-only
1748 configuration it is safe to say N, otherwise say Y.
1749
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001750config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001751 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1752 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001753 default y if CPU_FEROCEON
1754 help
1755 Implement faster copy_to_user and clear_user methods for CPU
1756 cores where a 8-word STM instruction give significantly higher
1757 memory write throughput than a sequence of individual 32bit stores.
1758
1759 A possible side effect is a slight increase in scheduling latency
1760 between threads sharing the same address space if they invoke
1761 such copy operations with large buffers.
1762
1763 However, if the CPU data cache is using a write-allocate mode,
1764 this option is unlikely to provide any performance gain.
1765
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001766config SECCOMP
1767 bool
1768 prompt "Enable seccomp to safely compute untrusted bytecode"
1769 ---help---
1770 This kernel feature is useful for number crunching applications
1771 that may need to compute untrusted bytecode during their
1772 execution. By using pipes or other transports made available to
1773 the process as file descriptors supporting the read/write
1774 syscalls, it's possible to isolate those applications in
1775 their own address space using seccomp. Once seccomp is
1776 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1777 and the task is only allowed to execute a few safe syscalls
1778 defined by each seccomp mode.
1779
Stefano Stabellini06e62952013-10-15 15:47:14 +00001780config SWIOTLB
1781 def_bool y
1782
1783config IOMMU_HELPER
1784 def_bool SWIOTLB
1785
Stefano Stabellini02c24332015-11-23 10:32:57 +00001786config PARAVIRT
1787 bool "Enable paravirtualization code"
1788 help
1789 This changes the kernel so it can modify itself when it is run
1790 under a hypervisor, potentially improving performance significantly
1791 over full virtualization.
1792
1793config PARAVIRT_TIME_ACCOUNTING
1794 bool "Paravirtual steal time accounting"
1795 select PARAVIRT
1796 default n
1797 help
1798 Select this option to enable fine granularity task steal time
1799 accounting. Time spent executing other tasks in parallel with
1800 the current vCPU is discounted from the vCPU power. To account for
1801 that, there can be a small performance impact.
1802
1803 If in doubt, say N here.
1804
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001805config XEN_DOM0
1806 def_bool y
1807 depends on XEN
1808
1809config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001810 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001811 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001812 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001813 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001814 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001815 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001816 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001817 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001818 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001819 help
1820 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1821
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822endmenu
1823
1824menu "Boot options"
1825
Grant Likely9eb8f672011-04-28 14:27:20 -06001826config USE_OF
1827 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001828 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001829 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001830 help
1831 Include support for flattened device tree machine descriptions.
1832
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001833config ATAGS
1834 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1835 default y
1836 help
1837 This is the traditional way of passing data to the kernel at boot
1838 time. If you are solely relying on the flattened device tree (or
1839 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1840 to remove ATAGS support from your kernel binary. If unsure,
1841 leave this to y.
1842
1843config DEPRECATED_PARAM_STRUCT
1844 bool "Provide old way to pass kernel parameters"
1845 depends on ATAGS
1846 help
1847 This was deprecated in 2001 and announced to live on for 5 years.
1848 Some old boot loaders still use this way.
1849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850# Compressed boot loader in ROM. Yes, we really want to ask about
1851# TEXT and BSS so we preserve their values in the config files.
1852config ZBOOT_ROM_TEXT
1853 hex "Compressed ROM boot loader base address"
1854 default "0"
1855 help
1856 The physical address at which the ROM-able zImage is to be
1857 placed in the target. Platforms which normally make use of
1858 ROM-able zImage formats normally set this to a suitable
1859 value in their defconfig file.
1860
1861 If ZBOOT_ROM is not enabled, this has no effect.
1862
1863config ZBOOT_ROM_BSS
1864 hex "Compressed ROM boot loader BSS address"
1865 default "0"
1866 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001867 The base address of an area of read/write memory in the target
1868 for the ROM-able zImage which must be available while the
1869 decompressor is running. It must be large enough to hold the
1870 entire decompressed kernel plus an additional 128 KiB.
1871 Platforms which normally make use of ROM-able zImage formats
1872 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
1874 If ZBOOT_ROM is not enabled, this has no effect.
1875
1876config ZBOOT_ROM
1877 bool "Compressed boot loader in ROM/flash"
1878 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001879 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 help
1881 Say Y here if you intend to execute your compressed kernel image
1882 (zImage) directly from ROM or flash. If unsure, say N.
1883
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001884config ARM_APPENDED_DTB
1885 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001886 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001887 help
1888 With this option, the boot code will look for a device tree binary
1889 (DTB) appended to zImage
1890 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1891
1892 This is meant as a backward compatibility convenience for those
1893 systems with a bootloader that can't be upgraded to accommodate
1894 the documented boot protocol using a device tree.
1895
1896 Beware that there is very little in terms of protection against
1897 this option being confused by leftover garbage in memory that might
1898 look like a DTB header after a reboot if no actual DTB is appended
1899 to zImage. Do not leave this option active in a production kernel
1900 if you don't intend to always append a DTB. Proper passing of the
1901 location into r2 of a bootloader provided DTB is always preferable
1902 to this option.
1903
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001904config ARM_ATAG_DTB_COMPAT
1905 bool "Supplement the appended DTB with traditional ATAG information"
1906 depends on ARM_APPENDED_DTB
1907 help
1908 Some old bootloaders can't be updated to a DTB capable one, yet
1909 they provide ATAGs with memory configuration, the ramdisk address,
1910 the kernel cmdline string, etc. Such information is dynamically
1911 provided by the bootloader and can't always be stored in a static
1912 DTB. To allow a device tree enabled kernel to be used with such
1913 bootloaders, this option allows zImage to extract the information
1914 from the ATAG list and store it at run time into the appended DTB.
1915
Genoud Richardd0f34a12012-06-26 16:37:59 +01001916choice
1917 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1918 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1919
1920config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1921 bool "Use bootloader kernel arguments if available"
1922 help
1923 Uses the command-line options passed by the boot loader instead of
1924 the device tree bootargs property. If the boot loader doesn't provide
1925 any, the device tree bootargs property will be used.
1926
1927config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1928 bool "Extend with bootloader kernel arguments"
1929 help
1930 The command-line arguments provided by the boot loader will be
1931 appended to the the device tree bootargs property.
1932
1933endchoice
1934
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935config CMDLINE
1936 string "Default kernel command string"
1937 default ""
1938 help
1939 On some architectures (EBSA110 and CATS), there is currently no way
1940 for the boot loader to pass arguments to the kernel. For these
1941 architectures, you should supply some command-line options at build
1942 time by entering them here. As a minimum, you should specify the
1943 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1944
Victor Boivie4394c122011-05-04 17:07:55 +01001945choice
1946 prompt "Kernel command line type" if CMDLINE != ""
1947 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001948 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001949
1950config CMDLINE_FROM_BOOTLOADER
1951 bool "Use bootloader kernel arguments if available"
1952 help
1953 Uses the command-line options passed by the boot loader. If
1954 the boot loader doesn't provide any, the default kernel command
1955 string provided in CMDLINE will be used.
1956
1957config CMDLINE_EXTEND
1958 bool "Extend bootloader kernel arguments"
1959 help
1960 The command-line arguments provided by the boot loader will be
1961 appended to the default kernel command string.
1962
Alexander Holler92d20402010-02-16 19:04:53 +01001963config CMDLINE_FORCE
1964 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001965 help
1966 Always use the default kernel command string, even if the boot
1967 loader passes other arguments to the kernel.
1968 This is useful if you cannot or don't want to change the
1969 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001970endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001971
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972config XIP_KERNEL
1973 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001974 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 help
1976 Execute-In-Place allows the kernel to run from non-volatile storage
1977 directly addressable by the CPU, such as NOR flash. This saves RAM
1978 space since the text section of the kernel is not loaded from flash
1979 to RAM. Read-write sections, such as the data section and stack,
1980 are still copied to RAM. The XIP kernel is not compressed since
1981 it has to run directly from flash, so it will take more space to
1982 store it. The flash address used to link the kernel object files,
1983 and for storing it, is configuration dependent. Therefore, if you
1984 say Y here, you must know the proper physical address where to
1985 store the kernel image depending on your own flash memory usage.
1986
1987 Also note that the make target becomes "make xipImage" rather than
1988 "make zImage" or "make Image". The final kernel binary to put in
1989 ROM memory will be arch/arm/boot/xipImage.
1990
1991 If unsure, say N.
1992
1993config XIP_PHYS_ADDR
1994 hex "XIP Kernel Physical Location"
1995 depends on XIP_KERNEL
1996 default "0x00080000"
1997 help
1998 This is the physical address in your flash memory the kernel will
1999 be linked for and stored to. This address is dependent on your
2000 own flash usage.
2001
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04002002config XIP_DEFLATED_DATA
2003 bool "Store kernel .data section compressed in ROM"
2004 depends on XIP_KERNEL
2005 select ZLIB_INFLATE
2006 help
2007 Before the kernel is actually executed, its .data section has to be
2008 copied to RAM from ROM. This option allows for storing that data
2009 in compressed form and decompressed to RAM rather than merely being
2010 copied, saving some precious ROM space. A possible drawback is a
2011 slightly longer boot delay.
2012
Richard Purdiec587e4a2007-02-06 21:29:00 +01002013config KEXEC
2014 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002015 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002016 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002017 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002018 help
2019 kexec is a system call that implements the ability to shutdown your
2020 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002021 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002022 you can start any kernel with it, not just Linux.
2023
2024 It is an ongoing process to be certain the hardware in a machine
2025 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002026 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002027
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002028config ATAGS_PROC
2029 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002030 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002031 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002032 help
2033 Should the atags used to boot the kernel be exported in an "atags"
2034 file in procfs. Useful with kexec.
2035
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002036config CRASH_DUMP
2037 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002038 help
2039 Generate crash dump after being started by kexec. This should
2040 be normally only set in special crash dump kernels which are
2041 loaded in the main kernel with kexec-tools into a specially
2042 reserved region and then later executed after a crash by
2043 kdump/kexec. The crash dump kernel must be compiled to a
2044 memory address not used by the main kernel
2045
2046 For more details see Documentation/kdump/kdump.txt
2047
Eric Miaoe69edc792010-07-05 15:56:50 +02002048config AUTO_ZRELADDR
2049 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002050 help
2051 ZRELADDR is the physical address where the decompressed kernel
2052 image will be placed. If AUTO_ZRELADDR is selected, the address
2053 will be determined at run-time by masking the current IP with
2054 0xf8000000. This assumes the zImage being placed in the first 128MB
2055 from start of memory.
2056
Roy Franz81a0bc32015-09-23 20:17:54 -07002057config EFI_STUB
2058 bool
2059
2060config EFI
2061 bool "UEFI runtime support"
2062 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2063 select UCS2_STRING
2064 select EFI_PARAMS_FROM_FDT
2065 select EFI_STUB
2066 select EFI_ARMSTUB
2067 select EFI_RUNTIME_WRAPPERS
2068 ---help---
2069 This option provides support for runtime services provided
2070 by UEFI firmware (such as non-volatile variables, realtime
2071 clock, and platform reset). A UEFI stub is also provided to
2072 allow the kernel to be booted as an EFI application. This
2073 is only useful for kernels that may run on systems that have
2074 UEFI firmware.
2075
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002076config DMI
2077 bool "Enable support for SMBIOS (DMI) tables"
2078 depends on EFI
2079 default y
2080 help
2081 This enables SMBIOS/DMI feature for systems.
2082
2083 This option is only useful on systems that have UEFI firmware.
2084 However, even with this option, the resultant kernel should
2085 continue to boot on existing non-UEFI platforms.
2086
2087 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2088 i.e., the the practice of identifying the platform via DMI to
2089 decide whether certain workarounds for buggy hardware and/or
2090 firmware need to be enabled. This would require the DMI subsystem
2091 to be enabled much earlier than we do on ARM, which is non-trivial.
2092
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093endmenu
2094
Russell Kingac9d7ef2008-08-18 17:26:00 +01002095menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
Russell Kingac9d7ef2008-08-18 17:26:00 +01002099source "drivers/cpuidle/Kconfig"
2100
2101endmenu
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103menu "Floating point emulation"
2104
2105comment "At least one emulation must be selected"
2106
2107config FPE_NWFPE
2108 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002109 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 ---help---
2111 Say Y to include the NWFPE floating point emulator in the kernel.
2112 This is necessary to run most binaries. Linux does not currently
2113 support floating point hardware so you need to say Y here even if
2114 your machine has an FPA or floating point co-processor podule.
2115
2116 You may say N here if you are going to load the Acorn FPEmulator
2117 early in the bootup.
2118
2119config FPE_NWFPE_XP
2120 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002121 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 help
2123 Say Y to include 80-bit support in the kernel floating-point
2124 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2125 Note that gcc does not generate 80-bit operations by default,
2126 so in most cases this option only enlarges the size of the
2127 floating point emulator without any good reason.
2128
2129 You almost surely want to say N here.
2130
2131config FPE_FASTFPE
2132 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002133 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 ---help---
2135 Say Y here to include the FAST floating point emulator in the kernel.
2136 This is an experimental much faster emulator which now also has full
2137 precision for the mantissa. It does not support any exceptions.
2138 It is very simple, and approximately 3-6 times faster than NWFPE.
2139
2140 It should be sufficient for most programs. It may be not suitable
2141 for scientific calculations, but you have to check this for yourself.
2142 If you do not feel you need a faster FP emulation you should better
2143 choose NWFPE.
2144
2145config VFP
2146 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002147 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 help
2149 Say Y to include VFP support code in the kernel. This is needed
2150 if your hardware includes a VFP unit.
2151
2152 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2153 release notes and additional status information.
2154
2155 Say N if your target does not have VFP hardware.
2156
Catalin Marinas25ebee02007-09-25 15:22:24 +01002157config VFPv3
2158 bool
2159 depends on VFP
2160 default y if CPU_V7
2161
Catalin Marinasb5872db2008-01-10 19:16:17 +01002162config NEON
2163 bool "Advanced SIMD (NEON) Extension support"
2164 depends on VFPv3 && CPU_V7
2165 help
2166 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2167 Extension.
2168
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002169config KERNEL_MODE_NEON
2170 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002171 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002172 help
2173 Say Y to include support for NEON in kernel mode.
2174
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175endmenu
2176
2177menu "Userspace binary formats"
2178
2179source "fs/Kconfig.binfmt"
2180
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181endmenu
2182
2183menu "Power management options"
2184
Russell Kingeceab4a2005-11-15 11:31:41 +00002185source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
Johannes Bergf4cb5702007-12-08 02:14:00 +01002187config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002188 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002189 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002190 def_bool y
2191
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002192config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002193 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002194 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002195
Sebastian Capella603fb422014-03-25 01:20:29 +01002196config ARCH_HIBERNATION_POSSIBLE
2197 bool
2198 depends on MMU
2199 default y if ARCH_SUSPEND_POSSIBLE
2200
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201endmenu
2202
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002203source "net/Kconfig"
2204
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002205source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
Kumar Gala916f7432015-02-26 15:49:09 -06002207source "drivers/firmware/Kconfig"
2208
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209source "fs/Kconfig"
2210
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211source "arch/arm/Kconfig.debug"
2212
2213source "security/Kconfig"
2214
2215source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002216if CRYPTO
2217source "arch/arm/crypto/Kconfig"
2218endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219
2220source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002221
2222source "arch/arm/kvm/Kconfig"