blob: 61a0cb15067ea653eaa9631fe64276385e3de064 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Florian Fainellie377cd82017-01-15 03:59:00 +01005 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Daniel Borkmannd2852a22017-02-21 16:09:33 +01008 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -08009 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
10 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010012 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040014 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080015 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
16 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020017 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010018 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010019 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010021 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010022 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010024 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Vladimir Murzin1c51c422017-05-24 11:24:30 +010025 select DMA_NOOP_OPS if !MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020026 select EDAC_SUPPORT
27 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070028 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010029 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010030 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010031 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010032 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020033 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010034 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select GENERIC_IRQ_PROBE
36 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010037 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010038 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070039 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010040 select GENERIC_SMP_IDLE_THREAD
41 select GENERIC_STRNCPY_FROM_USER
42 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010043 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010044 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090045 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010046 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010047 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
48 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080049 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010050 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010051 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010052 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020053 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010054 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010055 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select HAVE_C_RECORDMCOUNT
57 select HAVE_DEBUG_KMEMLEAK
58 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010060 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010061 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010062 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070063 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
65 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
66 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020067 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010068 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
70 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010071 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070073 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_KERNEL_LZMA
75 select HAVE_KERNEL_LZO
76 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010077 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080078 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010080 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070081 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010082 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080083 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010084 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010085 select HAVE_PERF_REGS
86 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070087 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010088 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010089 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070090 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070091 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010092 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010093 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040094 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010095 select OF_EARLY_FLATTREE if OF
96 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010097 select OLD_SIGACTION
98 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010099 select PERF_USE_VMALLOC
100 select RTC_LIB
101 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100102 # Above selects are sorted alphabetically; please add new ones
103 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 help
105 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000106 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000108 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 Europe. There is an ARM Linux project with a web page at
110 <http://www.arm.linux.org.uk/>.
111
Russell King74facff2011-06-02 11:16:22 +0100112config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700113 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100114 bool
115
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200116config NEED_SG_DMA_LENGTH
117 bool
118
119config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200120 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100121 select ARM_HAS_SG_CHAIN
122 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200123
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900124if ARM_DMA_USE_IOMMU
125
126config ARM_DMA_IOMMU_ALIGNMENT
127 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
128 range 4 9
129 default 8
130 help
131 DMA mapping framework by default aligns all buffers to the smallest
132 PAGE_SIZE order which is greater than or equal to the requested buffer
133 size. This works well for buffers up to a few hundreds kilobytes, but
134 for larger buffers it just a waste of address space. Drivers which has
135 relatively small addressing window (like 64Mib) might run out of
136 virtual space with just a few allocations.
137
138 With this parameter you can specify the maximum PAGE_SIZE order for
139 DMA IOMMU buffers. Larger buffers will be aligned only to this
140 specified order. The order is expressed as a power of two multiplied
141 by the PAGE_SIZE.
142
143endif
144
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100145config MIGHT_HAVE_PCI
146 bool
147
Ralf Baechle75e71532007-02-09 17:08:58 +0000148config SYS_SUPPORTS_APM_EMULATION
149 bool
150
Linus Walleijbc581772009-09-15 17:30:37 +0100151config HAVE_TCM
152 bool
153 select GENERIC_ALLOCATOR
154
Russell Kinge119bff2010-01-10 17:23:29 +0000155config HAVE_PROC_CPU
156 bool
157
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700158config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000159 bool
Al Viro5ea81762007-02-11 15:41:31 +0000160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161config EISA
162 bool
163 ---help---
164 The Extended Industry Standard Architecture (EISA) bus was
165 developed as an open alternative to the IBM MicroChannel bus.
166
167 The EISA bus provided some of the features of the IBM MicroChannel
168 bus while maintaining backward compatibility with cards made for
169 the older ISA bus. The EISA bus saw limited use between 1988 and
170 1995 when it was made obsolete by the PCI bus.
171
172 Say Y here if you are building a kernel for an EISA-based machine.
173
174 Otherwise, say N.
175
176config SBUS
177 bool
178
Russell Kingf16fb1e2007-04-28 09:59:37 +0100179config STACKTRACE_SUPPORT
180 bool
181 default y
182
183config LOCKDEP_SUPPORT
184 bool
185 default y
186
Russell King7ad1bcb2006-08-27 12:07:02 +0100187config TRACE_IRQFLAGS_SUPPORT
188 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100189 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191config RWSEM_XCHGADD_ALGORITHM
192 bool
Will Deacon8a874112014-05-02 17:06:19 +0100193 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
David Howellsf0d1b0b2006-12-08 02:37:49 -0800195config ARCH_HAS_ILOG2_U32
196 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197
198config ARCH_HAS_ILOG2_U64
199 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800200
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100201config ARCH_HAS_BANDGAP
202 bool
203
Stefan Agnera5f4c562015-08-13 00:01:52 +0100204config FIX_EARLYCON_MEM
205 def_bool y if MMU
206
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800207config GENERIC_HWEIGHT
208 bool
209 default y
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211config GENERIC_CALIBRATE_DELAY
212 bool
213 default y
214
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100215config ARCH_MAY_HAVE_PC_FDC
216 bool
217
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800218config ZONE_DMA
219 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800220
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800221config NEED_DMA_MAP_STATE
222 def_bool y
223
David A. Longc7edc9e2014-03-07 11:23:04 -0500224config ARCH_SUPPORTS_UPROBES
225 def_bool y
226
Rob Herring58af4a22012-03-20 14:33:01 -0500227config ARCH_HAS_DMA_SET_COHERENT_MASK
228 bool
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230config GENERIC_ISA_DMA
231 bool
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233config FIQ
234 bool
235
Rob Herring13a50452012-02-07 09:28:22 -0600236config NEED_RET_TO_USER
237 bool
238
Al Viro034d2f52005-12-19 16:27:59 -0500239config ARCH_MTD_XIP
240 bool
241
Hyok S. Choic760fc12006-03-27 15:18:50 +0100242config VECTORS_BASE
243 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900244 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100245 default DRAM_BASE if REMAP_VECTORS_TO_RAM
246 default 0x00000000
247 help
Russell King19accfd2013-07-04 11:40:32 +0100248 The base address of exception vectors. This must be two pages
249 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100250
Russell Kingdc21af92011-01-04 19:09:43 +0000251config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100252 bool "Patch physical to virtual translations at runtime" if EMBEDDED
253 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100254 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000255 help
Russell King111e9a52011-05-12 10:02:42 +0100256 Patch phys-to-virt and virt-to-phys translation functions at
257 boot and module load time according to the position of the
258 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000259
Russell King111e9a52011-05-12 10:02:42 +0100260 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100261 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000262
Russell Kingc1beced2011-08-10 10:23:45 +0100263 Only disable this option if you know that you do not require
264 this feature (eg, building a kernel for a single machine) and
265 you need to shrink the kernel to the minimal size.
266
Rob Herringc334bc12012-03-04 22:03:33 -0600267config NEED_MACH_IO_H
268 bool
269 help
270 Select this when mach/io.h is required to provide special
271 definitions for this platform. The need for mach/io.h should
272 be avoided when possible.
273
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400274config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400275 bool
Russell King111e9a52011-05-12 10:02:42 +0100276 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400277 Select this when mach/memory.h is required to provide special
278 definitions for this platform. The need for mach/memory.h should
279 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400280
281config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100282 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100283 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100284 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100285 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100286 ARCH_FOOTBRIDGE || \
287 ARCH_INTEGRATOR || \
288 ARCH_IOP13XX || \
289 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200290 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100291 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
292 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700293 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400294 help
295 Please provide the physical address corresponding to the
296 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000297
Simon Glass87e040b2011-08-16 23:44:26 +0100298config GENERIC_BUG
299 def_bool y
300 depends on BUG
301
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700302config PGTABLE_LEVELS
303 int
304 default 3 if ARM_LPAE
305 default 2
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307source "init/Kconfig"
308
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700309source "kernel/Kconfig.freezer"
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311menu "System Type"
312
Hyok S. Choi3c427972009-07-24 12:35:00 +0100313config MMU
314 bool "MMU-based Paged Memory Management Support"
315 default y
316 help
317 Select if you want MMU-based virtualised addressing space
318 support by paged memory management. If unsure, say 'Y'.
319
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800320config ARCH_MMAP_RND_BITS_MIN
321 default 8
322
323config ARCH_MMAP_RND_BITS_MAX
324 default 14 if PAGE_OFFSET=0x40000000
325 default 15 if PAGE_OFFSET=0x80000000
326 default 16
327
Russell Kingccf50e22010-03-15 19:03:06 +0000328#
329# The "ARM system type" choice list is ordered alphabetically by option
330# text. Please add new entries in the option alphabetic order.
331#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332choice
333 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100334 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100335 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Rob Herring387798b2012-09-06 13:41:12 -0500337config ARCH_MULTIPLATFORM
338 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100339 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700340 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500341 select ARM_PATCH_PHYS_VIRT
342 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200343 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600344 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600345 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100346 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500347 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530348 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600349 select SPARSE_IRQ
350 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600351
Stefan Agner9c77bc42015-05-20 00:03:51 +0200352config ARM_SINGLE_ARMV7M
353 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
354 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200355 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200356 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200357 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200358 select COMMON_CLK
359 select CPU_V7M
360 select GENERIC_CLOCKEVENTS
361 select NO_IOPORT_MAP
362 select SPARSE_IRQ
363 select USE_OF
364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365config ARCH_EBSA110
366 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100367 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000368 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100369 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600370 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400371 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700372 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 help
374 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000375 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 Ethernet interface, two PCMCIA sockets, two serial ports and a
377 parallel port.
378
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000379config ARCH_EP93XX
380 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100381 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000382 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100383 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000384 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700385 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100386 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200387 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100388 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200389 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200390 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000391 help
392 This enables support for the Cirrus EP93xx series of CPUs.
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394config ARCH_FOOTBRIDGE
395 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000396 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000398 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200399 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600400 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400401 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000402 help
403 Support for systems based on the DC21285 companion chip
404 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100406config ARCH_NETX
407 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100408 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100409 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000410 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100411 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000412 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100413 This enables support for systems based on the Hilscher NetX Soc
414
Russell King3b938be2007-05-12 11:25:44 +0100415config ARCH_IOP13XX
416 bool "IOP13xx-based"
417 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100418 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400419 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600420 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100421 select PCI
422 select PLAT_IOP
423 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000424 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100425 help
426 Support for Intel's IOP13XX (XScale) family of processors.
427
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100428config ARCH_IOP32X
429 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100430 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000431 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200432 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200433 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600434 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100435 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100436 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000437 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100438 Support for Intel's 80219 and IOP32X (XScale) family of
439 processors.
440
441config ARCH_IOP33X
442 bool "IOP33x-based"
443 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000444 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200445 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200446 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600447 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100448 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100449 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100450 help
451 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Russell King3b938be2007-05-12 11:25:44 +0100453config ARCH_IXP4XX
454 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100455 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500456 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100457 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100458 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000459 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100460 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100461 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200462 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100463 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600464 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200465 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100466 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100467 help
Russell King3b938be2007-05-12 11:25:44 +0100468 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100469
Saeed Bisharaedabd382009-08-06 15:12:43 +0300470config ARCH_DOVE
471 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100472 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300473 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200474 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100475 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100476 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100477 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100478 select PINCTRL
479 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200480 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100481 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000482 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300483 help
484 Support for the Marvell Dove SoC 88AP510
485
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100486config ARCH_KS8695
487 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200488 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100489 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200490 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200491 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100492 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100493 help
494 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
495 System-on-Chip devices.
496
Russell King788c9702009-04-26 14:21:59 +0100497config ARCH_W90X900
498 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100499 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100500 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100501 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100502 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200503 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200504 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100505 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
506 At present, the w90x900 has been renamed nuc900, regarding
507 the ARM series product line, you can login the following
508 link address to know more.
509
510 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
511 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400512
Russell King93e22562012-10-12 14:20:52 +0100513config ARCH_LPC32XX
514 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100515 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000516 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200517 select CLKSRC_LPC32XX
518 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100519 select CPU_ARM926T
520 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200521 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300522 select MULTI_IRQ_HANDLER
523 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100524 select USE_OF
525 help
526 Support for the NXP LPC32XX family of processors
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700529 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100530 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100531 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100532 select ARM_CPU_SUSPEND if PM
533 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100534 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100535 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200536 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100537 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200538 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100539 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100540 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800541 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200542 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100543 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100544 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100545 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800546 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800547 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000548 help
eric miao2c8086a2007-09-11 19:13:17 -0700549 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
551config ARCH_RPC
552 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100553 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100555 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100556 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000557 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100558 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100559 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200560 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100561 select HAVE_PATA_PLATFORM
562 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600563 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400564 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700565 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 help
567 On the Acorn Risc-PC, Linux can support the internal IDE disk and
568 CD-ROM interface, serial and parallel port, and the floppy drive.
569
570config ARCH_SA1100
571 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100572 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100573 select ARCH_SPARSEMEM_ENABLE
574 select CLKDEV_LOOKUP
575 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200576 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200577 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100578 select CPU_FREQ
579 select CPU_SA1100
580 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200581 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200582 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100583 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100584 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100585 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400586 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100587 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000588 help
589 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900591config ARCH_S3C24XX
592 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100593 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100594 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200595 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800596 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900597 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200598 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900599 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900600 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100601 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900602 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600603 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900604 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900606 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
607 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
608 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
609 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900610
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100611config ARCH_DAVINCI
612 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100613 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100614 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100615 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700616 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100617 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100618 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200619 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100620 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530621 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100622 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100623 help
624 Support for TI's DaVinci platform.
625
Tony Lindgrena0694862013-01-11 11:24:20 -0800626config ARCH_OMAP1
627 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600628 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100629 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800630 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200631 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100632 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100633 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800634 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200635 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800636 select HAVE_IDE
637 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700638 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800639 select NEED_MACH_IO_H if PCCARD
640 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700641 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100642 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800643 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645endchoice
646
Rob Herring387798b2012-09-06 13:41:12 -0500647menu "Multiple platform selection"
648 depends on ARCH_MULTIPLATFORM
649
650comment "CPU Core family selection"
651
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100652config ARCH_MULTI_V4
653 bool "ARMv4 based platforms (FA526)"
654 depends on !ARCH_MULTI_V6_V7
655 select ARCH_MULTI_V4_V5
656 select CPU_FA526
657
Rob Herring387798b2012-09-06 13:41:12 -0500658config ARCH_MULTI_V4T
659 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500660 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100661 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200662 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
663 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
664 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500665
666config ARCH_MULTI_V5
667 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500668 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100669 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100670 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200671 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
672 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500673
674config ARCH_MULTI_V4_V5
675 bool
676
677config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800678 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500679 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600680 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500681
682config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800683 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500684 default y
685 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100686 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600687 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500688
689config ARCH_MULTI_V6_V7
690 bool
Rob Herring9352b052014-01-31 15:36:10 -0600691 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500692
693config ARCH_MULTI_CPU_AUTO
694 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
695 select ARCH_MULTI_V5
696
697endmenu
698
Rob Herring05e2a3d2013-12-05 10:04:54 -0600699config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900700 bool "Dummy Virtual Machine"
701 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600702 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600703 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500704 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100705 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000706 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600707 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600708 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600709
Russell Kingccf50e22010-03-15 19:03:06 +0000710#
711# This is sorted alphabetically by mach-* pathname. However, plat-*
712# Kconfigs may be included either alphabetically (according to the
713# plat- suffix) or along side the corresponding mach-* source.
714#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200715source "arch/arm/mach-mvebu/Kconfig"
716
Andreas Färber6bb85362017-02-15 11:03:22 +0100717source "arch/arm/mach-actions/Kconfig"
718
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200719source "arch/arm/mach-alpine/Kconfig"
720
Lars Persson590b4602016-02-11 17:06:19 +0100721source "arch/arm/mach-artpec/Kconfig"
722
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100723source "arch/arm/mach-asm9260/Kconfig"
724
Russell King95b8f202010-01-14 11:43:54 +0000725source "arch/arm/mach-at91/Kconfig"
726
Anders Berg1d22924e2014-05-23 11:08:35 +0200727source "arch/arm/mach-axxia/Kconfig"
728
Christian Daudt8ac49e02012-11-19 09:46:10 -0800729source "arch/arm/mach-bcm/Kconfig"
730
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200731source "arch/arm/mach-berlin/Kconfig"
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733source "arch/arm/mach-clps711x/Kconfig"
734
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300735source "arch/arm/mach-cns3xxx/Kconfig"
736
Russell King95b8f202010-01-14 11:43:54 +0000737source "arch/arm/mach-davinci/Kconfig"
738
Baruch Siachdf8d7422015-01-14 10:40:30 +0200739source "arch/arm/mach-digicolor/Kconfig"
740
Russell King95b8f202010-01-14 11:43:54 +0000741source "arch/arm/mach-dove/Kconfig"
742
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000743source "arch/arm/mach-ep93xx/Kconfig"
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745source "arch/arm/mach-footbridge/Kconfig"
746
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200747source "arch/arm/mach-gemini/Kconfig"
748
Rob Herring387798b2012-09-06 13:41:12 -0500749source "arch/arm/mach-highbank/Kconfig"
750
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800751source "arch/arm/mach-hisi/Kconfig"
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753source "arch/arm/mach-integrator/Kconfig"
754
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100755source "arch/arm/mach-iop32x/Kconfig"
756
757source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Dan Williams285f5fa2006-12-07 02:59:39 +0100759source "arch/arm/mach-iop13xx/Kconfig"
760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761source "arch/arm/mach-ixp4xx/Kconfig"
762
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400763source "arch/arm/mach-keystone/Kconfig"
764
Russell King95b8f202010-01-14 11:43:54 +0000765source "arch/arm/mach-ks8695/Kconfig"
766
Carlo Caione3b8f5032014-09-10 22:16:59 +0200767source "arch/arm/mach-meson/Kconfig"
768
Jonas Jensen17723fd32013-12-18 13:58:45 +0100769source "arch/arm/mach-moxart/Kconfig"
770
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030771source "arch/arm/mach-aspeed/Kconfig"
772
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200773source "arch/arm/mach-mv78xx0/Kconfig"
774
Shawn Guo3995eb82012-09-13 19:48:07 +0800775source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Matthias Bruggerf682a212014-05-13 01:06:13 +0200777source "arch/arm/mach-mediatek/Kconfig"
778
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800779source "arch/arm/mach-mxs/Kconfig"
780
Russell King95b8f202010-01-14 11:43:54 +0000781source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800782
Russell King95b8f202010-01-14 11:43:54 +0000783source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000784
Daniel Tang9851ca52013-06-11 18:40:17 +1000785source "arch/arm/mach-nspire/Kconfig"
786
Tony Lindgrend48af152005-07-10 19:58:17 +0100787source "arch/arm/plat-omap/Kconfig"
788
789source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Tony Lindgren1dbae812005-11-10 14:26:51 +0000791source "arch/arm/mach-omap2/Kconfig"
792
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400793source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400794
Rob Herring387798b2012-09-06 13:41:12 -0500795source "arch/arm/mach-picoxcell/Kconfig"
796
Russell King95b8f202010-01-14 11:43:54 +0000797source "arch/arm/mach-pxa/Kconfig"
798source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Russell King95b8f202010-01-14 11:43:54 +0000800source "arch/arm/mach-mmp/Kconfig"
801
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100802source "arch/arm/mach-oxnas/Kconfig"
803
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600804source "arch/arm/mach-qcom/Kconfig"
805
Russell King95b8f202010-01-14 11:43:54 +0000806source "arch/arm/mach-realview/Kconfig"
807
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200808source "arch/arm/mach-rockchip/Kconfig"
809
Russell King95b8f202010-01-14 11:43:54 +0000810source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300811
Rob Herring387798b2012-09-06 13:41:12 -0500812source "arch/arm/mach-socfpga/Kconfig"
813
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100814source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100815
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100816source "arch/arm/mach-sti/Kconfig"
817
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100818source "arch/arm/mach-stm32/Kconfig"
819
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900820source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Ben Dooks431107e2010-01-26 10:11:04 +0900822source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100823
Kukjin Kim170f4e42010-02-24 16:40:44 +0900824source "arch/arm/mach-s5pv210/Kconfig"
825
Kukjin Kim83014572011-11-06 13:54:56 +0900826source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500827source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900828
Russell King882d01f2010-03-02 23:40:15 +0000829source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Maxime Ripard3b526342012-11-08 12:40:16 +0100831source "arch/arm/mach-sunxi/Kconfig"
832
Barry Song156a0992012-08-23 13:41:58 +0800833source "arch/arm/mach-prima2/Kconfig"
834
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100835source "arch/arm/mach-tango/Kconfig"
836
Erik Gillingc5f80062010-01-21 16:53:02 -0800837source "arch/arm/mach-tegra/Kconfig"
838
Russell King95b8f202010-01-14 11:43:54 +0000839source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900841source "arch/arm/mach-uniphier/Kconfig"
842
Russell King95b8f202010-01-14 11:43:54 +0000843source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
845source "arch/arm/mach-versatile/Kconfig"
846
Russell Kingceade892010-02-11 21:44:53 +0000847source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000848source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000849
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300850source "arch/arm/mach-vt8500/Kconfig"
851
wanzongshun7ec80dd2008-12-03 03:55:38 +0100852source "arch/arm/mach-w90x900/Kconfig"
853
Jun Nieacede512015-04-28 17:18:05 +0800854source "arch/arm/mach-zx/Kconfig"
855
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600856source "arch/arm/mach-zynq/Kconfig"
857
Stefan Agner499f1642015-05-21 00:35:44 +0200858# ARMv7-M architecture
859config ARCH_EFM32
860 bool "Energy Micro efm32"
861 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200862 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200863 help
864 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
865 processors.
866
867config ARCH_LPC18XX
868 bool "NXP LPC18xx/LPC43xx"
869 depends on ARM_SINGLE_ARMV7M
870 select ARCH_HAS_RESET_CONTROLLER
871 select ARM_AMBA
872 select CLKSRC_LPC32XX
873 select PINCTRL
874 help
875 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
876 high performance microcontrollers.
877
Vladimir Murzin18471192016-04-25 09:49:13 +0100878config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300879 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100880 depends on ARM_SINGLE_ARMV7M
881 select ARM_AMBA
882 select CLKSRC_MPS2
883 help
884 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
885 with a range of available cores like Cortex-M3/M4/M7.
886
887 Please, note that depends which Application Note is used memory map
888 for the platform may vary, so adjustment of RAM base might be needed.
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890# Definitions to make life easier
891config ARCH_ACORN
892 bool
893
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100894config PLAT_IOP
895 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700896 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100897
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400898config PLAT_ORION
899 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100900 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100901 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100902 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200903 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400904
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200905config PLAT_ORION_LEGACY
906 bool
907 select PLAT_ORION
908
Eric Miaobd5ce432009-01-20 12:06:01 +0800909config PLAT_PXA
910 bool
911
Russell Kingf4b8b312010-01-14 12:48:06 +0000912config PLAT_VERSATILE
913 bool
914
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900915source "arch/arm/firmware/Kconfig"
916
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917source arch/arm/mm/Kconfig
918
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100919config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100920 bool "Enable iWMMXt support"
921 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
922 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100923 help
924 Enable support for iWMMXt context switching at run time if
925 running on a CPU that supports it.
926
eric miao52108642010-12-13 09:42:34 +0100927config MULTI_IRQ_HANDLER
928 bool
929 help
930 Allow each machine to specify it's own IRQ handler at run time.
931
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100932if !MMU
933source "arch/arm/Kconfig-nommu"
934endif
935
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100936config PJ4B_ERRATA_4742
937 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
938 depends on CPU_PJ4B && MACH_ARMADA_370
939 default y
940 help
941 When coming out of either a Wait for Interrupt (WFI) or a Wait for
942 Event (WFE) IDLE states, a specific timing sensitivity exists between
943 the retiring WFI/WFE instructions and the newly issued subsequent
944 instructions. This sensitivity can result in a CPU hang scenario.
945 Workaround:
946 The software must insert either a Data Synchronization Barrier (DSB)
947 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
948 instruction
949
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100950config ARM_ERRATA_326103
951 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
952 depends on CPU_V6
953 help
954 Executing a SWP instruction to read-only memory does not set bit 11
955 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
956 treat the access as a read, preventing a COW from occurring and
957 causing the faulting task to livelock.
958
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100959config ARM_ERRATA_411920
960 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000961 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100962 help
963 Invalidation of the Instruction Cache operation can
964 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
965 It does not affect the MPCore. This option enables the ARM Ltd.
966 recommended workaround.
967
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100968config ARM_ERRATA_430973
969 bool "ARM errata: Stale prediction on replaced interworking branch"
970 depends on CPU_V7
971 help
972 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100973 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100974 interworking branch is replaced with another code sequence at the
975 same virtual address, whether due to self-modifying code or virtual
976 to physical address re-mapping, Cortex-A8 does not recover from the
977 stale interworking branch prediction. This results in Cortex-A8
978 executing the new code sequence in the incorrect ARM or Thumb state.
979 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
980 and also flushes the branch target cache at every context switch.
981 Note that setting specific bits in the ACTLR register may not be
982 available in non-secure mode.
983
Catalin Marinas855c5512009-04-30 17:06:15 +0100984config ARM_ERRATA_458693
985 bool "ARM errata: Processor deadlock when a false hazard is created"
986 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100987 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100988 help
989 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
990 erratum. For very specific sequences of memory operations, it is
991 possible for a hazard condition intended for a cache line to instead
992 be incorrectly associated with a different cache line. This false
993 hazard might then cause a processor deadlock. The workaround enables
994 the L1 caching of the NEON accesses and disables the PLD instruction
995 in the ACTLR register. Note that setting specific bits in the ACTLR
996 register may not be available in non-secure mode.
997
Catalin Marinas0516e462009-04-30 17:06:20 +0100998config ARM_ERRATA_460075
999 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1000 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001001 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001002 help
1003 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1004 erratum. Any asynchronous access to the L2 cache may encounter a
1005 situation in which recent store transactions to the L2 cache are lost
1006 and overwritten with stale memory contents from external memory. The
1007 workaround disables the write-allocate mode for the L2 cache via the
1008 ACTLR register. Note that setting specific bits in the ACTLR register
1009 may not be available in non-secure mode.
1010
Will Deacon9f050272010-09-14 09:51:43 +01001011config ARM_ERRATA_742230
1012 bool "ARM errata: DMB operation may be faulty"
1013 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001014 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001015 help
1016 This option enables the workaround for the 742230 Cortex-A9
1017 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1018 between two write operations may not ensure the correct visibility
1019 ordering of the two writes. This workaround sets a specific bit in
1020 the diagnostic register of the Cortex-A9 which causes the DMB
1021 instruction to behave as a DSB, ensuring the correct behaviour of
1022 the two writes.
1023
Will Deacona672e992010-09-14 09:53:02 +01001024config ARM_ERRATA_742231
1025 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1026 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001027 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001028 help
1029 This option enables the workaround for the 742231 Cortex-A9
1030 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1031 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1032 accessing some data located in the same cache line, may get corrupted
1033 data due to bad handling of the address hazard when the line gets
1034 replaced from one of the CPUs at the same time as another CPU is
1035 accessing it. This workaround sets specific bits in the diagnostic
1036 register of the Cortex-A9 which reduces the linefill issuing
1037 capabilities of the processor.
1038
Jon Medhurst69155792013-06-07 10:35:35 +01001039config ARM_ERRATA_643719
1040 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1041 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001042 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001043 help
1044 This option enables the workaround for the 643719 Cortex-A9 (prior to
1045 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1046 register returns zero when it should return one. The workaround
1047 corrects this value, ensuring cache maintenance operations which use
1048 it behave as intended and avoiding data corruption.
1049
Will Deaconcdf357f2010-08-05 11:20:51 +01001050config ARM_ERRATA_720789
1051 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001052 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001053 help
1054 This option enables the workaround for the 720789 Cortex-A9 (prior to
1055 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1056 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1057 As a consequence of this erratum, some TLB entries which should be
1058 invalidated are not, resulting in an incoherency in the system page
1059 tables. The workaround changes the TLB flushing routines to invalidate
1060 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001061
1062config ARM_ERRATA_743622
1063 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1064 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001065 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001066 help
1067 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001068 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001069 optimisation in the Cortex-A9 Store Buffer may lead to data
1070 corruption. This workaround sets a specific bit in the diagnostic
1071 register of the Cortex-A9 which disables the Store Buffer
1072 optimisation, preventing the defect from occurring. This has no
1073 visible impact on the overall performance or power consumption of the
1074 processor.
1075
Will Deacon9a27c272011-02-18 16:36:35 +01001076config ARM_ERRATA_751472
1077 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001078 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001079 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001080 help
1081 This option enables the workaround for the 751472 Cortex-A9 (prior
1082 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1083 completion of a following broadcasted operation if the second
1084 operation is received by a CPU before the ICIALLUIS has completed,
1085 potentially leading to corrupted entries in the cache or TLB.
1086
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001087config ARM_ERRATA_754322
1088 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1089 depends on CPU_V7
1090 help
1091 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1092 r3p*) erratum. A speculative memory access may cause a page table walk
1093 which starts prior to an ASID switch but completes afterwards. This
1094 can populate the micro-TLB with a stale entry which may be hit with
1095 the new ASID. This workaround places two dsb instructions in the mm
1096 switching code so that no page table walks can cross the ASID switch.
1097
Will Deacon5dab26a2011-03-04 12:38:54 +01001098config ARM_ERRATA_754327
1099 bool "ARM errata: no automatic Store Buffer drain"
1100 depends on CPU_V7 && SMP
1101 help
1102 This option enables the workaround for the 754327 Cortex-A9 (prior to
1103 r2p0) erratum. The Store Buffer does not have any automatic draining
1104 mechanism and therefore a livelock may occur if an external agent
1105 continuously polls a memory location waiting to observe an update.
1106 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1107 written polling loops from denying visibility of updates to memory.
1108
Catalin Marinas145e10e2011-08-15 11:04:41 +01001109config ARM_ERRATA_364296
1110 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001111 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001112 help
1113 This options enables the workaround for the 364296 ARM1136
1114 r0p2 erratum (possible cache data corruption with
1115 hit-under-miss enabled). It sets the undocumented bit 31 in
1116 the auxiliary control register and the FI bit in the control
1117 register, thus disabling hit-under-miss without putting the
1118 processor into full low interrupt latency mode. ARM11MPCore
1119 is not affected.
1120
Will Deaconf630c1b2011-09-15 11:45:15 +01001121config ARM_ERRATA_764369
1122 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1123 depends on CPU_V7 && SMP
1124 help
1125 This option enables the workaround for erratum 764369
1126 affecting Cortex-A9 MPCore with two or more processors (all
1127 current revisions). Under certain timing circumstances, a data
1128 cache line maintenance operation by MVA targeting an Inner
1129 Shareable memory region may fail to proceed up to either the
1130 Point of Coherency or to the Point of Unification of the
1131 system. This workaround adds a DSB instruction before the
1132 relevant cache maintenance functions and sets a specific bit
1133 in the diagnostic control register of the SCU.
1134
Simon Horman7253b852012-09-28 02:12:45 +01001135config ARM_ERRATA_775420
1136 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1137 depends on CPU_V7
1138 help
1139 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1140 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1141 operation aborts with MMU exception, it might cause the processor
1142 to deadlock. This workaround puts DSB before executing ISB if
1143 an abort may occur on cache maintenance.
1144
Catalin Marinas93dc6882013-03-26 23:35:04 +01001145config ARM_ERRATA_798181
1146 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1147 depends on CPU_V7 && SMP
1148 help
1149 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1150 adequately shooting down all use of the old entries. This
1151 option enables the Linux kernel workaround for this erratum
1152 which sends an IPI to the CPUs that are running the same ASID
1153 as the one being invalidated.
1154
Will Deacon84b65042013-08-20 17:29:55 +01001155config ARM_ERRATA_773022
1156 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1157 depends on CPU_V7
1158 help
1159 This option enables the workaround for the 773022 Cortex-A15
1160 (up to r0p4) erratum. In certain rare sequences of code, the
1161 loop buffer may deliver incorrect instructions. This
1162 workaround disables the loop buffer to avoid the erratum.
1163
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001164config ARM_ERRATA_818325_852422
1165 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1166 depends on CPU_V7
1167 help
1168 This option enables the workaround for:
1169 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1170 instruction might deadlock. Fixed in r0p1.
1171 - Cortex-A12 852422: Execution of a sequence of instructions might
1172 lead to either a data corruption or a CPU deadlock. Not fixed in
1173 any Cortex-A12 cores yet.
1174 This workaround for all both errata involves setting bit[12] of the
1175 Feature Register. This bit disables an optimisation applied to a
1176 sequence of 2 instructions that use opposing condition codes.
1177
Doug Anderson416bcf22016-04-07 00:26:05 +01001178config ARM_ERRATA_821420
1179 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1180 depends on CPU_V7
1181 help
1182 This option enables the workaround for the 821420 Cortex-A12
1183 (all revs) erratum. In very rare timing conditions, a sequence
1184 of VMOV to Core registers instructions, for which the second
1185 one is in the shadow of a branch or abort, can lead to a
1186 deadlock when the VMOV instructions are issued out-of-order.
1187
Doug Anderson9f6f9352016-04-07 00:27:26 +01001188config ARM_ERRATA_825619
1189 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 825619 Cortex-A12
1193 (all revs) erratum. Within rare timing constraints, executing a
1194 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1195 and Device/Strongly-Ordered loads and stores might cause deadlock
1196
1197config ARM_ERRATA_852421
1198 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1199 depends on CPU_V7
1200 help
1201 This option enables the workaround for the 852421 Cortex-A17
1202 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1203 execution of a DMB ST instruction might fail to properly order
1204 stores from GroupA and stores from GroupB.
1205
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001206config ARM_ERRATA_852423
1207 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1208 depends on CPU_V7
1209 help
1210 This option enables the workaround for:
1211 - Cortex-A17 852423: Execution of a sequence of instructions might
1212 lead to either a data corruption or a CPU deadlock. Not fixed in
1213 any Cortex-A17 cores yet.
1214 This is identical to Cortex-A12 erratum 852422. It is a separate
1215 config option from the A12 erratum due to the way errata are checked
1216 for and handled.
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218endmenu
1219
1220source "arch/arm/common/Kconfig"
1221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222menu "Bus support"
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224config ISA
1225 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 help
1227 Find out whether you have ISA slots on your motherboard. ISA is the
1228 name of a bus system, i.e. the way the CPU talks to the other stuff
1229 inside your box. Other bus systems are PCI, EISA, MicroChannel
1230 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1231 newer boards don't support it. If you have ISA, say Y, otherwise N.
1232
Russell King065909b2006-01-04 15:44:16 +00001233# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234config ISA_DMA
1235 bool
Russell King065909b2006-01-04 15:44:16 +00001236 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Russell King065909b2006-01-04 15:44:16 +00001238# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001239config ISA_DMA_API
1240 bool
Al Viro5cae8412005-05-04 05:39:22 +01001241
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001243 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 help
1245 Find out whether you have a PCI motherboard. PCI is the name of a
1246 bus system, i.e. the way the CPU talks to the other stuff inside
1247 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1248 VESA. If you have PCI, say Y, otherwise N.
1249
Anton Vorontsov52882172010-04-19 13:20:49 +01001250config PCI_DOMAINS
1251 bool
1252 depends on PCI
1253
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001254config PCI_DOMAINS_GENERIC
1255 def_bool PCI_DOMAINS
1256
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001257config PCI_NANOENGINE
1258 bool "BSE nanoEngine PCI support"
1259 depends on SA1100_NANOENGINE
1260 help
1261 Enable PCI on the BSE nanoEngine board.
1262
Matthew Wilcox36e23592007-07-10 10:54:40 -06001263config PCI_SYSCALL
1264 def_bool PCI
1265
Mike Rapoporta0113a92007-11-25 08:55:34 +01001266config PCI_HOST_ITE8152
1267 bool
1268 depends on PCI && MACH_ARMCORE
1269 default y
1270 select DMABOUNCE
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272source "drivers/pci/Kconfig"
1273
1274source "drivers/pcmcia/Kconfig"
1275
1276endmenu
1277
1278menu "Kernel Features"
1279
Dave Martin3b556582011-12-07 15:38:04 +00001280config HAVE_SMP
1281 bool
1282 help
1283 This option should be selected by machines which have an SMP-
1284 capable CPU.
1285
1286 The only effect of this option is to make the SMP-related
1287 options available to the user for configuration.
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001290 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001291 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001292 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001293 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001294 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001295 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 help
1297 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001298 a system with only one CPU, say N. If you have a system with more
1299 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Robert Graffham4a474152014-01-23 15:55:29 -08001301 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001303 you say Y here, the kernel will run on many, but not all,
1304 uniprocessor machines. On a uniprocessor machine, the kernel
1305 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Paul Bolle395cf962011-08-15 02:02:26 +02001307 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001309 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
1311 If you don't know what to do here, say N.
1312
Russell Kingf00ec482010-09-04 10:47:48 +01001313config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001314 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001315 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001316 default y
1317 help
1318 SMP kernels contain instructions which fail on non-SMP processors.
1319 Enabling this option allows the kernel to modify itself to make
1320 these instructions safe. Disabling it allows about 1K of space
1321 savings.
1322
1323 If you don't know what to do here, say Y.
1324
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001325config ARM_CPU_TOPOLOGY
1326 bool "Support cpu topology definition"
1327 depends on SMP && CPU_V7
1328 default y
1329 help
1330 Support ARM cpu topology definition. The MPIDR register defines
1331 affinity between processors which is then used to describe the cpu
1332 topology of an ARM System.
1333
1334config SCHED_MC
1335 bool "Multi-core scheduler support"
1336 depends on ARM_CPU_TOPOLOGY
1337 help
1338 Multi-core scheduler support improves the CPU scheduler's decision
1339 making when dealing with multi-core CPU chips at a cost of slightly
1340 increased overhead in some places. If unsure say N here.
1341
1342config SCHED_SMT
1343 bool "SMT scheduler support"
1344 depends on ARM_CPU_TOPOLOGY
1345 help
1346 Improves the CPU scheduler's decision making when dealing with
1347 MultiThreading at a cost of slightly increased overhead in some
1348 places. If unsure say N here.
1349
Russell Kinga8cbcd92009-05-16 11:51:14 +01001350config HAVE_ARM_SCU
1351 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001352 help
1353 This option enables support for the ARM system coherency unit
1354
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001355config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001356 bool "Architected timer support"
1357 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001358 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001359 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001360 help
1361 This option enables support for the ARM architected timer
1362
Russell Kingf32f4ce2009-05-16 12:14:21 +01001363config HAVE_ARM_TWD
1364 bool
Daniel Lezcanobb0eb052017-05-26 19:34:11 +02001365 select TIMER_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001366 help
1367 This options enables support for the ARM timer and watchdog unit
1368
Nicolas Pitree8db2882012-04-12 02:45:22 -04001369config MCPM
1370 bool "Multi-Cluster Power Management"
1371 depends on CPU_V7 && SMP
1372 help
1373 This option provides the common power management infrastructure
1374 for (multi-)cluster based systems, such as big.LITTLE based
1375 systems.
1376
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001377config MCPM_QUAD_CLUSTER
1378 bool
1379 depends on MCPM
1380 help
1381 To avoid wasting resources unnecessarily, MCPM only supports up
1382 to 2 clusters by default.
1383 Platforms with 3 or 4 clusters that use MCPM must select this
1384 option to allow the additional clusters to be managed.
1385
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001386config BIG_LITTLE
1387 bool "big.LITTLE support (Experimental)"
1388 depends on CPU_V7 && SMP
1389 select MCPM
1390 help
1391 This option enables support selections for the big.LITTLE
1392 system architecture.
1393
1394config BL_SWITCHER
1395 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001396 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001397 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001398 help
1399 The big.LITTLE "switcher" provides the core functionality to
1400 transparently handle transition between a cluster of A15's
1401 and a cluster of A7's in a big.LITTLE system.
1402
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001403config BL_SWITCHER_DUMMY_IF
1404 tristate "Simple big.LITTLE switcher user interface"
1405 depends on BL_SWITCHER && DEBUG_KERNEL
1406 help
1407 This is a simple and dummy char dev interface to control
1408 the big.LITTLE switcher core code. It is meant for
1409 debugging purposes only.
1410
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001411choice
1412 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001413 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001414 default VMSPLIT_3G
1415 help
1416 Select the desired split between kernel and user memory.
1417
1418 If you are not absolutely sure what you are doing, leave this
1419 option alone!
1420
1421 config VMSPLIT_3G
1422 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001423 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001424 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001425 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001426 config VMSPLIT_2G
1427 bool "2G/2G user/kernel split"
1428 config VMSPLIT_1G
1429 bool "1G/3G user/kernel split"
1430endchoice
1431
1432config PAGE_OFFSET
1433 hex
Russell King006fa252014-02-26 19:40:46 +00001434 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001435 default 0x40000000 if VMSPLIT_1G
1436 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001437 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001438 default 0xC0000000
1439
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440config NR_CPUS
1441 int "Maximum number of CPUs (2-32)"
1442 range 2 32
1443 depends on SMP
1444 default "4"
1445
Russell Kinga054a812005-11-02 22:24:33 +00001446config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001447 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001448 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001449 help
1450 Say Y here to experiment with turning CPUs off and on. CPUs
1451 can be controlled through /sys/devices/system/cpu.
1452
Will Deacon2bdd4242012-12-12 19:20:52 +00001453config ARM_PSCI
1454 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001455 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001456 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001457 help
1458 Say Y here if you want Linux to communicate with system firmware
1459 implementing the PSCI specification for CPU-centric power
1460 management operations described in ARM document number ARM DEN
1461 0022A ("Power State Coordination Interface System Software on
1462 ARM processors").
1463
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001464# The GPIO number here must be sorted by descending number. In case of
1465# a multiplatform kernel, we just want the highest value required by the
1466# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001467config ARCH_NR_GPIO
1468 int
Marek Vasut139358b2017-05-09 08:20:03 -05001469 default 2048 if ARCH_SOCFPGA
Gregory Fongb35d2e52015-05-28 19:14:10 -07001470 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1471 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001472 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1473 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001474 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001475 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001476 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001477 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001478 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001479 default 0
1480 help
1481 Maximum number of GPIOs in the system.
1482
1483 If unsure, leave the default value.
1484
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001485source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
Russell Kingc9218b12013-04-27 23:31:10 +01001487config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001488 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001489 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001490 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001491 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001492
1493choice
Russell King47d84682013-09-10 23:47:55 +01001494 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001495 prompt "Timer frequency"
1496
1497config HZ_100
1498 bool "100 Hz"
1499
1500config HZ_200
1501 bool "200 Hz"
1502
1503config HZ_250
1504 bool "250 Hz"
1505
1506config HZ_300
1507 bool "300 Hz"
1508
1509config HZ_500
1510 bool "500 Hz"
1511
1512config HZ_1000
1513 bool "1000 Hz"
1514
1515endchoice
1516
1517config HZ
1518 int
Russell King47d84682013-09-10 23:47:55 +01001519 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001520 default 100 if HZ_100
1521 default 200 if HZ_200
1522 default 250 if HZ_250
1523 default 300 if HZ_300
1524 default 500 if HZ_500
1525 default 1000
1526
1527config SCHED_HRTICK
1528 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001529
Catalin Marinas16c79652009-07-24 12:33:02 +01001530config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001531 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001532 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001533 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001534 select AEABI
1535 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001536 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001537 help
1538 By enabling this option, the kernel will be compiled in
1539 Thumb-2 mode. A compiler/assembler that understand the unified
1540 ARM-Thumb syntax is needed.
1541
1542 If unsure, say N.
1543
Dave Martin6f685c52011-03-03 11:41:12 +01001544config THUMB2_AVOID_R_ARM_THM_JUMP11
1545 bool "Work around buggy Thumb-2 short branch relocations in gas"
1546 depends on THUMB2_KERNEL && MODULES
1547 default y
1548 help
1549 Various binutils versions can resolve Thumb-2 branches to
1550 locally-defined, preemptible global symbols as short-range "b.n"
1551 branch instructions.
1552
1553 This is a problem, because there's no guarantee the final
1554 destination of the symbol, or any candidate locations for a
1555 trampoline, are within range of the branch. For this reason, the
1556 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1557 relocation in modules at all, and it makes little sense to add
1558 support.
1559
1560 The symptom is that the kernel fails with an "unsupported
1561 relocation" error when loading some modules.
1562
1563 Until fixed tools are available, passing
1564 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1565 code which hits this problem, at the cost of a bit of extra runtime
1566 stack usage in some cases.
1567
1568 The problem is described in more detail at:
1569 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1570
1571 Only Thumb-2 kernels are affected.
1572
1573 Unless you are sure your tools don't have this problem, say Y.
1574
Catalin Marinas0becb082009-07-24 12:32:53 +01001575config ARM_ASM_UNIFIED
1576 bool
1577
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001578config ARM_PATCH_IDIV
1579 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1580 depends on CPU_32v7 && !XIP_KERNEL
1581 default y
1582 help
1583 The ARM compiler inserts calls to __aeabi_idiv() and
1584 __aeabi_uidiv() when it needs to perform division on signed
1585 and unsigned integers. Some v7 CPUs have support for the sdiv
1586 and udiv instructions that can be used to implement those
1587 functions.
1588
1589 Enabling this option allows the kernel to modify itself to
1590 replace the first two instructions of these library functions
1591 with the sdiv or udiv plus "bx lr" instructions when the CPU
1592 it is running on supports them. Typically this will be faster
1593 and less power intensive than running the original library
1594 code to do integer division.
1595
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001596config AEABI
1597 bool "Use the ARM EABI to compile the kernel"
1598 help
1599 This option allows for the kernel to be compiled using the latest
1600 ARM ABI (aka EABI). This is only useful if you are using a user
1601 space environment that is also compiled with EABI.
1602
1603 Since there are major incompatibilities between the legacy ABI and
1604 EABI, especially with regard to structure member alignment, this
1605 option also changes the kernel syscall calling convention to
1606 disambiguate both ABIs and allow for backward compatibility support
1607 (selected with CONFIG_OABI_COMPAT).
1608
1609 To use this you need GCC version 4.0.0 or later.
1610
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001611config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001612 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001613 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001614 help
1615 This option preserves the old syscall interface along with the
1616 new (ARM EABI) one. It also provides a compatibility layer to
1617 intercept syscalls that have structure arguments which layout
1618 in memory differs between the legacy ABI and the new ARM EABI
1619 (only for non "thumb" binaries). This option adds a tiny
1620 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001621
1622 The seccomp filter system will not be available when this is
1623 selected, since there is no way yet to sensibly distinguish
1624 between calling conventions during filtering.
1625
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001626 If you know you'll be using only pure EABI user space then you
1627 can say N here. If this option is not selected and you attempt
1628 to execute a legacy ABI binary then the result will be
1629 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001630 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001631
Mel Gormaneb335752009-05-13 17:34:48 +01001632config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001633 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001634
Russell King05944d72006-11-30 20:43:51 +00001635config ARCH_SPARSEMEM_ENABLE
1636 bool
1637
Russell King07a2f732008-10-01 21:39:58 +01001638config ARCH_SPARSEMEM_DEFAULT
1639 def_bool ARCH_SPARSEMEM_ENABLE
1640
Russell King05944d72006-11-30 20:43:51 +00001641config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001642 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001643
Will Deacon7b7bf492011-05-19 13:21:14 +01001644config HAVE_ARCH_PFN_VALID
1645 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1646
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001647config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001648 def_bool y
1649 depends on ARM_LPAE
1650
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001651config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001652 bool "High Memory Support"
1653 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001654 help
1655 The address space of ARM processors is only 4 Gigabytes large
1656 and it has to accommodate user address space, kernel address
1657 space as well as some memory mapped IO. That means that, if you
1658 have a large amount of physical memory and/or IO, not all of the
1659 memory can be "permanently mapped" by the kernel. The physical
1660 memory that is not permanently mapped is called "high memory".
1661
1662 Depending on the selected kernel/user memory split, minimum
1663 vmalloc space and actual amount of RAM, you may not need this
1664 option which should result in a slightly faster kernel.
1665
1666 If unsure, say n.
1667
Russell King65cec8e2009-08-17 20:02:06 +01001668config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001669 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001670 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001671 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001672 help
1673 The VM uses one page of physical memory for each page table.
1674 For systems with a lot of processes, this can use a lot of
1675 precious low memory, eventually leading to low memory being
1676 consumed by page tables. Setting this option will allow
1677 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001678
Russell Kinga5e090a2015-08-19 20:40:41 +01001679config CPU_SW_DOMAIN_PAN
1680 bool "Enable use of CPU domains to implement privileged no-access"
1681 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001682 default y
1683 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001684 Increase kernel security by ensuring that normal kernel accesses
1685 are unable to access userspace addresses. This can help prevent
1686 use-after-free bugs becoming an exploitable privilege escalation
1687 by ensuring that magic values (such as LIST_POISON) will always
1688 fault when dereferenced.
1689
1690 CPUs with low-vector mappings use a best-efforts implementation.
1691 Their lower 1MB needs to remain accessible for the vectors, but
1692 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
1694config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001695 def_bool y
1696 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001697
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001698config SYS_SUPPORTS_HUGETLBFS
1699 def_bool y
1700 depends on ARM_LPAE
1701
Catalin Marinas8d962502012-07-25 14:39:26 +01001702config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1703 def_bool y
1704 depends on ARM_LPAE
1705
Steven Capper4bfab202013-07-26 14:58:22 +01001706config ARCH_WANT_GENERAL_HUGETLB
1707 def_bool y
1708
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001709config ARM_MODULE_PLTS
1710 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1711 depends on MODULES
1712 help
1713 Allocate PLTs when loading modules so that jumps and calls whose
1714 targets are too far away for their relative offsets to be encoded
1715 in the instructions themselves can be bounced via veneers in the
1716 module's PLT. This allows modules to be allocated in the generic
1717 vmalloc area after the dedicated module memory area has been
1718 exhausted. The modules will use slightly more memory, but after
1719 rounding up to page size, the actual memory footprint is usually
1720 the same.
1721
1722 Say y if you are getting out of memory errors while loading modules
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724source "mm/Kconfig"
1725
Magnus Dammc1b2d972010-07-05 10:00:11 +01001726config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001727 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001728 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001729 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001730 default "11"
1731 help
1732 The kernel memory allocator divides physically contiguous memory
1733 blocks into "zones", where each zone is a power of two number of
1734 pages. This option selects the largest power of two that the kernel
1735 keeps in the memory allocator. If you need to allocate very large
1736 blocks of physically contiguous memory, then you may need to
1737 increase this value.
1738
1739 This config option is actually maximum order plus one. For example,
1740 a value of 11 means that the largest free memory block is 2^10 pages.
1741
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742config ALIGNMENT_TRAP
1743 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001744 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001746 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001748 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1750 address divisible by 4. On 32-bit ARM processors, these non-aligned
1751 fetch/store instructions will be emulated in software if you say
1752 here, which has a severe performance impact. This is necessary for
1753 correct operation of some network protocols. With an IP-only
1754 configuration it is safe to say N, otherwise say Y.
1755
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001756config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001757 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1758 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001759 default y if CPU_FEROCEON
1760 help
1761 Implement faster copy_to_user and clear_user methods for CPU
1762 cores where a 8-word STM instruction give significantly higher
1763 memory write throughput than a sequence of individual 32bit stores.
1764
1765 A possible side effect is a slight increase in scheduling latency
1766 between threads sharing the same address space if they invoke
1767 such copy operations with large buffers.
1768
1769 However, if the CPU data cache is using a write-allocate mode,
1770 this option is unlikely to provide any performance gain.
1771
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001772config SECCOMP
1773 bool
1774 prompt "Enable seccomp to safely compute untrusted bytecode"
1775 ---help---
1776 This kernel feature is useful for number crunching applications
1777 that may need to compute untrusted bytecode during their
1778 execution. By using pipes or other transports made available to
1779 the process as file descriptors supporting the read/write
1780 syscalls, it's possible to isolate those applications in
1781 their own address space using seccomp. Once seccomp is
1782 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1783 and the task is only allowed to execute a few safe syscalls
1784 defined by each seccomp mode.
1785
Stefano Stabellini06e62952013-10-15 15:47:14 +00001786config SWIOTLB
1787 def_bool y
1788
1789config IOMMU_HELPER
1790 def_bool SWIOTLB
1791
Stefano Stabellini02c24332015-11-23 10:32:57 +00001792config PARAVIRT
1793 bool "Enable paravirtualization code"
1794 help
1795 This changes the kernel so it can modify itself when it is run
1796 under a hypervisor, potentially improving performance significantly
1797 over full virtualization.
1798
1799config PARAVIRT_TIME_ACCOUNTING
1800 bool "Paravirtual steal time accounting"
1801 select PARAVIRT
1802 default n
1803 help
1804 Select this option to enable fine granularity task steal time
1805 accounting. Time spent executing other tasks in parallel with
1806 the current vCPU is discounted from the vCPU power. To account for
1807 that, there can be a small performance impact.
1808
1809 If in doubt, say N here.
1810
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001811config XEN_DOM0
1812 def_bool y
1813 depends on XEN
1814
1815config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001816 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001817 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001818 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001819 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001820 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001821 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001822 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001823 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001824 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001825 help
1826 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1827
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828endmenu
1829
1830menu "Boot options"
1831
Grant Likely9eb8f672011-04-28 14:27:20 -06001832config USE_OF
1833 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001834 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001835 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001836 help
1837 Include support for flattened device tree machine descriptions.
1838
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001839config ATAGS
1840 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1841 default y
1842 help
1843 This is the traditional way of passing data to the kernel at boot
1844 time. If you are solely relying on the flattened device tree (or
1845 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1846 to remove ATAGS support from your kernel binary. If unsure,
1847 leave this to y.
1848
1849config DEPRECATED_PARAM_STRUCT
1850 bool "Provide old way to pass kernel parameters"
1851 depends on ATAGS
1852 help
1853 This was deprecated in 2001 and announced to live on for 5 years.
1854 Some old boot loaders still use this way.
1855
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856# Compressed boot loader in ROM. Yes, we really want to ask about
1857# TEXT and BSS so we preserve their values in the config files.
1858config ZBOOT_ROM_TEXT
1859 hex "Compressed ROM boot loader base address"
1860 default "0"
1861 help
1862 The physical address at which the ROM-able zImage is to be
1863 placed in the target. Platforms which normally make use of
1864 ROM-able zImage formats normally set this to a suitable
1865 value in their defconfig file.
1866
1867 If ZBOOT_ROM is not enabled, this has no effect.
1868
1869config ZBOOT_ROM_BSS
1870 hex "Compressed ROM boot loader BSS address"
1871 default "0"
1872 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001873 The base address of an area of read/write memory in the target
1874 for the ROM-able zImage which must be available while the
1875 decompressor is running. It must be large enough to hold the
1876 entire decompressed kernel plus an additional 128 KiB.
1877 Platforms which normally make use of ROM-able zImage formats
1878 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
1880 If ZBOOT_ROM is not enabled, this has no effect.
1881
1882config ZBOOT_ROM
1883 bool "Compressed boot loader in ROM/flash"
1884 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001885 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 help
1887 Say Y here if you intend to execute your compressed kernel image
1888 (zImage) directly from ROM or flash. If unsure, say N.
1889
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001890config ARM_APPENDED_DTB
1891 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001892 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001893 help
1894 With this option, the boot code will look for a device tree binary
1895 (DTB) appended to zImage
1896 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1897
1898 This is meant as a backward compatibility convenience for those
1899 systems with a bootloader that can't be upgraded to accommodate
1900 the documented boot protocol using a device tree.
1901
1902 Beware that there is very little in terms of protection against
1903 this option being confused by leftover garbage in memory that might
1904 look like a DTB header after a reboot if no actual DTB is appended
1905 to zImage. Do not leave this option active in a production kernel
1906 if you don't intend to always append a DTB. Proper passing of the
1907 location into r2 of a bootloader provided DTB is always preferable
1908 to this option.
1909
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001910config ARM_ATAG_DTB_COMPAT
1911 bool "Supplement the appended DTB with traditional ATAG information"
1912 depends on ARM_APPENDED_DTB
1913 help
1914 Some old bootloaders can't be updated to a DTB capable one, yet
1915 they provide ATAGs with memory configuration, the ramdisk address,
1916 the kernel cmdline string, etc. Such information is dynamically
1917 provided by the bootloader and can't always be stored in a static
1918 DTB. To allow a device tree enabled kernel to be used with such
1919 bootloaders, this option allows zImage to extract the information
1920 from the ATAG list and store it at run time into the appended DTB.
1921
Genoud Richardd0f34a12012-06-26 16:37:59 +01001922choice
1923 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1924 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1925
1926config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1927 bool "Use bootloader kernel arguments if available"
1928 help
1929 Uses the command-line options passed by the boot loader instead of
1930 the device tree bootargs property. If the boot loader doesn't provide
1931 any, the device tree bootargs property will be used.
1932
1933config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1934 bool "Extend with bootloader kernel arguments"
1935 help
1936 The command-line arguments provided by the boot loader will be
1937 appended to the the device tree bootargs property.
1938
1939endchoice
1940
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941config CMDLINE
1942 string "Default kernel command string"
1943 default ""
1944 help
1945 On some architectures (EBSA110 and CATS), there is currently no way
1946 for the boot loader to pass arguments to the kernel. For these
1947 architectures, you should supply some command-line options at build
1948 time by entering them here. As a minimum, you should specify the
1949 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1950
Victor Boivie4394c122011-05-04 17:07:55 +01001951choice
1952 prompt "Kernel command line type" if CMDLINE != ""
1953 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001954 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001955
1956config CMDLINE_FROM_BOOTLOADER
1957 bool "Use bootloader kernel arguments if available"
1958 help
1959 Uses the command-line options passed by the boot loader. If
1960 the boot loader doesn't provide any, the default kernel command
1961 string provided in CMDLINE will be used.
1962
1963config CMDLINE_EXTEND
1964 bool "Extend bootloader kernel arguments"
1965 help
1966 The command-line arguments provided by the boot loader will be
1967 appended to the default kernel command string.
1968
Alexander Holler92d20402010-02-16 19:04:53 +01001969config CMDLINE_FORCE
1970 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001971 help
1972 Always use the default kernel command string, even if the boot
1973 loader passes other arguments to the kernel.
1974 This is useful if you cannot or don't want to change the
1975 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001976endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978config XIP_KERNEL
1979 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001980 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 help
1982 Execute-In-Place allows the kernel to run from non-volatile storage
1983 directly addressable by the CPU, such as NOR flash. This saves RAM
1984 space since the text section of the kernel is not loaded from flash
1985 to RAM. Read-write sections, such as the data section and stack,
1986 are still copied to RAM. The XIP kernel is not compressed since
1987 it has to run directly from flash, so it will take more space to
1988 store it. The flash address used to link the kernel object files,
1989 and for storing it, is configuration dependent. Therefore, if you
1990 say Y here, you must know the proper physical address where to
1991 store the kernel image depending on your own flash memory usage.
1992
1993 Also note that the make target becomes "make xipImage" rather than
1994 "make zImage" or "make Image". The final kernel binary to put in
1995 ROM memory will be arch/arm/boot/xipImage.
1996
1997 If unsure, say N.
1998
1999config XIP_PHYS_ADDR
2000 hex "XIP Kernel Physical Location"
2001 depends on XIP_KERNEL
2002 default "0x00080000"
2003 help
2004 This is the physical address in your flash memory the kernel will
2005 be linked for and stored to. This address is dependent on your
2006 own flash usage.
2007
Richard Purdiec587e4a2007-02-06 21:29:00 +01002008config KEXEC
2009 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002010 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002011 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002012 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002013 help
2014 kexec is a system call that implements the ability to shutdown your
2015 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002016 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002017 you can start any kernel with it, not just Linux.
2018
2019 It is an ongoing process to be certain the hardware in a machine
2020 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002021 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002022
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002023config ATAGS_PROC
2024 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002025 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002026 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002027 help
2028 Should the atags used to boot the kernel be exported in an "atags"
2029 file in procfs. Useful with kexec.
2030
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002031config CRASH_DUMP
2032 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002033 help
2034 Generate crash dump after being started by kexec. This should
2035 be normally only set in special crash dump kernels which are
2036 loaded in the main kernel with kexec-tools into a specially
2037 reserved region and then later executed after a crash by
2038 kdump/kexec. The crash dump kernel must be compiled to a
2039 memory address not used by the main kernel
2040
2041 For more details see Documentation/kdump/kdump.txt
2042
Eric Miaoe69edc792010-07-05 15:56:50 +02002043config AUTO_ZRELADDR
2044 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002045 help
2046 ZRELADDR is the physical address where the decompressed kernel
2047 image will be placed. If AUTO_ZRELADDR is selected, the address
2048 will be determined at run-time by masking the current IP with
2049 0xf8000000. This assumes the zImage being placed in the first 128MB
2050 from start of memory.
2051
Roy Franz81a0bc32015-09-23 20:17:54 -07002052config EFI_STUB
2053 bool
2054
2055config EFI
2056 bool "UEFI runtime support"
2057 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2058 select UCS2_STRING
2059 select EFI_PARAMS_FROM_FDT
2060 select EFI_STUB
2061 select EFI_ARMSTUB
2062 select EFI_RUNTIME_WRAPPERS
2063 ---help---
2064 This option provides support for runtime services provided
2065 by UEFI firmware (such as non-volatile variables, realtime
2066 clock, and platform reset). A UEFI stub is also provided to
2067 allow the kernel to be booted as an EFI application. This
2068 is only useful for kernels that may run on systems that have
2069 UEFI firmware.
2070
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002071config DMI
2072 bool "Enable support for SMBIOS (DMI) tables"
2073 depends on EFI
2074 default y
2075 help
2076 This enables SMBIOS/DMI feature for systems.
2077
2078 This option is only useful on systems that have UEFI firmware.
2079 However, even with this option, the resultant kernel should
2080 continue to boot on existing non-UEFI platforms.
2081
2082 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2083 i.e., the the practice of identifying the platform via DMI to
2084 decide whether certain workarounds for buggy hardware and/or
2085 firmware need to be enabled. This would require the DMI subsystem
2086 to be enabled much earlier than we do on ARM, which is non-trivial.
2087
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088endmenu
2089
Russell Kingac9d7ef2008-08-18 17:26:00 +01002090menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
Russell Kingac9d7ef2008-08-18 17:26:00 +01002094source "drivers/cpuidle/Kconfig"
2095
2096endmenu
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098menu "Floating point emulation"
2099
2100comment "At least one emulation must be selected"
2101
2102config FPE_NWFPE
2103 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002104 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 ---help---
2106 Say Y to include the NWFPE floating point emulator in the kernel.
2107 This is necessary to run most binaries. Linux does not currently
2108 support floating point hardware so you need to say Y here even if
2109 your machine has an FPA or floating point co-processor podule.
2110
2111 You may say N here if you are going to load the Acorn FPEmulator
2112 early in the bootup.
2113
2114config FPE_NWFPE_XP
2115 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002116 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 help
2118 Say Y to include 80-bit support in the kernel floating-point
2119 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2120 Note that gcc does not generate 80-bit operations by default,
2121 so in most cases this option only enlarges the size of the
2122 floating point emulator without any good reason.
2123
2124 You almost surely want to say N here.
2125
2126config FPE_FASTFPE
2127 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002128 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 ---help---
2130 Say Y here to include the FAST floating point emulator in the kernel.
2131 This is an experimental much faster emulator which now also has full
2132 precision for the mantissa. It does not support any exceptions.
2133 It is very simple, and approximately 3-6 times faster than NWFPE.
2134
2135 It should be sufficient for most programs. It may be not suitable
2136 for scientific calculations, but you have to check this for yourself.
2137 If you do not feel you need a faster FP emulation you should better
2138 choose NWFPE.
2139
2140config VFP
2141 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002142 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 help
2144 Say Y to include VFP support code in the kernel. This is needed
2145 if your hardware includes a VFP unit.
2146
2147 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2148 release notes and additional status information.
2149
2150 Say N if your target does not have VFP hardware.
2151
Catalin Marinas25ebee02007-09-25 15:22:24 +01002152config VFPv3
2153 bool
2154 depends on VFP
2155 default y if CPU_V7
2156
Catalin Marinasb5872db2008-01-10 19:16:17 +01002157config NEON
2158 bool "Advanced SIMD (NEON) Extension support"
2159 depends on VFPv3 && CPU_V7
2160 help
2161 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2162 Extension.
2163
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002164config KERNEL_MODE_NEON
2165 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002166 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002167 help
2168 Say Y to include support for NEON in kernel mode.
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170endmenu
2171
2172menu "Userspace binary formats"
2173
2174source "fs/Kconfig.binfmt"
2175
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176endmenu
2177
2178menu "Power management options"
2179
Russell Kingeceab4a2005-11-15 11:31:41 +00002180source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Johannes Bergf4cb5702007-12-08 02:14:00 +01002182config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002183 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002184 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002185 def_bool y
2186
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002187config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002188 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002189 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002190
Sebastian Capella603fb422014-03-25 01:20:29 +01002191config ARCH_HIBERNATION_POSSIBLE
2192 bool
2193 depends on MMU
2194 default y if ARCH_SUSPEND_POSSIBLE
2195
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196endmenu
2197
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002198source "net/Kconfig"
2199
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002200source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Kumar Gala916f7432015-02-26 15:49:09 -06002202source "drivers/firmware/Kconfig"
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204source "fs/Kconfig"
2205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206source "arch/arm/Kconfig.debug"
2207
2208source "security/Kconfig"
2209
2210source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002211if CRYPTO
2212source "arch/arm/crypto/Kconfig"
2213endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002216
2217source "arch/arm/kvm/Kconfig"