Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 32 | #include "i915_gem_dmabuf.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 33 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 34 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 36 | #include "intel_frontbuffer.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 37 | #include "intel_mocs.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 38 | #include <linux/reservation.h> |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 39 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 41 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 43 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 45 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 46 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 47 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 48 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 49 | enum i915_cache_level level) |
| 50 | { |
| 51 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 52 | } |
| 53 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 54 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 55 | { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 56 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 57 | return false; |
| 58 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 59 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 60 | return true; |
| 61 | |
| 62 | return obj->pin_display; |
| 63 | } |
| 64 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 65 | static int |
| 66 | insert_mappable_node(struct drm_i915_private *i915, |
| 67 | struct drm_mm_node *node, u32 size) |
| 68 | { |
| 69 | memset(node, 0, sizeof(*node)); |
| 70 | return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node, |
| 71 | size, 0, 0, 0, |
| 72 | i915->ggtt.mappable_end, |
| 73 | DRM_MM_SEARCH_DEFAULT, |
| 74 | DRM_MM_CREATE_DEFAULT); |
| 75 | } |
| 76 | |
| 77 | static void |
| 78 | remove_mappable_node(struct drm_mm_node *node) |
| 79 | { |
| 80 | drm_mm_remove_node(node); |
| 81 | } |
| 82 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 83 | /* some bookkeeping */ |
| 84 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 85 | size_t size) |
| 86 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 87 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 88 | dev_priv->mm.object_count++; |
| 89 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 90 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 96 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 97 | dev_priv->mm.object_count--; |
| 98 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 99 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 100 | } |
| 101 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 102 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 103 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 104 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 105 | int ret; |
| 106 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 107 | if (!i915_reset_in_progress(error)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 108 | return 0; |
| 109 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 110 | /* |
| 111 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 112 | * userspace. If it takes that long something really bad is going on and |
| 113 | * we should simply try to bail out and fail as gracefully as possible. |
| 114 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 115 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 116 | !i915_reset_in_progress(error), |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 117 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 118 | if (ret == 0) { |
| 119 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 120 | return -EIO; |
| 121 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 122 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 123 | } else { |
| 124 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 125 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 126 | } |
| 127 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 128 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 129 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 130 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 131 | int ret; |
| 132 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 133 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 134 | if (ret) |
| 135 | return ret; |
| 136 | |
| 137 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 138 | if (ret) |
| 139 | return ret; |
| 140 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 141 | return 0; |
| 142 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 143 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 144 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 145 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 146 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 148 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 149 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 150 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 151 | struct i915_vma *vma; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 152 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 153 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 154 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 155 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 156 | list_for_each_entry(vma, &ggtt->base.active_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 157 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 158 | pinned += vma->node.size; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 159 | list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 160 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 161 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 162 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 163 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 164 | args->aper_size = ggtt->base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 165 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 166 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 167 | return 0; |
| 168 | } |
| 169 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 170 | static int |
| 171 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 172 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 173 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 174 | char *vaddr = obj->phys_handle->vaddr; |
| 175 | struct sg_table *st; |
| 176 | struct scatterlist *sg; |
| 177 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 178 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 179 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 180 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 181 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 182 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 183 | struct page *page; |
| 184 | char *src; |
| 185 | |
| 186 | page = shmem_read_mapping_page(mapping, i); |
| 187 | if (IS_ERR(page)) |
| 188 | return PTR_ERR(page); |
| 189 | |
| 190 | src = kmap_atomic(page); |
| 191 | memcpy(vaddr, src, PAGE_SIZE); |
| 192 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 193 | kunmap_atomic(src); |
| 194 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 195 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 196 | vaddr += PAGE_SIZE; |
| 197 | } |
| 198 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 199 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 200 | |
| 201 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 202 | if (st == NULL) |
| 203 | return -ENOMEM; |
| 204 | |
| 205 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 206 | kfree(st); |
| 207 | return -ENOMEM; |
| 208 | } |
| 209 | |
| 210 | sg = st->sgl; |
| 211 | sg->offset = 0; |
| 212 | sg->length = obj->base.size; |
| 213 | |
| 214 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 215 | sg_dma_len(sg) = obj->base.size; |
| 216 | |
| 217 | obj->pages = st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 218 | return 0; |
| 219 | } |
| 220 | |
| 221 | static void |
| 222 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 223 | { |
| 224 | int ret; |
| 225 | |
| 226 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 227 | |
| 228 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 229 | if (WARN_ON(ret)) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 230 | /* In the event of a disaster, abandon all caches and |
| 231 | * hope for the best. |
| 232 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 233 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 234 | } |
| 235 | |
| 236 | if (obj->madv == I915_MADV_DONTNEED) |
| 237 | obj->dirty = 0; |
| 238 | |
| 239 | if (obj->dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 240 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 241 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 242 | int i; |
| 243 | |
| 244 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 245 | struct page *page; |
| 246 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 247 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 248 | page = shmem_read_mapping_page(mapping, i); |
| 249 | if (IS_ERR(page)) |
| 250 | continue; |
| 251 | |
| 252 | dst = kmap_atomic(page); |
| 253 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 254 | memcpy(dst, vaddr, PAGE_SIZE); |
| 255 | kunmap_atomic(dst); |
| 256 | |
| 257 | set_page_dirty(page); |
| 258 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 259 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 260 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 261 | vaddr += PAGE_SIZE; |
| 262 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 263 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 264 | } |
| 265 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 266 | sg_free_table(obj->pages); |
| 267 | kfree(obj->pages); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | static void |
| 271 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 272 | { |
| 273 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 274 | } |
| 275 | |
| 276 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 277 | .get_pages = i915_gem_object_get_pages_phys, |
| 278 | .put_pages = i915_gem_object_put_pages_phys, |
| 279 | .release = i915_gem_object_release_phys, |
| 280 | }; |
| 281 | |
Chris Wilson | 35a9611 | 2016-08-14 18:44:40 +0100 | [diff] [blame] | 282 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 283 | { |
| 284 | struct i915_vma *vma; |
| 285 | LIST_HEAD(still_in_list); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 286 | int ret; |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 287 | |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 288 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 289 | |
| 290 | /* Closed vma are removed from the obj->vma_list - but they may |
| 291 | * still have an active binding on the object. To remove those we |
| 292 | * must wait for all rendering to complete to the object (as unbinding |
| 293 | * must anyway), and retire the requests. |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 294 | */ |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 295 | ret = i915_gem_object_wait_rendering(obj, false); |
| 296 | if (ret) |
| 297 | return ret; |
| 298 | |
| 299 | i915_gem_retire_requests(to_i915(obj->base.dev)); |
| 300 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 301 | while ((vma = list_first_entry_or_null(&obj->vma_list, |
| 302 | struct i915_vma, |
| 303 | obj_link))) { |
| 304 | list_move_tail(&vma->obj_link, &still_in_list); |
| 305 | ret = i915_vma_unbind(vma); |
| 306 | if (ret) |
| 307 | break; |
| 308 | } |
| 309 | list_splice(&still_in_list, &obj->vma_list); |
| 310 | |
| 311 | return ret; |
| 312 | } |
| 313 | |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 314 | /** |
| 315 | * Ensures that all rendering to the object has completed and the object is |
| 316 | * safe to unbind from the GTT or access from the CPU. |
| 317 | * @obj: i915 gem object |
| 318 | * @readonly: waiting for just read access or read-write access |
| 319 | */ |
| 320 | int |
| 321 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 322 | bool readonly) |
| 323 | { |
| 324 | struct reservation_object *resv; |
| 325 | struct i915_gem_active *active; |
| 326 | unsigned long active_mask; |
| 327 | int idx; |
| 328 | |
| 329 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 330 | |
| 331 | if (!readonly) { |
| 332 | active = obj->last_read; |
| 333 | active_mask = i915_gem_object_get_active(obj); |
| 334 | } else { |
| 335 | active_mask = 1; |
| 336 | active = &obj->last_write; |
| 337 | } |
| 338 | |
| 339 | for_each_active(active_mask, idx) { |
| 340 | int ret; |
| 341 | |
| 342 | ret = i915_gem_active_wait(&active[idx], |
| 343 | &obj->base.dev->struct_mutex); |
| 344 | if (ret) |
| 345 | return ret; |
| 346 | } |
| 347 | |
| 348 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 349 | if (resv) { |
| 350 | long err; |
| 351 | |
| 352 | err = reservation_object_wait_timeout_rcu(resv, !readonly, true, |
| 353 | MAX_SCHEDULE_TIMEOUT); |
| 354 | if (err < 0) |
| 355 | return err; |
| 356 | } |
| 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 361 | /* A nonblocking variant of the above wait. Must be called prior to |
| 362 | * acquiring the mutex for the object, as the object state may change |
| 363 | * during this call. A reference must be held by the caller for the object. |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 364 | */ |
| 365 | static __must_check int |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 366 | __unsafe_wait_rendering(struct drm_i915_gem_object *obj, |
| 367 | struct intel_rps_client *rps, |
| 368 | bool readonly) |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 369 | { |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 370 | struct i915_gem_active *active; |
| 371 | unsigned long active_mask; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 372 | int idx; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 373 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 374 | active_mask = __I915_BO_ACTIVE(obj); |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 375 | if (!active_mask) |
| 376 | return 0; |
| 377 | |
| 378 | if (!readonly) { |
| 379 | active = obj->last_read; |
| 380 | } else { |
| 381 | active_mask = 1; |
| 382 | active = &obj->last_write; |
| 383 | } |
| 384 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 385 | for_each_active(active_mask, idx) { |
| 386 | int ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 387 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 388 | ret = i915_gem_active_wait_unlocked(&active[idx], |
| 389 | true, NULL, rps); |
| 390 | if (ret) |
| 391 | return ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 392 | } |
| 393 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 394 | return 0; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 398 | { |
| 399 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 400 | |
| 401 | return &fpriv->rps; |
| 402 | } |
| 403 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 404 | int |
| 405 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 406 | int align) |
| 407 | { |
| 408 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 409 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 410 | |
| 411 | if (obj->phys_handle) { |
| 412 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 413 | return -EBUSY; |
| 414 | |
| 415 | return 0; |
| 416 | } |
| 417 | |
| 418 | if (obj->madv != I915_MADV_WILLNEED) |
| 419 | return -EFAULT; |
| 420 | |
| 421 | if (obj->base.filp == NULL) |
| 422 | return -EINVAL; |
| 423 | |
Chris Wilson | 4717ca9 | 2016-08-04 07:52:28 +0100 | [diff] [blame] | 424 | ret = i915_gem_object_unbind(obj); |
| 425 | if (ret) |
| 426 | return ret; |
| 427 | |
| 428 | ret = i915_gem_object_put_pages(obj); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 429 | if (ret) |
| 430 | return ret; |
| 431 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 432 | /* create a new object */ |
| 433 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 434 | if (!phys) |
| 435 | return -ENOMEM; |
| 436 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 437 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 438 | obj->ops = &i915_gem_phys_ops; |
| 439 | |
| 440 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 441 | } |
| 442 | |
| 443 | static int |
| 444 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 445 | struct drm_i915_gem_pwrite *args, |
| 446 | struct drm_file *file_priv) |
| 447 | { |
| 448 | struct drm_device *dev = obj->base.dev; |
| 449 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 450 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 451 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 452 | |
| 453 | /* We manually control the domain here and pretend that it |
| 454 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 455 | */ |
| 456 | ret = i915_gem_object_wait_rendering(obj, false); |
| 457 | if (ret) |
| 458 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 459 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 460 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 461 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 462 | unsigned long unwritten; |
| 463 | |
| 464 | /* The physical object once assigned is fixed for the lifetime |
| 465 | * of the obj, so we can safely drop the lock and continue |
| 466 | * to access vaddr. |
| 467 | */ |
| 468 | mutex_unlock(&dev->struct_mutex); |
| 469 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 470 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 471 | if (unwritten) { |
| 472 | ret = -EFAULT; |
| 473 | goto out; |
| 474 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 475 | } |
| 476 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 477 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 478 | i915_gem_chipset_flush(to_i915(dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 479 | |
| 480 | out: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 481 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 482 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 483 | } |
| 484 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 485 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 486 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 487 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 488 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 492 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 493 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 494 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 497 | static int |
| 498 | i915_gem_create(struct drm_file *file, |
| 499 | struct drm_device *dev, |
| 500 | uint64_t size, |
| 501 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 502 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 503 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 504 | int ret; |
| 505 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 506 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 507 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 508 | if (size == 0) |
| 509 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 510 | |
| 511 | /* Allocate the new object */ |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 512 | obj = i915_gem_object_create(dev, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 513 | if (IS_ERR(obj)) |
| 514 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 515 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 516 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 517 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 518 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 519 | if (ret) |
| 520 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 521 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 522 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 523 | return 0; |
| 524 | } |
| 525 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 526 | int |
| 527 | i915_gem_dumb_create(struct drm_file *file, |
| 528 | struct drm_device *dev, |
| 529 | struct drm_mode_create_dumb *args) |
| 530 | { |
| 531 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 532 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 533 | args->size = args->pitch * args->height; |
| 534 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 535 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 536 | } |
| 537 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 538 | /** |
| 539 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 540 | * @dev: drm device pointer |
| 541 | * @data: ioctl data blob |
| 542 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 543 | */ |
| 544 | int |
| 545 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 546 | struct drm_file *file) |
| 547 | { |
| 548 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 549 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 550 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 551 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 552 | } |
| 553 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 554 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 555 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 556 | const char *gpu_vaddr, int gpu_offset, |
| 557 | int length) |
| 558 | { |
| 559 | int ret, cpu_offset = 0; |
| 560 | |
| 561 | while (length > 0) { |
| 562 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 563 | int this_length = min(cacheline_end - gpu_offset, length); |
| 564 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 565 | |
| 566 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 567 | gpu_vaddr + swizzled_gpu_offset, |
| 568 | this_length); |
| 569 | if (ret) |
| 570 | return ret + length; |
| 571 | |
| 572 | cpu_offset += this_length; |
| 573 | gpu_offset += this_length; |
| 574 | length -= this_length; |
| 575 | } |
| 576 | |
| 577 | return 0; |
| 578 | } |
| 579 | |
| 580 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 581 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 582 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 583 | int length) |
| 584 | { |
| 585 | int ret, cpu_offset = 0; |
| 586 | |
| 587 | while (length > 0) { |
| 588 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 589 | int this_length = min(cacheline_end - gpu_offset, length); |
| 590 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 591 | |
| 592 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 593 | cpu_vaddr + cpu_offset, |
| 594 | this_length); |
| 595 | if (ret) |
| 596 | return ret + length; |
| 597 | |
| 598 | cpu_offset += this_length; |
| 599 | gpu_offset += this_length; |
| 600 | length -= this_length; |
| 601 | } |
| 602 | |
| 603 | return 0; |
| 604 | } |
| 605 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 606 | /* |
| 607 | * Pins the specified object's pages and synchronizes the object with |
| 608 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 609 | * flush the object from the CPU cache. |
| 610 | */ |
| 611 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 612 | unsigned int *needs_clflush) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 613 | { |
| 614 | int ret; |
| 615 | |
| 616 | *needs_clflush = 0; |
| 617 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 618 | if (!i915_gem_object_has_struct_page(obj)) |
| 619 | return -ENODEV; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 620 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 621 | ret = i915_gem_object_wait_rendering(obj, true); |
| 622 | if (ret) |
| 623 | return ret; |
| 624 | |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 625 | ret = i915_gem_object_get_pages(obj); |
| 626 | if (ret) |
| 627 | return ret; |
| 628 | |
| 629 | i915_gem_object_pin_pages(obj); |
| 630 | |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 631 | i915_gem_object_flush_gtt_write_domain(obj); |
| 632 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 633 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 634 | * read domain and manually flush cachelines (if required). This |
| 635 | * optimizes for the case when the gpu will dirty the data |
| 636 | * anyway again before the next pread happens. |
| 637 | */ |
| 638 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 639 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 640 | obj->cache_level); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 641 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 642 | if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 643 | ret = i915_gem_object_set_to_cpu_domain(obj, false); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 644 | if (ret) |
| 645 | goto err_unpin; |
| 646 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 647 | *needs_clflush = 0; |
| 648 | } |
| 649 | |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 650 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 651 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 652 | |
| 653 | err_unpin: |
| 654 | i915_gem_object_unpin_pages(obj); |
| 655 | return ret; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 656 | } |
| 657 | |
| 658 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 659 | unsigned int *needs_clflush) |
| 660 | { |
| 661 | int ret; |
| 662 | |
| 663 | *needs_clflush = 0; |
| 664 | if (!i915_gem_object_has_struct_page(obj)) |
| 665 | return -ENODEV; |
| 666 | |
| 667 | ret = i915_gem_object_wait_rendering(obj, false); |
| 668 | if (ret) |
| 669 | return ret; |
| 670 | |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 671 | ret = i915_gem_object_get_pages(obj); |
| 672 | if (ret) |
| 673 | return ret; |
| 674 | |
| 675 | i915_gem_object_pin_pages(obj); |
| 676 | |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 677 | i915_gem_object_flush_gtt_write_domain(obj); |
| 678 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 679 | /* If we're not in the cpu write domain, set ourself into the |
| 680 | * gtt write domain and manually flush cachelines (as required). |
| 681 | * This optimizes for the case when the gpu will use the data |
| 682 | * right away and we therefore have to clflush anyway. |
| 683 | */ |
| 684 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
| 685 | *needs_clflush |= cpu_write_needs_clflush(obj) << 1; |
| 686 | |
| 687 | /* Same trick applies to invalidate partially written cachelines read |
| 688 | * before writing. |
| 689 | */ |
| 690 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
| 691 | *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev, |
| 692 | obj->cache_level); |
| 693 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 694 | if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 695 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 696 | if (ret) |
| 697 | goto err_unpin; |
| 698 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 699 | *needs_clflush = 0; |
| 700 | } |
| 701 | |
| 702 | if ((*needs_clflush & CLFLUSH_AFTER) == 0) |
| 703 | obj->cache_dirty = true; |
| 704 | |
| 705 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
| 706 | obj->dirty = 1; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 707 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 708 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 709 | |
| 710 | err_unpin: |
| 711 | i915_gem_object_unpin_pages(obj); |
| 712 | return ret; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 713 | } |
| 714 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 715 | /* Per-page copy function for the shmem pread fastpath. |
| 716 | * Flushes invalid cachelines before reading the target if |
| 717 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 718 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 719 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 720 | char __user *user_data, |
| 721 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 722 | { |
| 723 | char *vaddr; |
| 724 | int ret; |
| 725 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 726 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 727 | return -EINVAL; |
| 728 | |
| 729 | vaddr = kmap_atomic(page); |
| 730 | if (needs_clflush) |
| 731 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 732 | page_length); |
| 733 | ret = __copy_to_user_inatomic(user_data, |
| 734 | vaddr + shmem_page_offset, |
| 735 | page_length); |
| 736 | kunmap_atomic(vaddr); |
| 737 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 738 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 739 | } |
| 740 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 741 | static void |
| 742 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 743 | bool swizzled) |
| 744 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 745 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 746 | unsigned long start = (unsigned long) addr; |
| 747 | unsigned long end = (unsigned long) addr + length; |
| 748 | |
| 749 | /* For swizzling simply ensure that we always flush both |
| 750 | * channels. Lame, but simple and it works. Swizzled |
| 751 | * pwrite/pread is far from a hotpath - current userspace |
| 752 | * doesn't use it at all. */ |
| 753 | start = round_down(start, 128); |
| 754 | end = round_up(end, 128); |
| 755 | |
| 756 | drm_clflush_virt_range((void *)start, end - start); |
| 757 | } else { |
| 758 | drm_clflush_virt_range(addr, length); |
| 759 | } |
| 760 | |
| 761 | } |
| 762 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 763 | /* Only difference to the fast-path function is that this can handle bit17 |
| 764 | * and uses non-atomic copy and kmap functions. */ |
| 765 | static int |
| 766 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 767 | char __user *user_data, |
| 768 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 769 | { |
| 770 | char *vaddr; |
| 771 | int ret; |
| 772 | |
| 773 | vaddr = kmap(page); |
| 774 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 775 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 776 | page_length, |
| 777 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 778 | |
| 779 | if (page_do_bit17_swizzling) |
| 780 | ret = __copy_to_user_swizzled(user_data, |
| 781 | vaddr, shmem_page_offset, |
| 782 | page_length); |
| 783 | else |
| 784 | ret = __copy_to_user(user_data, |
| 785 | vaddr + shmem_page_offset, |
| 786 | page_length); |
| 787 | kunmap(page); |
| 788 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 789 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 790 | } |
| 791 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 792 | static inline unsigned long |
| 793 | slow_user_access(struct io_mapping *mapping, |
| 794 | uint64_t page_base, int page_offset, |
| 795 | char __user *user_data, |
| 796 | unsigned long length, bool pwrite) |
| 797 | { |
| 798 | void __iomem *ioaddr; |
| 799 | void *vaddr; |
| 800 | uint64_t unwritten; |
| 801 | |
| 802 | ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE); |
| 803 | /* We can use the cpu mem copy function because this is X86. */ |
| 804 | vaddr = (void __force *)ioaddr + page_offset; |
| 805 | if (pwrite) |
| 806 | unwritten = __copy_from_user(vaddr, user_data, length); |
| 807 | else |
| 808 | unwritten = __copy_to_user(user_data, vaddr, length); |
| 809 | |
| 810 | io_mapping_unmap(ioaddr); |
| 811 | return unwritten; |
| 812 | } |
| 813 | |
| 814 | static int |
| 815 | i915_gem_gtt_pread(struct drm_device *dev, |
| 816 | struct drm_i915_gem_object *obj, uint64_t size, |
| 817 | uint64_t data_offset, uint64_t data_ptr) |
| 818 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 819 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 820 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 821 | struct i915_vma *vma; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 822 | struct drm_mm_node node; |
| 823 | char __user *user_data; |
| 824 | uint64_t remain; |
| 825 | uint64_t offset; |
| 826 | int ret; |
| 827 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 828 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 829 | if (!IS_ERR(vma)) { |
| 830 | node.start = i915_ggtt_offset(vma); |
| 831 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 832 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 833 | if (ret) { |
| 834 | i915_vma_unpin(vma); |
| 835 | vma = ERR_PTR(ret); |
| 836 | } |
| 837 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 838 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 839 | ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE); |
| 840 | if (ret) |
| 841 | goto out; |
| 842 | |
| 843 | ret = i915_gem_object_get_pages(obj); |
| 844 | if (ret) { |
| 845 | remove_mappable_node(&node); |
| 846 | goto out; |
| 847 | } |
| 848 | |
| 849 | i915_gem_object_pin_pages(obj); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 850 | } |
| 851 | |
| 852 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 853 | if (ret) |
| 854 | goto out_unpin; |
| 855 | |
| 856 | user_data = u64_to_user_ptr(data_ptr); |
| 857 | remain = size; |
| 858 | offset = data_offset; |
| 859 | |
| 860 | mutex_unlock(&dev->struct_mutex); |
| 861 | if (likely(!i915.prefault_disable)) { |
| 862 | ret = fault_in_multipages_writeable(user_data, remain); |
| 863 | if (ret) { |
| 864 | mutex_lock(&dev->struct_mutex); |
| 865 | goto out_unpin; |
| 866 | } |
| 867 | } |
| 868 | |
| 869 | while (remain > 0) { |
| 870 | /* Operation in this page |
| 871 | * |
| 872 | * page_base = page offset within aperture |
| 873 | * page_offset = offset within page |
| 874 | * page_length = bytes to copy for this page |
| 875 | */ |
| 876 | u32 page_base = node.start; |
| 877 | unsigned page_offset = offset_in_page(offset); |
| 878 | unsigned page_length = PAGE_SIZE - page_offset; |
| 879 | page_length = remain < page_length ? remain : page_length; |
| 880 | if (node.allocated) { |
| 881 | wmb(); |
| 882 | ggtt->base.insert_page(&ggtt->base, |
| 883 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 884 | node.start, |
| 885 | I915_CACHE_NONE, 0); |
| 886 | wmb(); |
| 887 | } else { |
| 888 | page_base += offset & PAGE_MASK; |
| 889 | } |
| 890 | /* This is a slow read/write as it tries to read from |
| 891 | * and write to user memory which may result into page |
| 892 | * faults, and so we cannot perform this under struct_mutex. |
| 893 | */ |
| 894 | if (slow_user_access(ggtt->mappable, page_base, |
| 895 | page_offset, user_data, |
| 896 | page_length, false)) { |
| 897 | ret = -EFAULT; |
| 898 | break; |
| 899 | } |
| 900 | |
| 901 | remain -= page_length; |
| 902 | user_data += page_length; |
| 903 | offset += page_length; |
| 904 | } |
| 905 | |
| 906 | mutex_lock(&dev->struct_mutex); |
| 907 | if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 908 | /* The user has modified the object whilst we tried |
| 909 | * reading from it, and we now have no idea what domain |
| 910 | * the pages should be in. As we have just been touching |
| 911 | * them directly, flush everything back to the GTT |
| 912 | * domain. |
| 913 | */ |
| 914 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 915 | } |
| 916 | |
| 917 | out_unpin: |
| 918 | if (node.allocated) { |
| 919 | wmb(); |
| 920 | ggtt->base.clear_range(&ggtt->base, |
| 921 | node.start, node.size, |
| 922 | true); |
| 923 | i915_gem_object_unpin_pages(obj); |
| 924 | remove_mappable_node(&node); |
| 925 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 926 | i915_vma_unpin(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 927 | } |
| 928 | out: |
| 929 | return ret; |
| 930 | } |
| 931 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 932 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 933 | i915_gem_shmem_pread(struct drm_device *dev, |
| 934 | struct drm_i915_gem_object *obj, |
| 935 | struct drm_i915_gem_pread *args, |
| 936 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 937 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 938 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 939 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 940 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 941 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 942 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 943 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 944 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 945 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 946 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 947 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 948 | if (ret) |
| 949 | return ret; |
| 950 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 951 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
| 952 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 953 | offset = args->offset; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 954 | remain = args->size; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 955 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 956 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 957 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 958 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 959 | |
| 960 | if (remain <= 0) |
| 961 | break; |
| 962 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 963 | /* Operation in this page |
| 964 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 965 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 966 | * page_length = bytes to copy for this page |
| 967 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 968 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 969 | page_length = remain; |
| 970 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 971 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 972 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 973 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 974 | (page_to_phys(page) & (1 << 17)) != 0; |
| 975 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 976 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 977 | user_data, page_do_bit17_swizzling, |
| 978 | needs_clflush); |
| 979 | if (ret == 0) |
| 980 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 981 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 982 | mutex_unlock(&dev->struct_mutex); |
| 983 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 984 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 985 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 986 | /* Userspace is tricking us, but we've already clobbered |
| 987 | * its pages with the prefault and promised to write the |
| 988 | * data up to the first fault. Hence ignore any errors |
| 989 | * and just continue. */ |
| 990 | (void)ret; |
| 991 | prefaulted = 1; |
| 992 | } |
| 993 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 994 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 995 | user_data, page_do_bit17_swizzling, |
| 996 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 997 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 998 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 999 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1000 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 1001 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 1002 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1003 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1004 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 1005 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1006 | offset += page_length; |
| 1007 | } |
| 1008 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 1009 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1010 | i915_gem_obj_finish_shmem_access(obj); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1011 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1012 | return ret; |
| 1013 | } |
| 1014 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1015 | /** |
| 1016 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1017 | * @dev: drm device pointer |
| 1018 | * @data: ioctl data blob |
| 1019 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1020 | * |
| 1021 | * On error, the contents of *data are undefined. |
| 1022 | */ |
| 1023 | int |
| 1024 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1025 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1026 | { |
| 1027 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1028 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1029 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1030 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1031 | if (args->size == 0) |
| 1032 | return 0; |
| 1033 | |
| 1034 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1035 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1036 | args->size)) |
| 1037 | return -EFAULT; |
| 1038 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1039 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1040 | if (!obj) |
| 1041 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1042 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1043 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1044 | if (args->offset > obj->base.size || |
| 1045 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1046 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1047 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1048 | } |
| 1049 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1050 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 1051 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1052 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), true); |
| 1053 | if (ret) |
| 1054 | goto err; |
| 1055 | |
| 1056 | ret = i915_mutex_lock_interruptible(dev); |
| 1057 | if (ret) |
| 1058 | goto err; |
| 1059 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 1060 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1061 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1062 | /* pread for non shmem backed objects */ |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 1063 | if (ret == -EFAULT || ret == -ENODEV) { |
| 1064 | intel_runtime_pm_get(to_i915(dev)); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1065 | ret = i915_gem_gtt_pread(dev, obj, args->size, |
| 1066 | args->offset, args->data_ptr); |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 1067 | intel_runtime_pm_put(to_i915(dev)); |
| 1068 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1069 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1070 | i915_gem_object_put(obj); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 1071 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1072 | |
| 1073 | return ret; |
| 1074 | |
| 1075 | err: |
| 1076 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1077 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1078 | } |
| 1079 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1080 | /* This is the fast write path which cannot handle |
| 1081 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1082 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1083 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1084 | static inline int |
| 1085 | fast_user_write(struct io_mapping *mapping, |
| 1086 | loff_t page_base, int page_offset, |
| 1087 | char __user *user_data, |
| 1088 | int length) |
| 1089 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1090 | void __iomem *vaddr_atomic; |
| 1091 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1092 | unsigned long unwritten; |
| 1093 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1094 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1095 | /* We can use the cpu mem copy function because this is X86. */ |
| 1096 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 1097 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1098 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1099 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1100 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1101 | } |
| 1102 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1103 | /** |
| 1104 | * This is the fast pwrite path, where we copy the data directly from the |
| 1105 | * user into the GTT, uncached. |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1106 | * @i915: i915 device private data |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1107 | * @obj: i915 gem object |
| 1108 | * @args: pwrite arguments structure |
| 1109 | * @file: drm file pointer |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1110 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1111 | static int |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1112 | i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1113 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1114 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1115 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1116 | { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1117 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1118 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1119 | struct i915_vma *vma; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1120 | struct drm_mm_node node; |
| 1121 | uint64_t remain, offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1122 | char __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1123 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1124 | bool hit_slow_path = false; |
| 1125 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1126 | if (i915_gem_object_is_tiled(obj)) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1127 | return -EFAULT; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1128 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1129 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 1130 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1131 | if (!IS_ERR(vma)) { |
| 1132 | node.start = i915_ggtt_offset(vma); |
| 1133 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1134 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1135 | if (ret) { |
| 1136 | i915_vma_unpin(vma); |
| 1137 | vma = ERR_PTR(ret); |
| 1138 | } |
| 1139 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1140 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1141 | ret = insert_mappable_node(i915, &node, PAGE_SIZE); |
| 1142 | if (ret) |
| 1143 | goto out; |
| 1144 | |
| 1145 | ret = i915_gem_object_get_pages(obj); |
| 1146 | if (ret) { |
| 1147 | remove_mappable_node(&node); |
| 1148 | goto out; |
| 1149 | } |
| 1150 | |
| 1151 | i915_gem_object_pin_pages(obj); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1152 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1153 | |
| 1154 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1155 | if (ret) |
| 1156 | goto out_unpin; |
| 1157 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1158 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1159 | obj->dirty = true; |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1160 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1161 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1162 | offset = args->offset; |
| 1163 | remain = args->size; |
| 1164 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1165 | /* Operation in this page |
| 1166 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1167 | * page_base = page offset within aperture |
| 1168 | * page_offset = offset within page |
| 1169 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1170 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1171 | u32 page_base = node.start; |
| 1172 | unsigned page_offset = offset_in_page(offset); |
| 1173 | unsigned page_length = PAGE_SIZE - page_offset; |
| 1174 | page_length = remain < page_length ? remain : page_length; |
| 1175 | if (node.allocated) { |
| 1176 | wmb(); /* flush the write before we modify the GGTT */ |
| 1177 | ggtt->base.insert_page(&ggtt->base, |
| 1178 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1179 | node.start, I915_CACHE_NONE, 0); |
| 1180 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 1181 | } else { |
| 1182 | page_base += offset & PAGE_MASK; |
| 1183 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1184 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1185 | * source page isn't available. Return the error and we'll |
| 1186 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1187 | * If the object is non-shmem backed, we retry again with the |
| 1188 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1189 | */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1190 | if (fast_user_write(ggtt->mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1191 | page_offset, user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1192 | hit_slow_path = true; |
| 1193 | mutex_unlock(&dev->struct_mutex); |
| 1194 | if (slow_user_access(ggtt->mappable, |
| 1195 | page_base, |
| 1196 | page_offset, user_data, |
| 1197 | page_length, true)) { |
| 1198 | ret = -EFAULT; |
| 1199 | mutex_lock(&dev->struct_mutex); |
| 1200 | goto out_flush; |
| 1201 | } |
| 1202 | |
| 1203 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1204 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1205 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1206 | remain -= page_length; |
| 1207 | user_data += page_length; |
| 1208 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1209 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1210 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1211 | out_flush: |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1212 | if (hit_slow_path) { |
| 1213 | if (ret == 0 && |
| 1214 | (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 1215 | /* The user has modified the object whilst we tried |
| 1216 | * reading from it, and we now have no idea what domain |
| 1217 | * the pages should be in. As we have just been touching |
| 1218 | * them directly, flush everything back to the GTT |
| 1219 | * domain. |
| 1220 | */ |
| 1221 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1222 | } |
| 1223 | } |
| 1224 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1225 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1226 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1227 | if (node.allocated) { |
| 1228 | wmb(); |
| 1229 | ggtt->base.clear_range(&ggtt->base, |
| 1230 | node.start, node.size, |
| 1231 | true); |
| 1232 | i915_gem_object_unpin_pages(obj); |
| 1233 | remove_mappable_node(&node); |
| 1234 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1235 | i915_vma_unpin(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1236 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1237 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1238 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1239 | } |
| 1240 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1241 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1242 | * Flushes invalid cachelines before writing to the target if |
| 1243 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1244 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1245 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1246 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 1247 | char __user *user_data, |
| 1248 | bool page_do_bit17_swizzling, |
| 1249 | bool needs_clflush_before, |
| 1250 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1251 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1252 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1253 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1254 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1255 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1256 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1257 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1258 | vaddr = kmap_atomic(page); |
| 1259 | if (needs_clflush_before) |
| 1260 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1261 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 1262 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 1263 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1264 | if (needs_clflush_after) |
| 1265 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1266 | page_length); |
| 1267 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1268 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1269 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1270 | } |
| 1271 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1272 | /* Only difference to the fast-path function is that this can handle bit17 |
| 1273 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 1274 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1275 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 1276 | char __user *user_data, |
| 1277 | bool page_do_bit17_swizzling, |
| 1278 | bool needs_clflush_before, |
| 1279 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1280 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1281 | char *vaddr; |
| 1282 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1283 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1284 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1285 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1286 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1287 | page_length, |
| 1288 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1289 | if (page_do_bit17_swizzling) |
| 1290 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1291 | user_data, |
| 1292 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1293 | else |
| 1294 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 1295 | user_data, |
| 1296 | page_length); |
| 1297 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1298 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1299 | page_length, |
| 1300 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1301 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1302 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1303 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1304 | } |
| 1305 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1306 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1307 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 1308 | struct drm_i915_gem_object *obj, |
| 1309 | struct drm_i915_gem_pwrite *args, |
| 1310 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1311 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1312 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1313 | loff_t offset; |
| 1314 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 1315 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1316 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1317 | int hit_slowpath = 0; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1318 | unsigned int needs_clflush; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1319 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1320 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1321 | ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush); |
| 1322 | if (ret) |
| 1323 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1324 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1325 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1326 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1327 | offset = args->offset; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1328 | remain = args->size; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1329 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1330 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 1331 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1332 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1333 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1334 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1335 | if (remain <= 0) |
| 1336 | break; |
| 1337 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1338 | /* Operation in this page |
| 1339 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1340 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1341 | * page_length = bytes to copy for this page |
| 1342 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 1343 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1344 | |
| 1345 | page_length = remain; |
| 1346 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 1347 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1348 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1349 | /* If we don't overwrite a cacheline completely we need to be |
| 1350 | * careful to have up-to-date data by first clflushing. Don't |
| 1351 | * overcomplicate things and flush the entire patch. */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1352 | partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE && |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1353 | ((shmem_page_offset | page_length) |
| 1354 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 1355 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1356 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 1357 | (page_to_phys(page) & (1 << 17)) != 0; |
| 1358 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1359 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 1360 | user_data, page_do_bit17_swizzling, |
| 1361 | partial_cacheline_write, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1362 | needs_clflush & CLFLUSH_AFTER); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1363 | if (ret == 0) |
| 1364 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1365 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1366 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1367 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1368 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 1369 | user_data, page_do_bit17_swizzling, |
| 1370 | partial_cacheline_write, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1371 | needs_clflush & CLFLUSH_AFTER); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1372 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1373 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1374 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1375 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1376 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1377 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1378 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1379 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1380 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1381 | offset += page_length; |
| 1382 | } |
| 1383 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1384 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1385 | i915_gem_obj_finish_shmem_access(obj); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1386 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1387 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1388 | /* |
| 1389 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1390 | * cachelines in-line while writing and the object moved |
| 1391 | * out of the cpu write domain while we've dropped the lock. |
| 1392 | */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1393 | if (!(needs_clflush & CLFLUSH_AFTER) && |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1394 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1395 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1396 | needs_clflush |= CLFLUSH_AFTER; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1397 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1398 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1399 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1400 | if (needs_clflush & CLFLUSH_AFTER) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1401 | i915_gem_chipset_flush(to_i915(dev)); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1402 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1403 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1404 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1405 | } |
| 1406 | |
| 1407 | /** |
| 1408 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1409 | * @dev: drm device |
| 1410 | * @data: ioctl data blob |
| 1411 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1412 | * |
| 1413 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1414 | */ |
| 1415 | int |
| 1416 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1417 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1418 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1419 | struct drm_i915_private *dev_priv = to_i915(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1420 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1421 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1422 | int ret; |
| 1423 | |
| 1424 | if (args->size == 0) |
| 1425 | return 0; |
| 1426 | |
| 1427 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1428 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1429 | args->size)) |
| 1430 | return -EFAULT; |
| 1431 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1432 | if (likely(!i915.prefault_disable)) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1433 | ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr), |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1434 | args->size); |
| 1435 | if (ret) |
| 1436 | return -EFAULT; |
| 1437 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1438 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1439 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1440 | if (!obj) |
| 1441 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1442 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1443 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1444 | if (args->offset > obj->base.size || |
| 1445 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1446 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1447 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1448 | } |
| 1449 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1450 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1451 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1452 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), false); |
| 1453 | if (ret) |
| 1454 | goto err; |
| 1455 | |
| 1456 | intel_runtime_pm_get(dev_priv); |
| 1457 | |
| 1458 | ret = i915_mutex_lock_interruptible(dev); |
| 1459 | if (ret) |
| 1460 | goto err_rpm; |
| 1461 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1462 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1463 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1464 | * it would end up going through the fenced access, and we'll get |
| 1465 | * different detiling behavior between reading and writing. |
| 1466 | * pread/pwrite currently are reading and writing from the CPU |
| 1467 | * perspective, requiring manual detiling by the client. |
| 1468 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1469 | if (!i915_gem_object_has_struct_page(obj) || |
| 1470 | cpu_write_needs_clflush(obj)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1471 | ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1472 | /* Note that the gtt paths might fail with non-page-backed user |
| 1473 | * pointers (e.g. gtt mappings when moving data between |
| 1474 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1475 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1476 | |
Chris Wilson | d1054ee | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1477 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1478 | if (obj->phys_handle) |
| 1479 | ret = i915_gem_phys_pwrite(obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1480 | else |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1481 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1482 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1483 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1484 | i915_gem_object_put(obj); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1485 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1486 | intel_runtime_pm_put(dev_priv); |
| 1487 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1488 | return ret; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1489 | |
| 1490 | err_rpm: |
| 1491 | intel_runtime_pm_put(dev_priv); |
| 1492 | err: |
| 1493 | i915_gem_object_put_unlocked(obj); |
| 1494 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1495 | } |
| 1496 | |
Chris Wilson | d243ad8 | 2016-08-18 17:16:44 +0100 | [diff] [blame] | 1497 | static inline enum fb_op_origin |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1498 | write_origin(struct drm_i915_gem_object *obj, unsigned domain) |
| 1499 | { |
| 1500 | return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ? |
| 1501 | ORIGIN_GTT : ORIGIN_CPU; |
| 1502 | } |
| 1503 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1504 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1505 | * Called when user space prepares to use an object with the CPU, either |
| 1506 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1507 | * @dev: drm device |
| 1508 | * @data: ioctl data blob |
| 1509 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1510 | */ |
| 1511 | int |
| 1512 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1513 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1514 | { |
| 1515 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1516 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1517 | uint32_t read_domains = args->read_domains; |
| 1518 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1519 | int ret; |
| 1520 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1521 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1522 | if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1523 | return -EINVAL; |
| 1524 | |
| 1525 | /* Having something in the write domain implies it's in the read |
| 1526 | * domain, and only that read domain. Enforce that in the request. |
| 1527 | */ |
| 1528 | if (write_domain != 0 && read_domains != write_domain) |
| 1529 | return -EINVAL; |
| 1530 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1531 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1532 | if (!obj) |
| 1533 | return -ENOENT; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1534 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1535 | /* Try to flush the object off the GPU without holding the lock. |
| 1536 | * We will repeat the flush holding the lock in the normal manner |
| 1537 | * to catch cases where we are gazumped. |
| 1538 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1539 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1540 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1541 | goto err; |
| 1542 | |
| 1543 | ret = i915_mutex_lock_interruptible(dev); |
| 1544 | if (ret) |
| 1545 | goto err; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1546 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1547 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1548 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1549 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1550 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1551 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1552 | if (write_domain != 0) |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1553 | intel_fb_obj_invalidate(obj, write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1554 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1555 | i915_gem_object_put(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1556 | mutex_unlock(&dev->struct_mutex); |
| 1557 | return ret; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1558 | |
| 1559 | err: |
| 1560 | i915_gem_object_put_unlocked(obj); |
| 1561 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1562 | } |
| 1563 | |
| 1564 | /** |
| 1565 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1566 | * @dev: drm device |
| 1567 | * @data: ioctl data blob |
| 1568 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1569 | */ |
| 1570 | int |
| 1571 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1572 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1573 | { |
| 1574 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1575 | struct drm_i915_gem_object *obj; |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1576 | int err = 0; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1577 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1578 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1579 | if (!obj) |
| 1580 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1581 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1582 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1583 | if (READ_ONCE(obj->pin_display)) { |
| 1584 | err = i915_mutex_lock_interruptible(dev); |
| 1585 | if (!err) { |
| 1586 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1587 | mutex_unlock(&dev->struct_mutex); |
| 1588 | } |
| 1589 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1590 | |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1591 | i915_gem_object_put_unlocked(obj); |
| 1592 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1593 | } |
| 1594 | |
| 1595 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1596 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1597 | * it is mapped to. |
| 1598 | * @dev: drm device |
| 1599 | * @data: ioctl data blob |
| 1600 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1601 | * |
| 1602 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1603 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1604 | * |
| 1605 | * IMPORTANT: |
| 1606 | * |
| 1607 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1608 | * mmap support, please don't implement mmap support like here. The modern way |
| 1609 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1610 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1611 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1612 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1613 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1614 | */ |
| 1615 | int |
| 1616 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1617 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1618 | { |
| 1619 | struct drm_i915_gem_mmap *args = data; |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1620 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1621 | unsigned long addr; |
| 1622 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1623 | if (args->flags & ~(I915_MMAP_WC)) |
| 1624 | return -EINVAL; |
| 1625 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1626 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1627 | return -ENODEV; |
| 1628 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1629 | obj = i915_gem_object_lookup(file, args->handle); |
| 1630 | if (!obj) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1631 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1632 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1633 | /* prime objects have no backing filp to GEM mmap |
| 1634 | * pages from. |
| 1635 | */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1636 | if (!obj->base.filp) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1637 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1638 | return -EINVAL; |
| 1639 | } |
| 1640 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1641 | addr = vm_mmap(obj->base.filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1642 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1643 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1644 | if (args->flags & I915_MMAP_WC) { |
| 1645 | struct mm_struct *mm = current->mm; |
| 1646 | struct vm_area_struct *vma; |
| 1647 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1648 | if (down_write_killable(&mm->mmap_sem)) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1649 | i915_gem_object_put_unlocked(obj); |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1650 | return -EINTR; |
| 1651 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1652 | vma = find_vma(mm, addr); |
| 1653 | if (vma) |
| 1654 | vma->vm_page_prot = |
| 1655 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1656 | else |
| 1657 | addr = -ENOMEM; |
| 1658 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1659 | |
| 1660 | /* This may race, but that's ok, it only gets set */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1661 | WRITE_ONCE(obj->has_wc_mmap, true); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1662 | } |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1663 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1664 | if (IS_ERR((void *)addr)) |
| 1665 | return addr; |
| 1666 | |
| 1667 | args->addr_ptr = (uint64_t) addr; |
| 1668 | |
| 1669 | return 0; |
| 1670 | } |
| 1671 | |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame^] | 1672 | static unsigned int tile_row_pages(struct drm_i915_gem_object *obj) |
| 1673 | { |
| 1674 | u64 size; |
| 1675 | |
| 1676 | size = i915_gem_object_get_stride(obj); |
| 1677 | size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8; |
| 1678 | |
| 1679 | return size >> PAGE_SHIFT; |
| 1680 | } |
| 1681 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1682 | /** |
| 1683 | * i915_gem_fault - fault a page into the GTT |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1684 | * @area: CPU VMA in question |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1685 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1686 | * |
| 1687 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1688 | * from userspace. The fault handler takes care of binding the object to |
| 1689 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1690 | * only if needed based on whether the old reg is still valid or the object |
| 1691 | * is tiled) and inserting a new PTE into the faulting process. |
| 1692 | * |
| 1693 | * Note that the faulting process may involve evicting existing objects |
| 1694 | * from the GTT and/or fence registers to make room. So performance may |
| 1695 | * suffer if the GTT working set is large or there are few fence registers |
| 1696 | * left. |
| 1697 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1698 | int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1699 | { |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame^] | 1700 | #define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1701 | struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1702 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1703 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1704 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1705 | struct i915_ggtt_view view = i915_ggtt_view_normal; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1706 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1707 | struct i915_vma *vma; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1708 | pgoff_t page_offset; |
| 1709 | unsigned long pfn; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1710 | int ret; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1711 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1712 | /* We don't use vmf->pgoff since that has the fake offset */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1713 | page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >> |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1714 | PAGE_SHIFT; |
| 1715 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1716 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1717 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1718 | /* Try to flush the object off the GPU first without holding the lock. |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1719 | * Upon acquiring the lock, we will perform our sanity checks and then |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1720 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1721 | * where we are gazumped. |
| 1722 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1723 | ret = __unsafe_wait_rendering(obj, NULL, !write); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1724 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1725 | goto err; |
| 1726 | |
| 1727 | intel_runtime_pm_get(dev_priv); |
| 1728 | |
| 1729 | ret = i915_mutex_lock_interruptible(dev); |
| 1730 | if (ret) |
| 1731 | goto err_rpm; |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1732 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1733 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1734 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1735 | ret = -EFAULT; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1736 | goto err_unlock; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1737 | } |
| 1738 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1739 | /* Use a partial view if the object is bigger than the aperture. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1740 | if (obj->base.size >= ggtt->mappable_end && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1741 | !i915_gem_object_is_tiled(obj)) { |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame^] | 1742 | unsigned int chunk_size; |
| 1743 | |
| 1744 | chunk_size = MIN_CHUNK_PAGES; |
| 1745 | if (i915_gem_object_is_tiled(obj)) |
| 1746 | chunk_size = max(chunk_size, tile_row_pages(obj)); |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 1747 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1748 | memset(&view, 0, sizeof(view)); |
| 1749 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 1750 | view.params.partial.offset = rounddown(page_offset, chunk_size); |
| 1751 | view.params.partial.size = |
| 1752 | min_t(unsigned int, |
| 1753 | chunk_size, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1754 | (area->vm_end - area->vm_start) / PAGE_SIZE - |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1755 | view.params.partial.offset); |
| 1756 | } |
| 1757 | |
| 1758 | /* Now pin it into the GTT if needed */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1759 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE); |
| 1760 | if (IS_ERR(vma)) { |
| 1761 | ret = PTR_ERR(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1762 | goto err_unlock; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1763 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1764 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1765 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1766 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1767 | goto err_unpin; |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1768 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1769 | ret = i915_vma_get_fence(vma); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1770 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1771 | goto err_unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1772 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1773 | /* Finally, remap it using the new GTT offset */ |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1774 | pfn = ggtt->mappable_base + i915_ggtt_offset(vma); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1775 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1776 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1777 | if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) { |
| 1778 | /* Overriding existing pages in partial view does not cause |
| 1779 | * us any trouble as TLBs are still valid because the fault |
| 1780 | * is due to userspace losing part of the mapping or never |
| 1781 | * having accessed it before (at this partials' range). |
| 1782 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1783 | unsigned long base = area->vm_start + |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1784 | (view.params.partial.offset << PAGE_SHIFT); |
| 1785 | unsigned int i; |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1786 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1787 | for (i = 0; i < view.params.partial.size; i++) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1788 | ret = vm_insert_pfn(area, |
| 1789 | base + i * PAGE_SIZE, |
| 1790 | pfn + i); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1791 | if (ret) |
| 1792 | break; |
| 1793 | } |
| 1794 | |
| 1795 | obj->fault_mappable = true; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1796 | } else { |
| 1797 | if (!obj->fault_mappable) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1798 | unsigned long size = |
| 1799 | min_t(unsigned long, |
| 1800 | area->vm_end - area->vm_start, |
| 1801 | obj->base.size) >> PAGE_SHIFT; |
| 1802 | unsigned long base = area->vm_start; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1803 | int i; |
| 1804 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1805 | for (i = 0; i < size; i++) { |
| 1806 | ret = vm_insert_pfn(area, |
| 1807 | base + i * PAGE_SIZE, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1808 | pfn + i); |
| 1809 | if (ret) |
| 1810 | break; |
| 1811 | } |
| 1812 | |
| 1813 | obj->fault_mappable = true; |
| 1814 | } else |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1815 | ret = vm_insert_pfn(area, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1816 | (unsigned long)vmf->virtual_address, |
| 1817 | pfn + page_offset); |
| 1818 | } |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1819 | err_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1820 | __i915_vma_unpin(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1821 | err_unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1822 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1823 | err_rpm: |
| 1824 | intel_runtime_pm_put(dev_priv); |
| 1825 | err: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1826 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1827 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1828 | /* |
| 1829 | * We eat errors when the gpu is terminally wedged to avoid |
| 1830 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1831 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1832 | * and so needs to be reported. |
| 1833 | */ |
| 1834 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1835 | ret = VM_FAULT_SIGBUS; |
| 1836 | break; |
| 1837 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1838 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1839 | /* |
| 1840 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1841 | * handler to reset everything when re-faulting in |
| 1842 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1843 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1844 | case 0: |
| 1845 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1846 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1847 | case -EBUSY: |
| 1848 | /* |
| 1849 | * EBUSY is ok: this just means that another thread |
| 1850 | * already did the job. |
| 1851 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1852 | ret = VM_FAULT_NOPAGE; |
| 1853 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1854 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1855 | ret = VM_FAULT_OOM; |
| 1856 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1857 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1858 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1859 | ret = VM_FAULT_SIGBUS; |
| 1860 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1861 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1862 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1863 | ret = VM_FAULT_SIGBUS; |
| 1864 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1865 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1866 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1867 | } |
| 1868 | |
| 1869 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1870 | * i915_gem_release_mmap - remove physical page mappings |
| 1871 | * @obj: obj in question |
| 1872 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1873 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1874 | * relinquish ownership of the pages back to the system. |
| 1875 | * |
| 1876 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1877 | * object through the GTT and then lose the fence register due to |
| 1878 | * resource pressure. Similarly if the object has been moved out of the |
| 1879 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1880 | * mapping will then trigger a page fault on the next user access, allowing |
| 1881 | * fixup by i915_gem_fault(). |
| 1882 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1883 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1884 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1885 | { |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1886 | /* Serialisation between user GTT access and our code depends upon |
| 1887 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 1888 | * pagefault then has to wait until we release the mutex. |
| 1889 | */ |
| 1890 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 1891 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1892 | if (!obj->fault_mappable) |
| 1893 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1894 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1895 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1896 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1897 | |
| 1898 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 1899 | * memory transactions from userspace before we return. The TLB |
| 1900 | * flushing implied above by changing the PTE above *should* be |
| 1901 | * sufficient, an extra barrier here just provides us with a bit |
| 1902 | * of paranoid documentation about our requirement to serialise |
| 1903 | * memory writes before touching registers / GSM. |
| 1904 | */ |
| 1905 | wmb(); |
| 1906 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1907 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1908 | } |
| 1909 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 1910 | void |
| 1911 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1912 | { |
| 1913 | struct drm_i915_gem_object *obj; |
| 1914 | |
| 1915 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1916 | i915_gem_release_mmap(obj); |
| 1917 | } |
| 1918 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1919 | /** |
| 1920 | * i915_gem_get_ggtt_size - return required global GTT size for an object |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1921 | * @dev_priv: i915 device |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1922 | * @size: object size |
| 1923 | * @tiling_mode: tiling mode |
| 1924 | * |
| 1925 | * Return the required global GTT size for an object, taking into account |
| 1926 | * potential fence register mapping. |
| 1927 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1928 | u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, |
| 1929 | u64 size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1930 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1931 | u64 ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1932 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1933 | GEM_BUG_ON(size == 0); |
| 1934 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1935 | if (INTEL_GEN(dev_priv) >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1936 | tiling_mode == I915_TILING_NONE) |
| 1937 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1938 | |
| 1939 | /* Previous chips need a power-of-two fence region when tiling */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1940 | if (IS_GEN3(dev_priv)) |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1941 | ggtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1942 | else |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1943 | ggtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1944 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1945 | while (ggtt_size < size) |
| 1946 | ggtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1947 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1948 | return ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1949 | } |
| 1950 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1951 | /** |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1952 | * i915_gem_get_ggtt_alignment - return required global GTT alignment |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1953 | * @dev_priv: i915 device |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1954 | * @size: object size |
| 1955 | * @tiling_mode: tiling mode |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1956 | * @fenced: is fenced alignment required or not |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1957 | * |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1958 | * Return the required global GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1959 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1960 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1961 | u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1962 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1963 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1964 | GEM_BUG_ON(size == 0); |
| 1965 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1966 | /* |
| 1967 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1968 | * if a fence register is needed for the object. |
| 1969 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1970 | if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1971 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1972 | return 4096; |
| 1973 | |
| 1974 | /* |
| 1975 | * Previous chips need to be aligned to the size of the smallest |
| 1976 | * fence register that can contain the object. |
| 1977 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1978 | return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1979 | } |
| 1980 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1981 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1982 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1983 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1984 | int err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1985 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1986 | err = drm_gem_create_mmap_offset(&obj->base); |
| 1987 | if (!err) |
| 1988 | return 0; |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1989 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1990 | /* We can idle the GPU locklessly to flush stale objects, but in order |
| 1991 | * to claim that space for ourselves, we need to take the big |
| 1992 | * struct_mutex to free the requests+objects and allocate our slot. |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1993 | */ |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1994 | err = i915_gem_wait_for_idle(dev_priv, true); |
| 1995 | if (err) |
| 1996 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1997 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1998 | err = i915_mutex_lock_interruptible(&dev_priv->drm); |
| 1999 | if (!err) { |
| 2000 | i915_gem_retire_requests(dev_priv); |
| 2001 | err = drm_gem_create_mmap_offset(&obj->base); |
| 2002 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 2003 | } |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2004 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2005 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2006 | } |
| 2007 | |
| 2008 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 2009 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2010 | drm_gem_free_mmap_offset(&obj->base); |
| 2011 | } |
| 2012 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2013 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2014 | i915_gem_mmap_gtt(struct drm_file *file, |
| 2015 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2016 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2017 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2018 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2019 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2020 | int ret; |
| 2021 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2022 | obj = i915_gem_object_lookup(file, handle); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2023 | if (!obj) |
| 2024 | return -ENOENT; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2025 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2026 | ret = i915_gem_object_create_mmap_offset(obj); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2027 | if (ret == 0) |
| 2028 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2029 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2030 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2031 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2032 | } |
| 2033 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2034 | /** |
| 2035 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2036 | * @dev: DRM device |
| 2037 | * @data: GTT mapping ioctl data |
| 2038 | * @file: GEM object info |
| 2039 | * |
| 2040 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2041 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2042 | * up so we can get faults in the handler above. |
| 2043 | * |
| 2044 | * The fault handler will take care of binding the object into the GTT |
| 2045 | * (since it may have been evicted to make room for something), allocating |
| 2046 | * a fence register, and mapping the appropriate aperture address into |
| 2047 | * userspace. |
| 2048 | */ |
| 2049 | int |
| 2050 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2051 | struct drm_file *file) |
| 2052 | { |
| 2053 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2054 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2055 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2056 | } |
| 2057 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2058 | /* Immediately discard the backing storage */ |
| 2059 | static void |
| 2060 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2061 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2062 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2063 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2064 | if (obj->base.filp == NULL) |
| 2065 | return; |
| 2066 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2067 | /* Our goal here is to return as much of the memory as |
| 2068 | * is possible back to the system as we are called from OOM. |
| 2069 | * To do this we must instruct the shmfs to drop all of its |
| 2070 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2071 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2072 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2073 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2074 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2075 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2076 | /* Try to discard unwanted pages */ |
| 2077 | static void |
| 2078 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2079 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2080 | struct address_space *mapping; |
| 2081 | |
| 2082 | switch (obj->madv) { |
| 2083 | case I915_MADV_DONTNEED: |
| 2084 | i915_gem_object_truncate(obj); |
| 2085 | case __I915_MADV_PURGED: |
| 2086 | return; |
| 2087 | } |
| 2088 | |
| 2089 | if (obj->base.filp == NULL) |
| 2090 | return; |
| 2091 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2092 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2093 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2094 | } |
| 2095 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2096 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2097 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2098 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2099 | struct sgt_iter sgt_iter; |
| 2100 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2101 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2102 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2103 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2104 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2105 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 2106 | if (WARN_ON(ret)) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2107 | /* In the event of a disaster, abandon all caches and |
| 2108 | * hope for the best. |
| 2109 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2110 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2111 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2112 | } |
| 2113 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2114 | i915_gem_gtt_finish_object(obj); |
| 2115 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2116 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2117 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2118 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2119 | if (obj->madv == I915_MADV_DONTNEED) |
| 2120 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2121 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2122 | for_each_sgt_page(page, sgt_iter, obj->pages) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2123 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2124 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2125 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2126 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2127 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2128 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2129 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2130 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2131 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2132 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2133 | sg_free_table(obj->pages); |
| 2134 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2135 | } |
| 2136 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2137 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2138 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2139 | { |
| 2140 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2141 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2142 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2143 | return 0; |
| 2144 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2145 | if (obj->pages_pin_count) |
| 2146 | return -EBUSY; |
| 2147 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2148 | GEM_BUG_ON(obj->bind_count); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2149 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2150 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2151 | * array, hence protect them from being reaped by removing them from gtt |
| 2152 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2153 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2154 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2155 | if (obj->mapping) { |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2156 | void *ptr; |
| 2157 | |
| 2158 | ptr = ptr_mask_bits(obj->mapping); |
| 2159 | if (is_vmalloc_addr(ptr)) |
| 2160 | vunmap(ptr); |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2161 | else |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2162 | kunmap(kmap_to_page(ptr)); |
| 2163 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2164 | obj->mapping = NULL; |
| 2165 | } |
| 2166 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2167 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2168 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2169 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2170 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2171 | |
| 2172 | return 0; |
| 2173 | } |
| 2174 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2175 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2176 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2177 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2178 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2179 | int page_count, i; |
| 2180 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2181 | struct sg_table *st; |
| 2182 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2183 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2184 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2185 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2186 | int ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2187 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2188 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2189 | /* Assert that the object is not currently in any GPU domain. As it |
| 2190 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2191 | * a GPU cache |
| 2192 | */ |
| 2193 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2194 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2195 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2196 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2197 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2198 | return -ENOMEM; |
| 2199 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2200 | page_count = obj->base.size / PAGE_SIZE; |
| 2201 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2202 | kfree(st); |
| 2203 | return -ENOMEM; |
| 2204 | } |
| 2205 | |
| 2206 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2207 | * at this point until we release them. |
| 2208 | * |
| 2209 | * Fail silently without starting the shrinker |
| 2210 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2211 | mapping = obj->base.filp->f_mapping; |
Michal Hocko | c62d255 | 2015-11-06 16:28:49 -0800 | [diff] [blame] | 2212 | gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM)); |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2213 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2214 | sg = st->sgl; |
| 2215 | st->nents = 0; |
| 2216 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2217 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2218 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2219 | i915_gem_shrink(dev_priv, |
| 2220 | page_count, |
| 2221 | I915_SHRINK_BOUND | |
| 2222 | I915_SHRINK_UNBOUND | |
| 2223 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2224 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2225 | } |
| 2226 | if (IS_ERR(page)) { |
| 2227 | /* We've tried hard to allocate the memory by reaping |
| 2228 | * our own buffer, now let the real VM do its job and |
| 2229 | * go down in flames if truly OOM. |
| 2230 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2231 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1b | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2232 | page = shmem_read_mapping_page(mapping, i); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2233 | if (IS_ERR(page)) { |
| 2234 | ret = PTR_ERR(page); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2235 | goto err_pages; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2236 | } |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2237 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2238 | #ifdef CONFIG_SWIOTLB |
| 2239 | if (swiotlb_nr_tbl()) { |
| 2240 | st->nents++; |
| 2241 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2242 | sg = sg_next(sg); |
| 2243 | continue; |
| 2244 | } |
| 2245 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2246 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2247 | if (i) |
| 2248 | sg = sg_next(sg); |
| 2249 | st->nents++; |
| 2250 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2251 | } else { |
| 2252 | sg->length += PAGE_SIZE; |
| 2253 | } |
| 2254 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2255 | |
| 2256 | /* Check that the i965g/gm workaround works. */ |
| 2257 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2258 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2259 | #ifdef CONFIG_SWIOTLB |
| 2260 | if (!swiotlb_nr_tbl()) |
| 2261 | #endif |
| 2262 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2263 | obj->pages = st; |
| 2264 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2265 | ret = i915_gem_gtt_prepare_object(obj); |
| 2266 | if (ret) |
| 2267 | goto err_pages; |
| 2268 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2269 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2270 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2271 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2272 | if (i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2273 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2274 | i915_gem_object_pin_pages(obj); |
| 2275 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2276 | return 0; |
| 2277 | |
| 2278 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2279 | sg_mark_end(sg); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2280 | for_each_sgt_page(page, sgt_iter, st) |
| 2281 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2282 | sg_free_table(st); |
| 2283 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2284 | |
| 2285 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2286 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2287 | * ENOMEM for a genuine allocation failure. |
| 2288 | * |
| 2289 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2290 | * space and so want to translate the error from shmemfs back to our |
| 2291 | * usual understanding of ENOMEM. |
| 2292 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2293 | if (ret == -ENOSPC) |
| 2294 | ret = -ENOMEM; |
| 2295 | |
| 2296 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2297 | } |
| 2298 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2299 | /* Ensure that the associated pages are gathered from the backing storage |
| 2300 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2301 | * multiple times before they are released by a single call to |
| 2302 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2303 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2304 | * or as the object is itself released. |
| 2305 | */ |
| 2306 | int |
| 2307 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2308 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2309 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2310 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2311 | int ret; |
| 2312 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2313 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2314 | return 0; |
| 2315 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2316 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2317 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2318 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2319 | } |
| 2320 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2321 | BUG_ON(obj->pages_pin_count); |
| 2322 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2323 | ret = ops->get_pages(obj); |
| 2324 | if (ret) |
| 2325 | return ret; |
| 2326 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2327 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2328 | |
| 2329 | obj->get_page.sg = obj->pages->sgl; |
| 2330 | obj->get_page.last = 0; |
| 2331 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2332 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2333 | } |
| 2334 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2335 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2336 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj, |
| 2337 | enum i915_map_type type) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2338 | { |
| 2339 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
| 2340 | struct sg_table *sgt = obj->pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2341 | struct sgt_iter sgt_iter; |
| 2342 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2343 | struct page *stack_pages[32]; |
| 2344 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2345 | unsigned long i = 0; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2346 | pgprot_t pgprot; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2347 | void *addr; |
| 2348 | |
| 2349 | /* A single page can always be kmapped */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2350 | if (n_pages == 1 && type == I915_MAP_WB) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2351 | return kmap(sg_page(sgt->sgl)); |
| 2352 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2353 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2354 | /* Too big for stack -- allocate temporary array instead */ |
| 2355 | pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY); |
| 2356 | if (!pages) |
| 2357 | return NULL; |
| 2358 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2359 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2360 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2361 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2362 | |
| 2363 | /* Check that we have the expected number of pages */ |
| 2364 | GEM_BUG_ON(i != n_pages); |
| 2365 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2366 | switch (type) { |
| 2367 | case I915_MAP_WB: |
| 2368 | pgprot = PAGE_KERNEL; |
| 2369 | break; |
| 2370 | case I915_MAP_WC: |
| 2371 | pgprot = pgprot_writecombine(PAGE_KERNEL_IO); |
| 2372 | break; |
| 2373 | } |
| 2374 | addr = vmap(pages, n_pages, 0, pgprot); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2375 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2376 | if (pages != stack_pages) |
| 2377 | drm_free_large(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2378 | |
| 2379 | return addr; |
| 2380 | } |
| 2381 | |
| 2382 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2383 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 2384 | enum i915_map_type type) |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2385 | { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2386 | enum i915_map_type has_type; |
| 2387 | bool pinned; |
| 2388 | void *ptr; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2389 | int ret; |
| 2390 | |
| 2391 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2392 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2393 | |
| 2394 | ret = i915_gem_object_get_pages(obj); |
| 2395 | if (ret) |
| 2396 | return ERR_PTR(ret); |
| 2397 | |
| 2398 | i915_gem_object_pin_pages(obj); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2399 | pinned = obj->pages_pin_count > 1; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2400 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2401 | ptr = ptr_unpack_bits(obj->mapping, has_type); |
| 2402 | if (ptr && has_type != type) { |
| 2403 | if (pinned) { |
| 2404 | ret = -EBUSY; |
| 2405 | goto err; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2406 | } |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2407 | |
| 2408 | if (is_vmalloc_addr(ptr)) |
| 2409 | vunmap(ptr); |
| 2410 | else |
| 2411 | kunmap(kmap_to_page(ptr)); |
| 2412 | |
| 2413 | ptr = obj->mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2414 | } |
| 2415 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2416 | if (!ptr) { |
| 2417 | ptr = i915_gem_object_map(obj, type); |
| 2418 | if (!ptr) { |
| 2419 | ret = -ENOMEM; |
| 2420 | goto err; |
| 2421 | } |
| 2422 | |
| 2423 | obj->mapping = ptr_pack_bits(ptr, type); |
| 2424 | } |
| 2425 | |
| 2426 | return ptr; |
| 2427 | |
| 2428 | err: |
| 2429 | i915_gem_object_unpin_pages(obj); |
| 2430 | return ERR_PTR(ret); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2431 | } |
| 2432 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2433 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2434 | i915_gem_object_retire__write(struct i915_gem_active *active, |
| 2435 | struct drm_i915_gem_request *request) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2436 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2437 | struct drm_i915_gem_object *obj = |
| 2438 | container_of(active, struct drm_i915_gem_object, last_write); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2439 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 2440 | intel_fb_obj_flush(obj, true, ORIGIN_CS); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2441 | } |
| 2442 | |
| 2443 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2444 | i915_gem_object_retire__read(struct i915_gem_active *active, |
| 2445 | struct drm_i915_gem_request *request) |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2446 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2447 | int idx = request->engine->id; |
| 2448 | struct drm_i915_gem_object *obj = |
| 2449 | container_of(active, struct drm_i915_gem_object, last_read[idx]); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2450 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2451 | GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx)); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2452 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2453 | i915_gem_object_clear_active(obj, idx); |
| 2454 | if (i915_gem_object_is_active(obj)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2455 | return; |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2456 | |
Chris Wilson | 6c24695 | 2015-07-27 10:26:26 +0100 | [diff] [blame] | 2457 | /* Bump our place on the bound list to keep it roughly in LRU order |
| 2458 | * so that we don't steal from recently used but inactive objects |
| 2459 | * (unless we are forced to ofc!) |
| 2460 | */ |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2461 | if (obj->bind_count) |
| 2462 | list_move_tail(&obj->global_list, |
| 2463 | &request->i915->mm.bound_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2464 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2465 | i915_gem_object_put(obj); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2466 | } |
| 2467 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2468 | static bool i915_context_is_banned(const struct i915_gem_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2469 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2470 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2471 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2472 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2473 | return true; |
| 2474 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2475 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2476 | if (ctx->hang_stats.ban_period_seconds && |
| 2477 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2478 | DRM_DEBUG("context hanging too fast, banning!\n"); |
| 2479 | return true; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2480 | } |
| 2481 | |
| 2482 | return false; |
| 2483 | } |
| 2484 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2485 | static void i915_set_reset_status(struct i915_gem_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2486 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2487 | { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2488 | struct i915_ctx_hang_stats *hs = &ctx->hang_stats; |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2489 | |
| 2490 | if (guilty) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2491 | hs->banned = i915_context_is_banned(ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2492 | hs->batch_active++; |
| 2493 | hs->guilty_ts = get_seconds(); |
| 2494 | } else { |
| 2495 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2496 | } |
| 2497 | } |
| 2498 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2499 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2500 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2501 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2502 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2503 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2504 | /* We are called by the error capture and reset at a random |
| 2505 | * point in time. In particular, note that neither is crucially |
| 2506 | * ordered with an interrupt. After a hang, the GPU is dead and we |
| 2507 | * assume that no more writes can happen (we waited long enough for |
| 2508 | * all writes that were in transaction to be flushed) - adding an |
| 2509 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 2510 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
| 2511 | */ |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2512 | list_for_each_entry(request, &engine->request_list, link) { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2513 | if (i915_gem_request_completed(request)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2514 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2515 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2516 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2517 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2518 | |
| 2519 | return NULL; |
| 2520 | } |
| 2521 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2522 | static void i915_gem_reset_engine_status(struct intel_engine_cs *engine) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2523 | { |
| 2524 | struct drm_i915_gem_request *request; |
| 2525 | bool ring_hung; |
| 2526 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2527 | request = i915_gem_find_active_request(engine); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2528 | if (request == NULL) |
| 2529 | return; |
| 2530 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2531 | ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2532 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2533 | i915_set_reset_status(request->ctx, ring_hung); |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2534 | list_for_each_entry_continue(request, &engine->request_list, link) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2535 | i915_set_reset_status(request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2536 | } |
| 2537 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2538 | static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2539 | { |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2540 | struct drm_i915_gem_request *request; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2541 | struct intel_ring *ring; |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2542 | |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2543 | /* Mark all pending requests as complete so that any concurrent |
| 2544 | * (lockless) lookup doesn't try and wait upon the request as we |
| 2545 | * reset it. |
| 2546 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2547 | intel_engine_init_seqno(engine, engine->last_submitted_seqno); |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2548 | |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2549 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2550 | * Clear the execlists queue up before freeing the requests, as those |
| 2551 | * are the ones that keep the context and ringbuffer backing objects |
| 2552 | * pinned in place. |
| 2553 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2554 | |
Tomas Elf | 7de1691a | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 2555 | if (i915.enable_execlists) { |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 2556 | /* Ensure irq handler finishes or is cancelled. */ |
| 2557 | tasklet_kill(&engine->irq_tasklet); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 2558 | |
Tvrtko Ursulin | e39d42f | 2016-04-28 09:56:58 +0100 | [diff] [blame] | 2559 | intel_execlists_cancel_requests(engine); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2560 | } |
| 2561 | |
| 2562 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2563 | * We must free the requests after all the corresponding objects have |
| 2564 | * been moved off active lists. Which is the same order as the normal |
| 2565 | * retire_requests function does. This is important if object hold |
| 2566 | * implicit references on things like e.g. ppgtt address spaces through |
| 2567 | * the request. |
| 2568 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2569 | request = i915_gem_active_raw(&engine->last_request, |
| 2570 | &engine->i915->drm.struct_mutex); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2571 | if (request) |
Chris Wilson | 05235c5 | 2016-07-20 09:21:08 +0100 | [diff] [blame] | 2572 | i915_gem_request_retire_upto(request); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2573 | GEM_BUG_ON(intel_engine_is_active(engine)); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2574 | |
| 2575 | /* Having flushed all requests from all queues, we know that all |
| 2576 | * ringbuffers must now be empty. However, since we do not reclaim |
| 2577 | * all space when retiring the request (to prevent HEADs colliding |
| 2578 | * with rapid ringbuffer wraparound) the amount of available space |
| 2579 | * upon reset is less than when we start. Do one more pass over |
| 2580 | * all the ringbuffers to reset last_retired_head. |
| 2581 | */ |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2582 | list_for_each_entry(ring, &engine->buffers, link) { |
| 2583 | ring->last_retired_head = ring->tail; |
| 2584 | intel_ring_update_space(ring); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2585 | } |
Chris Wilson | 2ed53a9 | 2016-04-07 07:29:11 +0100 | [diff] [blame] | 2586 | |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2587 | engine->i915->gt.active_engines &= ~intel_engine_flag(engine); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2588 | } |
| 2589 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2590 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2591 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2592 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2593 | struct intel_engine_cs *engine; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2594 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2595 | /* |
| 2596 | * Before we free the objects from the requests, we need to inspect |
| 2597 | * them for finding the guilty party. As the requests only borrow |
| 2598 | * their reference to the objects, the inspection must be done first. |
| 2599 | */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2600 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2601 | i915_gem_reset_engine_status(engine); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2602 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2603 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2604 | i915_gem_reset_engine_cleanup(engine); |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2605 | mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2606 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2607 | i915_gem_context_reset(dev); |
| 2608 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2609 | i915_gem_restore_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2610 | } |
| 2611 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2612 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2613 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2614 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2615 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2616 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2617 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2618 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2619 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2620 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2621 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2622 | mutex_unlock(&dev->struct_mutex); |
| 2623 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2624 | |
| 2625 | /* Keep the retire handler running until we are finally idle. |
| 2626 | * We do not need to do this test under locking as in the worst-case |
| 2627 | * we queue the retire worker once too often. |
| 2628 | */ |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2629 | if (READ_ONCE(dev_priv->gt.awake)) { |
| 2630 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2631 | queue_delayed_work(dev_priv->wq, |
| 2632 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2633 | round_jiffies_up_relative(HZ)); |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2634 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2635 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2636 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2637 | static void |
| 2638 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2639 | { |
| 2640 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2641 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2642 | struct drm_device *dev = &dev_priv->drm; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2643 | struct intel_engine_cs *engine; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2644 | bool rearm_hangcheck; |
| 2645 | |
| 2646 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 2647 | return; |
| 2648 | |
| 2649 | if (READ_ONCE(dev_priv->gt.active_engines)) |
| 2650 | return; |
| 2651 | |
| 2652 | rearm_hangcheck = |
| 2653 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 2654 | |
| 2655 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 2656 | /* Currently busy, come back later */ |
| 2657 | mod_delayed_work(dev_priv->wq, |
| 2658 | &dev_priv->gt.idle_work, |
| 2659 | msecs_to_jiffies(50)); |
| 2660 | goto out_rearm; |
| 2661 | } |
| 2662 | |
| 2663 | if (dev_priv->gt.active_engines) |
| 2664 | goto out_unlock; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2665 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2666 | for_each_engine(engine, dev_priv) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2667 | i915_gem_batch_pool_fini(&engine->batch_pool); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2668 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2669 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2670 | dev_priv->gt.awake = false; |
| 2671 | rearm_hangcheck = false; |
Daniel Vetter | 30ecad7 | 2015-12-09 09:29:36 +0100 | [diff] [blame] | 2672 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2673 | if (INTEL_GEN(dev_priv) >= 6) |
| 2674 | gen6_rps_idle(dev_priv); |
| 2675 | intel_runtime_pm_put(dev_priv); |
| 2676 | out_unlock: |
| 2677 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2678 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2679 | out_rearm: |
| 2680 | if (rearm_hangcheck) { |
| 2681 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2682 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2683 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2684 | } |
| 2685 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2686 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file) |
| 2687 | { |
| 2688 | struct drm_i915_gem_object *obj = to_intel_bo(gem); |
| 2689 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 2690 | struct i915_vma *vma, *vn; |
| 2691 | |
| 2692 | mutex_lock(&obj->base.dev->struct_mutex); |
| 2693 | list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link) |
| 2694 | if (vma->vm->file == fpriv) |
| 2695 | i915_vma_close(vma); |
| 2696 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 2697 | } |
| 2698 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2699 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2700 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2701 | * @dev: drm device pointer |
| 2702 | * @data: ioctl data blob |
| 2703 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2704 | * |
| 2705 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2706 | * the timeout parameter. |
| 2707 | * -ETIME: object is still busy after timeout |
| 2708 | * -ERESTARTSYS: signal interrupted the wait |
| 2709 | * -ENONENT: object doesn't exist |
| 2710 | * Also possible, but rare: |
| 2711 | * -EAGAIN: GPU wedged |
| 2712 | * -ENOMEM: damn |
| 2713 | * -ENODEV: Internal IRQ fail |
| 2714 | * -E?: The add request failed |
| 2715 | * |
| 2716 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2717 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2718 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2719 | * without holding struct_mutex the object may become re-busied before this |
| 2720 | * function completes. A similar but shorter * race condition exists in the busy |
| 2721 | * ioctl |
| 2722 | */ |
| 2723 | int |
| 2724 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2725 | { |
| 2726 | struct drm_i915_gem_wait *args = data; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2727 | struct intel_rps_client *rps = to_rps_client(file); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2728 | struct drm_i915_gem_object *obj; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2729 | unsigned long active; |
| 2730 | int idx, ret = 0; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2731 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 2732 | if (args->flags != 0) |
| 2733 | return -EINVAL; |
| 2734 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2735 | obj = i915_gem_object_lookup(file, args->bo_handle); |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2736 | if (!obj) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2737 | return -ENOENT; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2738 | |
| 2739 | active = __I915_BO_ACTIVE(obj); |
| 2740 | for_each_active(active, idx) { |
| 2741 | s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL; |
| 2742 | ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true, |
| 2743 | timeout, rps); |
| 2744 | if (ret) |
| 2745 | break; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2746 | } |
| 2747 | |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2748 | i915_gem_object_put_unlocked(obj); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2749 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2750 | } |
| 2751 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2752 | static int |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2753 | __i915_gem_object_sync(struct drm_i915_gem_request *to, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2754 | struct drm_i915_gem_request *from) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2755 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2756 | int ret; |
| 2757 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2758 | if (to->engine == from->engine) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2759 | return 0; |
| 2760 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 2761 | if (!i915.semaphores) { |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 2762 | ret = i915_wait_request(from, |
| 2763 | from->i915->mm.interruptible, |
| 2764 | NULL, |
| 2765 | NO_WAITBOOST); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2766 | if (ret) |
| 2767 | return ret; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2768 | } else { |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2769 | int idx = intel_engine_sync_index(from->engine, to->engine); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2770 | if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx]) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2771 | return 0; |
| 2772 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2773 | trace_i915_gem_ring_sync_to(to, from); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2774 | ret = to->engine->semaphore.sync_to(to, from); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2775 | if (ret) |
| 2776 | return ret; |
| 2777 | |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2778 | from->engine->semaphore.sync_seqno[idx] = from->fence.seqno; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2779 | } |
| 2780 | |
| 2781 | return 0; |
| 2782 | } |
| 2783 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2784 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2785 | * i915_gem_object_sync - sync an object to a ring. |
| 2786 | * |
| 2787 | * @obj: object which may be in use on another ring. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2788 | * @to: request we are wishing to use |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2789 | * |
| 2790 | * This code is meant to abstract object synchronization with the GPU. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2791 | * Conceptually we serialise writes between engines inside the GPU. |
| 2792 | * We only allow one engine to write into a buffer at any time, but |
| 2793 | * multiple readers. To ensure each has a coherent view of memory, we must: |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2794 | * |
| 2795 | * - If there is an outstanding write request to the object, the new |
| 2796 | * request must wait for it to complete (either CPU or in hw, requests |
| 2797 | * on the same ring will be naturally ordered). |
| 2798 | * |
| 2799 | * - If we are a write request (pending_write_domain is set), the new |
| 2800 | * request must wait for outstanding read requests to complete. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2801 | * |
| 2802 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2803 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2804 | int |
| 2805 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2806 | struct drm_i915_gem_request *to) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2807 | { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2808 | struct i915_gem_active *active; |
| 2809 | unsigned long active_mask; |
| 2810 | int idx; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2811 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2812 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 2813 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2814 | active_mask = i915_gem_object_get_active(obj); |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2815 | if (!active_mask) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2816 | return 0; |
| 2817 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2818 | if (obj->base.pending_write_domain) { |
| 2819 | active = obj->last_read; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2820 | } else { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2821 | active_mask = 1; |
| 2822 | active = &obj->last_write; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2823 | } |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2824 | |
| 2825 | for_each_active(active_mask, idx) { |
| 2826 | struct drm_i915_gem_request *request; |
| 2827 | int ret; |
| 2828 | |
| 2829 | request = i915_gem_active_peek(&active[idx], |
| 2830 | &obj->base.dev->struct_mutex); |
| 2831 | if (!request) |
| 2832 | continue; |
| 2833 | |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2834 | ret = __i915_gem_object_sync(to, request); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2835 | if (ret) |
| 2836 | return ret; |
| 2837 | } |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2838 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2839 | return 0; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2840 | } |
| 2841 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2842 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 2843 | { |
| 2844 | u32 old_write_domain, old_read_domains; |
| 2845 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2846 | /* Force a pagefault for domain tracking on next user access */ |
| 2847 | i915_gem_release_mmap(obj); |
| 2848 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 2849 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 2850 | return; |
| 2851 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2852 | old_read_domains = obj->base.read_domains; |
| 2853 | old_write_domain = obj->base.write_domain; |
| 2854 | |
| 2855 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 2856 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 2857 | |
| 2858 | trace_i915_gem_object_change_domain(obj, |
| 2859 | old_read_domains, |
| 2860 | old_write_domain); |
| 2861 | } |
| 2862 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2863 | static void __i915_vma_iounmap(struct i915_vma *vma) |
| 2864 | { |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2865 | GEM_BUG_ON(i915_vma_is_pinned(vma)); |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2866 | |
| 2867 | if (vma->iomap == NULL) |
| 2868 | return; |
| 2869 | |
| 2870 | io_mapping_unmap(vma->iomap); |
| 2871 | vma->iomap = NULL; |
| 2872 | } |
| 2873 | |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2874 | int i915_vma_unbind(struct i915_vma *vma) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2875 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2876 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2877 | unsigned long active; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2878 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2879 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2880 | /* First wait upon any activity as retiring the request may |
| 2881 | * have side-effects such as unpinning or even unbinding this vma. |
| 2882 | */ |
| 2883 | active = i915_vma_get_active(vma); |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2884 | if (active) { |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2885 | int idx; |
| 2886 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2887 | /* When a closed VMA is retired, it is unbound - eek. |
| 2888 | * In order to prevent it from being recursively closed, |
| 2889 | * take a pin on the vma so that the second unbind is |
| 2890 | * aborted. |
| 2891 | */ |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2892 | __i915_vma_pin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2893 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2894 | for_each_active(active, idx) { |
| 2895 | ret = i915_gem_active_retire(&vma->last_read[idx], |
| 2896 | &vma->vm->dev->struct_mutex); |
| 2897 | if (ret) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2898 | break; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2899 | } |
| 2900 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2901 | __i915_vma_unpin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2902 | if (ret) |
| 2903 | return ret; |
| 2904 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2905 | GEM_BUG_ON(i915_vma_is_active(vma)); |
| 2906 | } |
| 2907 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2908 | if (i915_vma_is_pinned(vma)) |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2909 | return -EBUSY; |
| 2910 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2911 | if (!drm_mm_node_allocated(&vma->node)) |
| 2912 | goto destroy; |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 2913 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2914 | GEM_BUG_ON(obj->bind_count == 0); |
| 2915 | GEM_BUG_ON(!obj->pages); |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 2916 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2917 | if (i915_vma_is_map_and_fenceable(vma)) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2918 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2919 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2920 | /* release the fence reg _after_ flushing */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2921 | ret = i915_vma_put_fence(vma); |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2922 | if (ret) |
| 2923 | return ret; |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2924 | |
| 2925 | __i915_vma_iounmap(vma); |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2926 | vma->flags &= ~I915_VMA_CAN_FENCE; |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2927 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2928 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2929 | if (likely(!vma->vm->closed)) { |
| 2930 | trace_i915_vma_unbind(vma); |
| 2931 | vma->vm->unbind_vma(vma); |
| 2932 | } |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2933 | vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2934 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2935 | drm_mm_remove_node(&vma->node); |
| 2936 | list_move_tail(&vma->vm_link, &vma->vm->unbound_list); |
| 2937 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2938 | if (vma->pages != obj->pages) { |
| 2939 | GEM_BUG_ON(!vma->pages); |
| 2940 | sg_free_table(vma->pages); |
| 2941 | kfree(vma->pages); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2942 | } |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 2943 | vma->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2944 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2945 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 2946 | * no more VMAs exist. */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2947 | if (--obj->bind_count == 0) |
| 2948 | list_move_tail(&obj->global_list, |
| 2949 | &to_i915(obj->base.dev)->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2950 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 2951 | /* And finally now the object is completely decoupled from this vma, |
| 2952 | * we can drop its hold on the backing storage and allow it to be |
| 2953 | * reaped by the shrinker. |
| 2954 | */ |
| 2955 | i915_gem_object_unpin_pages(obj); |
| 2956 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2957 | destroy: |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2958 | if (unlikely(i915_vma_is_closed(vma))) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2959 | i915_vma_destroy(vma); |
| 2960 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 2961 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2962 | } |
| 2963 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2964 | int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
| 2965 | bool interruptible) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2966 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2967 | struct intel_engine_cs *engine; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2968 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2969 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2970 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 62e6300 | 2016-06-24 14:55:52 +0100 | [diff] [blame] | 2971 | if (engine->last_context == NULL) |
| 2972 | continue; |
| 2973 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2974 | ret = intel_engine_idle(engine, interruptible); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2975 | if (ret) |
| 2976 | return ret; |
| 2977 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2978 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2979 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2980 | } |
| 2981 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2982 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2983 | unsigned long cache_level) |
| 2984 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2985 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2986 | struct drm_mm_node *other; |
| 2987 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2988 | /* |
| 2989 | * On some machines we have to be careful when putting differing types |
| 2990 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 2991 | * domains and dying. During vm initialisation, we decide whether or not |
| 2992 | * these constraints apply and set the drm_mm.color_adjust |
| 2993 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2994 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2995 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2996 | return true; |
| 2997 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2998 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2999 | return true; |
| 3000 | |
| 3001 | if (list_empty(>t_space->node_list)) |
| 3002 | return true; |
| 3003 | |
| 3004 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 3005 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 3006 | return false; |
| 3007 | |
| 3008 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 3009 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 3010 | return false; |
| 3011 | |
| 3012 | return true; |
| 3013 | } |
| 3014 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3015 | /** |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3016 | * i915_vma_insert - finds a slot for the vma in its address space |
| 3017 | * @vma: the vma |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3018 | * @size: requested size in bytes (can be larger than the VMA) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3019 | * @alignment: required alignment |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3020 | * @flags: mask of PIN_* flags to use |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3021 | * |
| 3022 | * First we try to allocate some free space that meets the requirements for |
| 3023 | * the VMA. Failiing that, if the flags permit, it will evict an old VMA, |
| 3024 | * preferrably the oldest idle entry to make room for the new VMA. |
| 3025 | * |
| 3026 | * Returns: |
| 3027 | * 0 on success, negative error code otherwise. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3028 | */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3029 | static int |
| 3030 | i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3031 | { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3032 | struct drm_i915_private *dev_priv = to_i915(vma->vm->dev); |
| 3033 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3034 | u64 start, end; |
| 3035 | u64 min_alignment; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3036 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3037 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3038 | GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3039 | GEM_BUG_ON(drm_mm_node_allocated(&vma->node)); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3040 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3041 | size = max(size, vma->size); |
| 3042 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3043 | size = i915_gem_get_ggtt_size(dev_priv, size, |
| 3044 | i915_gem_object_get_tiling(obj)); |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3045 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3046 | min_alignment = |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3047 | i915_gem_get_ggtt_alignment(dev_priv, size, |
| 3048 | i915_gem_object_get_tiling(obj), |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3049 | flags & PIN_MAPPABLE); |
| 3050 | if (alignment == 0) |
| 3051 | alignment = min_alignment; |
| 3052 | if (alignment & (min_alignment - 1)) { |
| 3053 | DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n", |
| 3054 | alignment, min_alignment); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3055 | return -EINVAL; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3056 | } |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3057 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3058 | start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3059 | |
| 3060 | end = vma->vm->total; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3061 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3062 | end = min_t(u64, end, dev_priv->ggtt.mappable_end); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3063 | if (flags & PIN_ZONE_4G) |
Michel Thierry | 48ea1e3 | 2016-01-11 11:39:27 +0000 | [diff] [blame] | 3064 | end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3065 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3066 | /* If binding the object/GGTT view requires more space than the entire |
| 3067 | * aperture has, reject it early before evicting everything in a vain |
| 3068 | * attempt to find space. |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3069 | */ |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3070 | if (size > end) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3071 | DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n", |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3072 | size, obj->base.size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3073 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3074 | end); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3075 | return -E2BIG; |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3076 | } |
| 3077 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3078 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3079 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3080 | return ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3081 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3082 | i915_gem_object_pin_pages(obj); |
| 3083 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3084 | if (flags & PIN_OFFSET_FIXED) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3085 | u64 offset = flags & PIN_OFFSET_MASK; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3086 | if (offset & (alignment - 1) || offset > end - size) { |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3087 | ret = -EINVAL; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3088 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3089 | } |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3090 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3091 | vma->node.start = offset; |
| 3092 | vma->node.size = size; |
| 3093 | vma->node.color = obj->cache_level; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3094 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3095 | if (ret) { |
| 3096 | ret = i915_gem_evict_for_vma(vma); |
| 3097 | if (ret == 0) |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3098 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
| 3099 | if (ret) |
| 3100 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3101 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3102 | } else { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3103 | u32 search_flag, alloc_flag; |
| 3104 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3105 | if (flags & PIN_HIGH) { |
| 3106 | search_flag = DRM_MM_SEARCH_BELOW; |
| 3107 | alloc_flag = DRM_MM_CREATE_TOP; |
| 3108 | } else { |
| 3109 | search_flag = DRM_MM_SEARCH_DEFAULT; |
| 3110 | alloc_flag = DRM_MM_CREATE_DEFAULT; |
| 3111 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3112 | |
Chris Wilson | 954c469 | 2016-08-04 16:32:26 +0100 | [diff] [blame] | 3113 | /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks, |
| 3114 | * so we know that we always have a minimum alignment of 4096. |
| 3115 | * The drm_mm range manager is optimised to return results |
| 3116 | * with zero alignment, so where possible use the optimal |
| 3117 | * path. |
| 3118 | */ |
| 3119 | if (alignment <= 4096) |
| 3120 | alignment = 0; |
| 3121 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3122 | search_free: |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3123 | ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm, |
| 3124 | &vma->node, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3125 | size, alignment, |
| 3126 | obj->cache_level, |
| 3127 | start, end, |
| 3128 | search_flag, |
| 3129 | alloc_flag); |
| 3130 | if (ret) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3131 | ret = i915_gem_evict_something(vma->vm, size, alignment, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3132 | obj->cache_level, |
| 3133 | start, end, |
| 3134 | flags); |
| 3135 | if (ret == 0) |
| 3136 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3137 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3138 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3139 | } |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3140 | } |
Chris Wilson | 3750858 | 2016-08-04 16:32:24 +0100 | [diff] [blame] | 3141 | GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3142 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3143 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3144 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3145 | obj->bind_count++; |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3146 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3147 | return 0; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3148 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3149 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3150 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3151 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3152 | } |
| 3153 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3154 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3155 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3156 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3157 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3158 | /* If we don't have a page list set up, then we're not pinned |
| 3159 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3160 | * again at bind time. |
| 3161 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3162 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3163 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3164 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3165 | /* |
| 3166 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3167 | * marked as wc by the system, or the system is cache-coherent. |
| 3168 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3169 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3170 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3171 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3172 | /* If the GPU is snooping the contents of the CPU cache, |
| 3173 | * we do not need to manually clear the CPU cache lines. However, |
| 3174 | * the caches are only snooped when the render cache is |
| 3175 | * flushed/invalidated. As we always have to emit invalidations |
| 3176 | * and flushes when moving into and out of the RENDER domain, correct |
| 3177 | * snooping behaviour occurs naturally as the result of our domain |
| 3178 | * tracking. |
| 3179 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3180 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3181 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3182 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3183 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3184 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3185 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3186 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3187 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3188 | |
| 3189 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3190 | } |
| 3191 | |
| 3192 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3193 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3194 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3195 | { |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame] | 3196 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3197 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3198 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3199 | return; |
| 3200 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3201 | /* No actual flushing is required for the GTT write domain. Writes |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame] | 3202 | * to it "immediately" go to main memory as far as we know, so there's |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3203 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3204 | * |
| 3205 | * However, we do have to enforce the order so that all writes through |
| 3206 | * the GTT land before any writes to the device, such as updates to |
| 3207 | * the GATT itself. |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame] | 3208 | * |
| 3209 | * We also have to wait a bit for the writes to land from the GTT. |
| 3210 | * An uncached read (i.e. mmio) seems to be ideal for the round-trip |
| 3211 | * timing. This issue has only been observed when switching quickly |
| 3212 | * between GTT writes and CPU reads from inside the kernel on recent hw, |
| 3213 | * and it appears to only affect discrete GTT blocks (i.e. on LLC |
| 3214 | * system agents we cannot reproduce this behaviour). |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3215 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3216 | wmb(); |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame] | 3217 | if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) |
| 3218 | POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base)); |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3219 | |
Chris Wilson | d243ad8 | 2016-08-18 17:16:44 +0100 | [diff] [blame] | 3220 | intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT)); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3221 | |
Chris Wilson | b0dc465 | 2016-08-18 17:16:51 +0100 | [diff] [blame] | 3222 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3223 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3224 | obj->base.read_domains, |
Chris Wilson | b0dc465 | 2016-08-18 17:16:51 +0100 | [diff] [blame] | 3225 | I915_GEM_DOMAIN_GTT); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3226 | } |
| 3227 | |
| 3228 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3229 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3230 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3231 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3232 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3233 | return; |
| 3234 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3235 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3236 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3237 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3238 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3239 | |
Chris Wilson | b0dc465 | 2016-08-18 17:16:51 +0100 | [diff] [blame] | 3240 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3241 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3242 | obj->base.read_domains, |
Chris Wilson | b0dc465 | 2016-08-18 17:16:51 +0100 | [diff] [blame] | 3243 | I915_GEM_DOMAIN_CPU); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3244 | } |
| 3245 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3246 | /** |
| 3247 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3248 | * @obj: object to act on |
| 3249 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3250 | * |
| 3251 | * This function returns when the move is complete, including waiting on |
| 3252 | * flushes to occur. |
| 3253 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3254 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3255 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3256 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3257 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3258 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3259 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3260 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3261 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3262 | if (ret) |
| 3263 | return ret; |
| 3264 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3265 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3266 | return 0; |
| 3267 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3268 | /* Flush and acquire obj->pages so that we are coherent through |
| 3269 | * direct access in memory with previous cached writes through |
| 3270 | * shmemfs and that our cache domain tracking remains valid. |
| 3271 | * For example, if the obj->filp was moved to swap without us |
| 3272 | * being notified and releasing the pages, we would mistakenly |
| 3273 | * continue to assume that the obj remained out of the CPU cached |
| 3274 | * domain. |
| 3275 | */ |
| 3276 | ret = i915_gem_object_get_pages(obj); |
| 3277 | if (ret) |
| 3278 | return ret; |
| 3279 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3280 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3281 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3282 | /* Serialise direct access to this object with the barriers for |
| 3283 | * coherent writes from the GPU, by effectively invalidating the |
| 3284 | * GTT domain upon first access. |
| 3285 | */ |
| 3286 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3287 | mb(); |
| 3288 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3289 | old_write_domain = obj->base.write_domain; |
| 3290 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3291 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3292 | /* It should now be out of any other write domains, and we can update |
| 3293 | * the domain values for our changes. |
| 3294 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3295 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3296 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3297 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3298 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3299 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3300 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3301 | } |
| 3302 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3303 | trace_i915_gem_object_change_domain(obj, |
| 3304 | old_read_domains, |
| 3305 | old_write_domain); |
| 3306 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3307 | /* And bump the LRU for this access */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3308 | vma = i915_gem_object_to_ggtt(obj, NULL); |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 3309 | if (vma && |
| 3310 | drm_mm_node_allocated(&vma->node) && |
| 3311 | !i915_vma_is_active(vma)) |
| 3312 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3313 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3314 | return 0; |
| 3315 | } |
| 3316 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3317 | /** |
| 3318 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3319 | * @obj: object to act on |
| 3320 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3321 | * |
| 3322 | * After this function returns, the object will be in the new cache-level |
| 3323 | * across all GTT and the contents of the backing storage will be coherent, |
| 3324 | * with respect to the new cache-level. In order to keep the backing storage |
| 3325 | * coherent for all users, we only allow a single cache level to be set |
| 3326 | * globally on the object and prevent it from being changed whilst the |
| 3327 | * hardware is reading from the object. That is if the object is currently |
| 3328 | * on the scanout it will be set to uncached (or equivalent display |
| 3329 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 3330 | * that all direct access to the scanout remains coherent. |
| 3331 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3332 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3333 | enum i915_cache_level cache_level) |
| 3334 | { |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3335 | struct i915_vma *vma; |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3336 | int ret = 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3337 | |
| 3338 | if (obj->cache_level == cache_level) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3339 | goto out; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3340 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3341 | /* Inspect the list of currently bound VMA and unbind any that would |
| 3342 | * be invalid given the new cache-level. This is principally to |
| 3343 | * catch the issue of the CS prefetch crossing page boundaries and |
| 3344 | * reading an invalid PTE on older architectures. |
| 3345 | */ |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3346 | restart: |
| 3347 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3348 | if (!drm_mm_node_allocated(&vma->node)) |
| 3349 | continue; |
| 3350 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 3351 | if (i915_vma_is_pinned(vma)) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3352 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3353 | return -EBUSY; |
| 3354 | } |
| 3355 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3356 | if (i915_gem_valid_gtt_space(vma, cache_level)) |
| 3357 | continue; |
| 3358 | |
| 3359 | ret = i915_vma_unbind(vma); |
| 3360 | if (ret) |
| 3361 | return ret; |
| 3362 | |
| 3363 | /* As unbinding may affect other elements in the |
| 3364 | * obj->vma_list (due to side-effects from retiring |
| 3365 | * an active vma), play safe and restart the iterator. |
| 3366 | */ |
| 3367 | goto restart; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3368 | } |
| 3369 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3370 | /* We can reuse the existing drm_mm nodes but need to change the |
| 3371 | * cache-level on the PTE. We could simply unbind them all and |
| 3372 | * rebind with the correct cache-level on next use. However since |
| 3373 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 3374 | * rewrite the PTE in the belief that doing so tramples upon less |
| 3375 | * state and so involves less work. |
| 3376 | */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3377 | if (obj->bind_count) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3378 | /* Before we change the PTE, the GPU must not be accessing it. |
| 3379 | * If we wait upon the object, we know that all the bound |
| 3380 | * VMA are no longer active. |
| 3381 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3382 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3383 | if (ret) |
| 3384 | return ret; |
| 3385 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3386 | if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3387 | /* Access to snoopable pages through the GTT is |
| 3388 | * incoherent and on some machines causes a hard |
| 3389 | * lockup. Relinquish the CPU mmaping to force |
| 3390 | * userspace to refault in the pages and we can |
| 3391 | * then double check if the GTT mapping is still |
| 3392 | * valid for that pointer access. |
| 3393 | */ |
| 3394 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3395 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3396 | /* As we no longer need a fence for GTT access, |
| 3397 | * we can relinquish it now (and so prevent having |
| 3398 | * to steal a fence from someone else on the next |
| 3399 | * fence request). Note GPU activity would have |
| 3400 | * dropped the fence as all snoopable access is |
| 3401 | * supposed to be linear. |
| 3402 | */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 3403 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
| 3404 | ret = i915_vma_put_fence(vma); |
| 3405 | if (ret) |
| 3406 | return ret; |
| 3407 | } |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3408 | } else { |
| 3409 | /* We either have incoherent backing store and |
| 3410 | * so no GTT access or the architecture is fully |
| 3411 | * coherent. In such cases, existing GTT mmaps |
| 3412 | * ignore the cache bit in the PTE and we can |
| 3413 | * rewrite it without confusing the GPU or having |
| 3414 | * to force userspace to fault back in its mmaps. |
| 3415 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3416 | } |
| 3417 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3418 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3419 | if (!drm_mm_node_allocated(&vma->node)) |
| 3420 | continue; |
| 3421 | |
| 3422 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 3423 | if (ret) |
| 3424 | return ret; |
| 3425 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3426 | } |
| 3427 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3428 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3429 | vma->node.color = cache_level; |
| 3430 | obj->cache_level = cache_level; |
| 3431 | |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3432 | out: |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3433 | /* Flush the dirty CPU caches to the backing storage so that the |
| 3434 | * object is now coherent at its new cache level (with respect |
| 3435 | * to the access domain). |
| 3436 | */ |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 3437 | if (obj->cache_dirty && cpu_write_needs_clflush(obj)) { |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3438 | if (i915_gem_clflush_object(obj, true)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3439 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3440 | } |
| 3441 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3442 | return 0; |
| 3443 | } |
| 3444 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3445 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3446 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3447 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3448 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3449 | struct drm_i915_gem_object *obj; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3450 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3451 | obj = i915_gem_object_lookup(file, args->handle); |
| 3452 | if (!obj) |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3453 | return -ENOENT; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3454 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3455 | switch (obj->cache_level) { |
| 3456 | case I915_CACHE_LLC: |
| 3457 | case I915_CACHE_L3_LLC: |
| 3458 | args->caching = I915_CACHING_CACHED; |
| 3459 | break; |
| 3460 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3461 | case I915_CACHE_WT: |
| 3462 | args->caching = I915_CACHING_DISPLAY; |
| 3463 | break; |
| 3464 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3465 | default: |
| 3466 | args->caching = I915_CACHING_NONE; |
| 3467 | break; |
| 3468 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3469 | |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 3470 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3471 | return 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3472 | } |
| 3473 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3474 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3475 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3476 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3477 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3478 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3479 | struct drm_i915_gem_object *obj; |
| 3480 | enum i915_cache_level level; |
| 3481 | int ret; |
| 3482 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3483 | switch (args->caching) { |
| 3484 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3485 | level = I915_CACHE_NONE; |
| 3486 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3487 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3488 | /* |
| 3489 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 3490 | * snooped mapping may leave stale data in a corresponding CPU |
| 3491 | * cacheline, whereas normally such cachelines would get |
| 3492 | * invalidated. |
| 3493 | */ |
Tvrtko Ursulin | ca37780 | 2016-03-02 12:10:31 +0000 | [diff] [blame] | 3494 | if (!HAS_LLC(dev) && !HAS_SNOOP(dev)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3495 | return -ENODEV; |
| 3496 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3497 | level = I915_CACHE_LLC; |
| 3498 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3499 | case I915_CACHING_DISPLAY: |
| 3500 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3501 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3502 | default: |
| 3503 | return -EINVAL; |
| 3504 | } |
| 3505 | |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3506 | intel_runtime_pm_get(dev_priv); |
| 3507 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3508 | ret = i915_mutex_lock_interruptible(dev); |
| 3509 | if (ret) |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3510 | goto rpm_put; |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3511 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3512 | obj = i915_gem_object_lookup(file, args->handle); |
| 3513 | if (!obj) { |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3514 | ret = -ENOENT; |
| 3515 | goto unlock; |
| 3516 | } |
| 3517 | |
| 3518 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3519 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 3520 | i915_gem_object_put(obj); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3521 | unlock: |
| 3522 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3523 | rpm_put: |
| 3524 | intel_runtime_pm_put(dev_priv); |
| 3525 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3526 | return ret; |
| 3527 | } |
| 3528 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3529 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3530 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3531 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3532 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3533 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3534 | struct i915_vma * |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3535 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3536 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3537 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3538 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3539 | struct i915_vma *vma; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3540 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3541 | int ret; |
| 3542 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3543 | /* Mark the pin_display early so that we account for the |
| 3544 | * display coherency whilst setting up the cache domains. |
| 3545 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3546 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3547 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3548 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3549 | * a result, we make sure that the pinning that is about to occur is |
| 3550 | * done with uncached PTEs. This is lowest common denominator for all |
| 3551 | * chipsets. |
| 3552 | * |
| 3553 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3554 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3555 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3556 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3557 | ret = i915_gem_object_set_cache_level(obj, |
| 3558 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3559 | if (ret) { |
| 3560 | vma = ERR_PTR(ret); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3561 | goto err_unpin_display; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3562 | } |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3563 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3564 | /* As the user may map the buffer once pinned in the display plane |
| 3565 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3566 | * always use map_and_fenceable for all scanout buffers. |
| 3567 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3568 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3569 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 3570 | PIN_MAPPABLE : 0); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3571 | if (IS_ERR(vma)) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3572 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3573 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3574 | WARN_ON(obj->pin_display > i915_vma_pin_count(vma)); |
| 3575 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3576 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3577 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3578 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3579 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3580 | |
| 3581 | /* It should now be out of any other write domains, and we can update |
| 3582 | * the domain values for our changes. |
| 3583 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3584 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3585 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3586 | |
| 3587 | trace_i915_gem_object_change_domain(obj, |
| 3588 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3589 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3590 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3591 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3592 | |
| 3593 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3594 | obj->pin_display--; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3595 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3596 | } |
| 3597 | |
| 3598 | void |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3599 | i915_gem_object_unpin_from_display_plane(struct i915_vma *vma) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3600 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3601 | if (WARN_ON(vma->obj->pin_display == 0)) |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3602 | return; |
| 3603 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3604 | vma->obj->pin_display--; |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3605 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3606 | i915_vma_unpin(vma); |
| 3607 | WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma)); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3608 | } |
| 3609 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3610 | /** |
| 3611 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3612 | * @obj: object to act on |
| 3613 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3614 | * |
| 3615 | * This function returns when the move is complete, including waiting on |
| 3616 | * flushes to occur. |
| 3617 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3618 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3619 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3620 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3621 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3622 | int ret; |
| 3623 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3624 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3625 | if (ret) |
| 3626 | return ret; |
| 3627 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3628 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 3629 | return 0; |
| 3630 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3631 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3632 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3633 | old_write_domain = obj->base.write_domain; |
| 3634 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3635 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3636 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3637 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3638 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3639 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3640 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3641 | } |
| 3642 | |
| 3643 | /* It should now be out of any other write domains, and we can update |
| 3644 | * the domain values for our changes. |
| 3645 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3646 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3647 | |
| 3648 | /* If we're writing through the CPU, then the GPU read domains will |
| 3649 | * need to be invalidated at next use. |
| 3650 | */ |
| 3651 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3652 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3653 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3654 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3655 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3656 | trace_i915_gem_object_change_domain(obj, |
| 3657 | old_read_domains, |
| 3658 | old_write_domain); |
| 3659 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3660 | return 0; |
| 3661 | } |
| 3662 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3663 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3664 | * emitted over 20 msec ago. |
| 3665 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3666 | * Note that if we were to use the current jiffies each time around the loop, |
| 3667 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3668 | * render a frame was over 20ms. |
| 3669 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3670 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3671 | * relatively low latency when blocking on a particular request to finish. |
| 3672 | */ |
| 3673 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3674 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3675 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3676 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3677 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 3678 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3679 | struct drm_i915_gem_request *request, *target = NULL; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3680 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3681 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 3682 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 3683 | if (ret) |
| 3684 | return ret; |
| 3685 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 3686 | /* ABI: return -EIO if already wedged */ |
| 3687 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 3688 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3689 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3690 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3691 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3692 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3693 | break; |
| 3694 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 3695 | /* |
| 3696 | * Note that the request might not have been submitted yet. |
| 3697 | * In which case emitted_jiffies will be zero. |
| 3698 | */ |
| 3699 | if (!request->emitted_jiffies) |
| 3700 | continue; |
| 3701 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3702 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3703 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3704 | if (target) |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3705 | i915_gem_request_get(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3706 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3707 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3708 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3709 | return 0; |
| 3710 | |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 3711 | ret = i915_wait_request(target, true, NULL, NULL); |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3712 | i915_gem_request_put(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3713 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3714 | return ret; |
| 3715 | } |
| 3716 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3717 | static bool |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3718 | i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3719 | { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3720 | if (!drm_mm_node_allocated(&vma->node)) |
| 3721 | return false; |
| 3722 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3723 | if (vma->node.size < size) |
| 3724 | return true; |
| 3725 | |
| 3726 | if (alignment && vma->node.start & (alignment - 1)) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3727 | return true; |
| 3728 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3729 | if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma)) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3730 | return true; |
| 3731 | |
| 3732 | if (flags & PIN_OFFSET_BIAS && |
| 3733 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 3734 | return true; |
| 3735 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3736 | if (flags & PIN_OFFSET_FIXED && |
| 3737 | vma->node.start != (flags & PIN_OFFSET_MASK)) |
| 3738 | return true; |
| 3739 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3740 | return false; |
| 3741 | } |
| 3742 | |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3743 | void __i915_vma_set_map_and_fenceable(struct i915_vma *vma) |
| 3744 | { |
| 3745 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3746 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3747 | bool mappable, fenceable; |
| 3748 | u32 fence_size, fence_alignment; |
| 3749 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3750 | fence_size = i915_gem_get_ggtt_size(dev_priv, |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3751 | vma->size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3752 | i915_gem_object_get_tiling(obj)); |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3753 | fence_alignment = i915_gem_get_ggtt_alignment(dev_priv, |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3754 | vma->size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3755 | i915_gem_object_get_tiling(obj), |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3756 | true); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3757 | |
| 3758 | fenceable = (vma->node.size == fence_size && |
| 3759 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 3760 | |
| 3761 | mappable = (vma->node.start + fence_size <= |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3762 | dev_priv->ggtt.mappable_end); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3763 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3764 | if (mappable && fenceable) |
| 3765 | vma->flags |= I915_VMA_CAN_FENCE; |
| 3766 | else |
| 3767 | vma->flags &= ~I915_VMA_CAN_FENCE; |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3768 | } |
| 3769 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3770 | int __i915_vma_do_pin(struct i915_vma *vma, |
| 3771 | u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3772 | { |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3773 | unsigned int bound = vma->flags; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3774 | int ret; |
| 3775 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3776 | GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3777 | GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma)); |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 3778 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3779 | if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) { |
| 3780 | ret = -EBUSY; |
| 3781 | goto err; |
| 3782 | } |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 3783 | |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 3784 | if ((bound & I915_VMA_BIND_MASK) == 0) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3785 | ret = i915_vma_insert(vma, size, alignment, flags); |
| 3786 | if (ret) |
| 3787 | goto err; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3788 | } |
| 3789 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3790 | ret = i915_vma_bind(vma, vma->obj->cache_level, flags); |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3791 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3792 | goto err; |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3793 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3794 | if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND) |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3795 | __i915_vma_set_map_and_fenceable(vma); |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 3796 | |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3797 | GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3798 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3799 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3800 | err: |
| 3801 | __i915_vma_unpin(vma); |
| 3802 | return ret; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3803 | } |
| 3804 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3805 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3806 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 3807 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3808 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3809 | u64 alignment, |
| 3810 | u64 flags) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3811 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3812 | struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3813 | struct i915_vma *vma; |
| 3814 | int ret; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3815 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3816 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3817 | if (IS_ERR(vma)) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3818 | return vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3819 | |
| 3820 | if (i915_vma_misplaced(vma, size, alignment, flags)) { |
| 3821 | if (flags & PIN_NONBLOCK && |
| 3822 | (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3823 | return ERR_PTR(-ENOSPC); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3824 | |
| 3825 | WARN(i915_vma_is_pinned(vma), |
| 3826 | "bo is already pinned in ggtt with incorrect alignment:" |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3827 | " offset=%08x, req.alignment=%llx," |
| 3828 | " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n", |
| 3829 | i915_ggtt_offset(vma), alignment, |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3830 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 3831 | i915_vma_is_map_and_fenceable(vma)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3832 | ret = i915_vma_unbind(vma); |
| 3833 | if (ret) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3834 | return ERR_PTR(ret); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3835 | } |
| 3836 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3837 | ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL); |
| 3838 | if (ret) |
| 3839 | return ERR_PTR(ret); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3840 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3841 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3842 | } |
| 3843 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3844 | static __always_inline unsigned int __busy_read_flag(unsigned int id) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3845 | { |
| 3846 | /* Note that we could alias engines in the execbuf API, but |
| 3847 | * that would be very unwise as it prevents userspace from |
| 3848 | * fine control over engine selection. Ahem. |
| 3849 | * |
| 3850 | * This should be something like EXEC_MAX_ENGINE instead of |
| 3851 | * I915_NUM_ENGINES. |
| 3852 | */ |
| 3853 | BUILD_BUG_ON(I915_NUM_ENGINES > 16); |
| 3854 | return 0x10000 << id; |
| 3855 | } |
| 3856 | |
| 3857 | static __always_inline unsigned int __busy_write_id(unsigned int id) |
| 3858 | { |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3859 | /* The uABI guarantees an active writer is also amongst the read |
| 3860 | * engines. This would be true if we accessed the activity tracking |
| 3861 | * under the lock, but as we perform the lookup of the object and |
| 3862 | * its activity locklessly we can not guarantee that the last_write |
| 3863 | * being active implies that we have set the same engine flag from |
| 3864 | * last_read - hence we always set both read and write busy for |
| 3865 | * last_write. |
| 3866 | */ |
| 3867 | return id | __busy_read_flag(id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3868 | } |
| 3869 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3870 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3871 | __busy_set_if_active(const struct i915_gem_active *active, |
| 3872 | unsigned int (*flag)(unsigned int id)) |
| 3873 | { |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3874 | struct drm_i915_gem_request *request; |
| 3875 | |
| 3876 | request = rcu_dereference(active->request); |
| 3877 | if (!request || i915_gem_request_completed(request)) |
| 3878 | return 0; |
| 3879 | |
| 3880 | /* This is racy. See __i915_gem_active_get_rcu() for an in detail |
| 3881 | * discussion of how to handle the race correctly, but for reporting |
| 3882 | * the busy state we err on the side of potentially reporting the |
| 3883 | * wrong engine as being busy (but we guarantee that the result |
| 3884 | * is at least self-consistent). |
| 3885 | * |
| 3886 | * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated |
| 3887 | * whilst we are inspecting it, even under the RCU read lock as we are. |
| 3888 | * This means that there is a small window for the engine and/or the |
| 3889 | * seqno to have been overwritten. The seqno will always be in the |
| 3890 | * future compared to the intended, and so we know that if that |
| 3891 | * seqno is idle (on whatever engine) our request is idle and the |
| 3892 | * return 0 above is correct. |
| 3893 | * |
| 3894 | * The issue is that if the engine is switched, it is just as likely |
| 3895 | * to report that it is busy (but since the switch happened, we know |
| 3896 | * the request should be idle). So there is a small chance that a busy |
| 3897 | * result is actually the wrong engine. |
| 3898 | * |
| 3899 | * So why don't we care? |
| 3900 | * |
| 3901 | * For starters, the busy ioctl is a heuristic that is by definition |
| 3902 | * racy. Even with perfect serialisation in the driver, the hardware |
| 3903 | * state is constantly advancing - the state we report to the user |
| 3904 | * is stale. |
| 3905 | * |
| 3906 | * The critical information for the busy-ioctl is whether the object |
| 3907 | * is idle as userspace relies on that to detect whether its next |
| 3908 | * access will stall, or if it has missed submitting commands to |
| 3909 | * the hardware allowing the GPU to stall. We never generate a |
| 3910 | * false-positive for idleness, thus busy-ioctl is reliable at the |
| 3911 | * most fundamental level, and we maintain the guarantee that a |
| 3912 | * busy object left to itself will eventually become idle (and stay |
| 3913 | * idle!). |
| 3914 | * |
| 3915 | * We allow ourselves the leeway of potentially misreporting the busy |
| 3916 | * state because that is an optimisation heuristic that is constantly |
| 3917 | * in flux. Being quickly able to detect the busy/idle state is much |
| 3918 | * more important than accurate logging of exactly which engines were |
| 3919 | * busy. |
| 3920 | * |
| 3921 | * For accuracy in reporting the engine, we could use |
| 3922 | * |
| 3923 | * result = 0; |
| 3924 | * request = __i915_gem_active_get_rcu(active); |
| 3925 | * if (request) { |
| 3926 | * if (!i915_gem_request_completed(request)) |
| 3927 | * result = flag(request->engine->exec_id); |
| 3928 | * i915_gem_request_put(request); |
| 3929 | * } |
| 3930 | * |
| 3931 | * but that still remains susceptible to both hardware and userspace |
| 3932 | * races. So we accept making the result of that race slightly worse, |
| 3933 | * given the rarity of the race and its low impact on the result. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3934 | */ |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3935 | return flag(READ_ONCE(request->engine->exec_id)); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3936 | } |
| 3937 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3938 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3939 | busy_check_reader(const struct i915_gem_active *active) |
| 3940 | { |
| 3941 | return __busy_set_if_active(active, __busy_read_flag); |
| 3942 | } |
| 3943 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3944 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3945 | busy_check_writer(const struct i915_gem_active *active) |
| 3946 | { |
| 3947 | return __busy_set_if_active(active, __busy_write_id); |
| 3948 | } |
| 3949 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3950 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3951 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3952 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3953 | { |
| 3954 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3955 | struct drm_i915_gem_object *obj; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3956 | unsigned long active; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3957 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3958 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3959 | if (!obj) |
| 3960 | return -ENOENT; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3961 | |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3962 | args->busy = 0; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3963 | active = __I915_BO_ACTIVE(obj); |
| 3964 | if (active) { |
| 3965 | int idx; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3966 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3967 | /* Yes, the lookups are intentionally racy. |
| 3968 | * |
| 3969 | * First, we cannot simply rely on __I915_BO_ACTIVE. We have |
| 3970 | * to regard the value as stale and as our ABI guarantees |
| 3971 | * forward progress, we confirm the status of each active |
| 3972 | * request with the hardware. |
| 3973 | * |
| 3974 | * Even though we guard the pointer lookup by RCU, that only |
| 3975 | * guarantees that the pointer and its contents remain |
| 3976 | * dereferencable and does *not* mean that the request we |
| 3977 | * have is the same as the one being tracked by the object. |
| 3978 | * |
| 3979 | * Consider that we lookup the request just as it is being |
| 3980 | * retired and freed. We take a local copy of the pointer, |
| 3981 | * but before we add its engine into the busy set, the other |
| 3982 | * thread reallocates it and assigns it to a task on another |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3983 | * engine with a fresh and incomplete seqno. Guarding against |
| 3984 | * that requires careful serialisation and reference counting, |
| 3985 | * i.e. using __i915_gem_active_get_request_rcu(). We don't, |
| 3986 | * instead we expect that if the result is busy, which engines |
| 3987 | * are busy is not completely reliable - we only guarantee |
| 3988 | * that the object was busy. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3989 | */ |
| 3990 | rcu_read_lock(); |
| 3991 | |
| 3992 | for_each_active(active, idx) |
| 3993 | args->busy |= busy_check_reader(&obj->last_read[idx]); |
| 3994 | |
| 3995 | /* For ABI sanity, we only care that the write engine is in |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3996 | * the set of read engines. This should be ensured by the |
| 3997 | * ordering of setting last_read/last_write in |
| 3998 | * i915_vma_move_to_active(), and then in reverse in retire. |
| 3999 | * However, for good measure, we always report the last_write |
| 4000 | * request as a busy read as well as being a busy write. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4001 | * |
| 4002 | * We don't care that the set of active read/write engines |
| 4003 | * may change during construction of the result, as it is |
| 4004 | * equally liable to change before userspace can inspect |
| 4005 | * the result. |
| 4006 | */ |
| 4007 | args->busy |= busy_check_writer(&obj->last_write); |
| 4008 | |
| 4009 | rcu_read_unlock(); |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4010 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4011 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4012 | i915_gem_object_put_unlocked(obj); |
| 4013 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4014 | } |
| 4015 | |
| 4016 | int |
| 4017 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4018 | struct drm_file *file_priv) |
| 4019 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4020 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4021 | } |
| 4022 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4023 | int |
| 4024 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4025 | struct drm_file *file_priv) |
| 4026 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4027 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4028 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4029 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4030 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4031 | |
| 4032 | switch (args->madv) { |
| 4033 | case I915_MADV_DONTNEED: |
| 4034 | case I915_MADV_WILLNEED: |
| 4035 | break; |
| 4036 | default: |
| 4037 | return -EINVAL; |
| 4038 | } |
| 4039 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4040 | ret = i915_mutex_lock_interruptible(dev); |
| 4041 | if (ret) |
| 4042 | return ret; |
| 4043 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 4044 | obj = i915_gem_object_lookup(file_priv, args->handle); |
| 4045 | if (!obj) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4046 | ret = -ENOENT; |
| 4047 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4048 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4049 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4050 | if (obj->pages && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4051 | i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4052 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 4053 | if (obj->madv == I915_MADV_WILLNEED) |
| 4054 | i915_gem_object_unpin_pages(obj); |
| 4055 | if (args->madv == I915_MADV_WILLNEED) |
| 4056 | i915_gem_object_pin_pages(obj); |
| 4057 | } |
| 4058 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4059 | if (obj->madv != __I915_MADV_PURGED) |
| 4060 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4061 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4062 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 4063 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4064 | i915_gem_object_truncate(obj); |
| 4065 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4066 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4067 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4068 | i915_gem_object_put(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4069 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4070 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4071 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4072 | } |
| 4073 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4074 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4075 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4076 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4077 | int i; |
| 4078 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4079 | INIT_LIST_HEAD(&obj->global_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4080 | for (i = 0; i < I915_NUM_ENGINES; i++) |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 4081 | init_request_active(&obj->last_read[i], |
| 4082 | i915_gem_object_retire__read); |
| 4083 | init_request_active(&obj->last_write, |
| 4084 | i915_gem_object_retire__write); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4085 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4086 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4087 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4088 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4089 | obj->ops = ops; |
| 4090 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4091 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4092 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4093 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4094 | } |
| 4095 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4096 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Chris Wilson | de47266 | 2016-01-22 18:32:31 +0000 | [diff] [blame] | 4097 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4098 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4099 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4100 | }; |
| 4101 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4102 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4103 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4104 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4105 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4106 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4107 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4108 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4109 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4110 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4111 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4112 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4113 | |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4114 | ret = drm_gem_object_init(dev, &obj->base, size); |
| 4115 | if (ret) |
| 4116 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4117 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4118 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4119 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4120 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4121 | mask &= ~__GFP_HIGHMEM; |
| 4122 | mask |= __GFP_DMA32; |
| 4123 | } |
| 4124 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4125 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4126 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4127 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4128 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4129 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4130 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4131 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4132 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4133 | if (HAS_LLC(dev)) { |
| 4134 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4135 | * cache) for about a 10% performance improvement |
| 4136 | * compared to uncached. Graphics requests other than |
| 4137 | * display scanout are coherent with the CPU in |
| 4138 | * accessing this cache. This means in this mode we |
| 4139 | * don't need to clflush on the CPU side, and on the |
| 4140 | * GPU side we only need to flush internal caches to |
| 4141 | * get data visible to the CPU. |
| 4142 | * |
| 4143 | * However, we maintain the display planes as UC, and so |
| 4144 | * need to rebind when first used as such. |
| 4145 | */ |
| 4146 | obj->cache_level = I915_CACHE_LLC; |
| 4147 | } else |
| 4148 | obj->cache_level = I915_CACHE_NONE; |
| 4149 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4150 | trace_i915_gem_object_create(obj); |
| 4151 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4152 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4153 | |
| 4154 | fail: |
| 4155 | i915_gem_object_free(obj); |
| 4156 | |
| 4157 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4158 | } |
| 4159 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4160 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4161 | { |
| 4162 | /* If we are the last user of the backing storage (be it shmemfs |
| 4163 | * pages or stolen etc), we know that the pages are going to be |
| 4164 | * immediately released. In this case, we can then skip copying |
| 4165 | * back the contents from the GPU. |
| 4166 | */ |
| 4167 | |
| 4168 | if (obj->madv != I915_MADV_WILLNEED) |
| 4169 | return false; |
| 4170 | |
| 4171 | if (obj->base.filp == NULL) |
| 4172 | return true; |
| 4173 | |
| 4174 | /* At first glance, this looks racy, but then again so would be |
| 4175 | * userspace racing mmap against close. However, the first external |
| 4176 | * reference to the filp can only be obtained through the |
| 4177 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4178 | * acquiring such a reference whilst we are in the middle of |
| 4179 | * freeing the object. |
| 4180 | */ |
| 4181 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4182 | } |
| 4183 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4184 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4185 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4186 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4187 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4188 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4189 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4190 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4191 | intel_runtime_pm_get(dev_priv); |
| 4192 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4193 | trace_i915_gem_object_destroy(obj); |
| 4194 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4195 | /* All file-owned VMA should have been released by this point through |
| 4196 | * i915_gem_close_object(), or earlier by i915_gem_context_close(). |
| 4197 | * However, the object may also be bound into the global GTT (e.g. |
| 4198 | * older GPUs without per-process support, or for direct access through |
| 4199 | * the GTT either for the user or for scanout). Those VMA still need to |
| 4200 | * unbound now. |
| 4201 | */ |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4202 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) { |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4203 | GEM_BUG_ON(!i915_vma_is_ggtt(vma)); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4204 | GEM_BUG_ON(i915_vma_is_active(vma)); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4205 | vma->flags &= ~I915_VMA_PIN_MASK; |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4206 | i915_vma_close(vma); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4207 | } |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 4208 | GEM_BUG_ON(obj->bind_count); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4209 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4210 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4211 | * before progressing. */ |
| 4212 | if (obj->stolen) |
| 4213 | i915_gem_object_unpin_pages(obj); |
| 4214 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4215 | WARN_ON(atomic_read(&obj->frontbuffer_bits)); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4216 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4217 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4218 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4219 | i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4220 | i915_gem_object_unpin_pages(obj); |
| 4221 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4222 | if (WARN_ON(obj->pages_pin_count)) |
| 4223 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4224 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4225 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4226 | i915_gem_object_put_pages(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4227 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4228 | BUG_ON(obj->pages); |
| 4229 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4230 | if (obj->base.import_attach) |
| 4231 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4232 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4233 | if (obj->ops->release) |
| 4234 | obj->ops->release(obj); |
| 4235 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4236 | drm_gem_object_release(&obj->base); |
| 4237 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4238 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4239 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4240 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4241 | |
| 4242 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4243 | } |
| 4244 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4245 | int i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4246 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4247 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4248 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4249 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 4250 | intel_suspend_gt_powersave(dev_priv); |
| 4251 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4252 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4253 | |
| 4254 | /* We have to flush all the executing contexts to main memory so |
| 4255 | * that they can saved in the hibernation image. To ensure the last |
| 4256 | * context image is coherent, we have to switch away from it. That |
| 4257 | * leaves the dev_priv->kernel_context still active when |
| 4258 | * we actually suspend, and its image in memory may not match the GPU |
| 4259 | * state. Fortunately, the kernel_context is disposable and we do |
| 4260 | * not rely on its state. |
| 4261 | */ |
| 4262 | ret = i915_gem_switch_to_kernel_context(dev_priv); |
| 4263 | if (ret) |
| 4264 | goto err; |
| 4265 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4266 | ret = i915_gem_wait_for_idle(dev_priv, true); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4267 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4268 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4269 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4270 | i915_gem_retire_requests(dev_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4271 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 4272 | i915_gem_context_lost(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4273 | mutex_unlock(&dev->struct_mutex); |
| 4274 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4275 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4276 | cancel_delayed_work_sync(&dev_priv->gt.retire_work); |
| 4277 | flush_delayed_work(&dev_priv->gt.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4278 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4279 | /* Assert that we sucessfully flushed all the work and |
| 4280 | * reset the GPU back to its idle, low power state. |
| 4281 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4282 | WARN_ON(dev_priv->gt.awake); |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4283 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4284 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4285 | |
| 4286 | err: |
| 4287 | mutex_unlock(&dev->struct_mutex); |
| 4288 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4289 | } |
| 4290 | |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4291 | void i915_gem_resume(struct drm_device *dev) |
| 4292 | { |
| 4293 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4294 | |
| 4295 | mutex_lock(&dev->struct_mutex); |
| 4296 | i915_gem_restore_gtt_mappings(dev); |
| 4297 | |
| 4298 | /* As we didn't flush the kernel context before suspend, we cannot |
| 4299 | * guarantee that the context image is complete. So let's just reset |
| 4300 | * it and start again. |
| 4301 | */ |
| 4302 | if (i915.enable_execlists) |
| 4303 | intel_lr_context_reset(dev_priv, dev_priv->kernel_context); |
| 4304 | |
| 4305 | mutex_unlock(&dev->struct_mutex); |
| 4306 | } |
| 4307 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4308 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4309 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4310 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4311 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4312 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4313 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4314 | return; |
| 4315 | |
| 4316 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4317 | DISP_TILE_SURFACE_SWIZZLING); |
| 4318 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4319 | if (IS_GEN5(dev)) |
| 4320 | return; |
| 4321 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4322 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4323 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4324 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4325 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4326 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4327 | else if (IS_GEN8(dev)) |
| 4328 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4329 | else |
| 4330 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4331 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4332 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4333 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 4334 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4335 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4336 | |
| 4337 | I915_WRITE(RING_CTL(base), 0); |
| 4338 | I915_WRITE(RING_HEAD(base), 0); |
| 4339 | I915_WRITE(RING_TAIL(base), 0); |
| 4340 | I915_WRITE(RING_START(base), 0); |
| 4341 | } |
| 4342 | |
| 4343 | static void init_unused_rings(struct drm_device *dev) |
| 4344 | { |
| 4345 | if (IS_I830(dev)) { |
| 4346 | init_unused_ring(dev, PRB1_BASE); |
| 4347 | init_unused_ring(dev, SRB0_BASE); |
| 4348 | init_unused_ring(dev, SRB1_BASE); |
| 4349 | init_unused_ring(dev, SRB2_BASE); |
| 4350 | init_unused_ring(dev, SRB3_BASE); |
| 4351 | } else if (IS_GEN2(dev)) { |
| 4352 | init_unused_ring(dev, SRB0_BASE); |
| 4353 | init_unused_ring(dev, SRB1_BASE); |
| 4354 | } else if (IS_GEN3(dev)) { |
| 4355 | init_unused_ring(dev, PRB1_BASE); |
| 4356 | init_unused_ring(dev, PRB2_BASE); |
| 4357 | } |
| 4358 | } |
| 4359 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4360 | int |
| 4361 | i915_gem_init_hw(struct drm_device *dev) |
| 4362 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4363 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4364 | struct intel_engine_cs *engine; |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 4365 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4366 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4367 | /* Double layer security blanket, see i915_gem_init() */ |
| 4368 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4369 | |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 4370 | if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4371 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4372 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4373 | if (IS_HASWELL(dev)) |
| 4374 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4375 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4376 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4377 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4378 | if (IS_IVYBRIDGE(dev)) { |
| 4379 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4380 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4381 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4382 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4383 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4384 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4385 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4386 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4387 | } |
| 4388 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4389 | i915_gem_init_swizzling(dev); |
| 4390 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4391 | /* |
| 4392 | * At least 830 can leave some of the unused rings |
| 4393 | * "active" (ie. head != tail) after resume which |
| 4394 | * will prevent c3 entry. Makes sure all unused rings |
| 4395 | * are totally idle. |
| 4396 | */ |
| 4397 | init_unused_rings(dev); |
| 4398 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 4399 | BUG_ON(!dev_priv->kernel_context); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4400 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4401 | ret = i915_ppgtt_init_hw(dev); |
| 4402 | if (ret) { |
| 4403 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 4404 | goto out; |
| 4405 | } |
| 4406 | |
| 4407 | /* Need to do basic initialisation of all rings first: */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4408 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4409 | ret = engine->init_hw(engine); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4410 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4411 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4412 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4413 | |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 4414 | intel_mocs_init_l3cc_table(dev); |
| 4415 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4416 | /* We can't enable contexts until all firmware is loaded */ |
Dave Gordon | e556f7c | 2016-06-07 09:14:49 +0100 | [diff] [blame] | 4417 | ret = intel_guc_setup(dev); |
| 4418 | if (ret) |
| 4419 | goto out; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4420 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4421 | out: |
| 4422 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4423 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4424 | } |
| 4425 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4426 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value) |
| 4427 | { |
| 4428 | if (INTEL_INFO(dev_priv)->gen < 6) |
| 4429 | return false; |
| 4430 | |
| 4431 | /* TODO: make semaphores and Execlists play nicely together */ |
| 4432 | if (i915.enable_execlists) |
| 4433 | return false; |
| 4434 | |
| 4435 | if (value >= 0) |
| 4436 | return value; |
| 4437 | |
| 4438 | #ifdef CONFIG_INTEL_IOMMU |
| 4439 | /* Enable semaphores on SNB when IO remapping is off */ |
| 4440 | if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped) |
| 4441 | return false; |
| 4442 | #endif |
| 4443 | |
| 4444 | return true; |
| 4445 | } |
| 4446 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4447 | int i915_gem_init(struct drm_device *dev) |
| 4448 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4449 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4450 | int ret; |
| 4451 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4452 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4453 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4454 | if (!i915.enable_execlists) { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 4455 | dev_priv->gt.cleanup_engine = intel_engine_cleanup; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4456 | } else { |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4457 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4458 | } |
| 4459 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4460 | /* This is just a security blanket to placate dragons. |
| 4461 | * On some systems, we very sporadically observe that the first TLBs |
| 4462 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4463 | * we hold the forcewake during initialisation these problems |
| 4464 | * just magically go away. |
| 4465 | */ |
| 4466 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4467 | |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 4468 | i915_gem_init_userptr(dev_priv); |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 4469 | |
| 4470 | ret = i915_gem_init_ggtt(dev_priv); |
| 4471 | if (ret) |
| 4472 | goto out_unlock; |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4473 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4474 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4475 | if (ret) |
| 4476 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4477 | |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 4478 | ret = intel_engines_init(dev); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4479 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4480 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4481 | |
| 4482 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4483 | if (ret == -EIO) { |
Chris Wilson | 7e21d64 | 2016-07-27 09:07:29 +0100 | [diff] [blame] | 4484 | /* Allow engine initialisation to fail by marking the GPU as |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4485 | * wedged. But we only want to do this where the GPU is angry, |
| 4486 | * for all other failure, such as an allocation failure, bail. |
| 4487 | */ |
| 4488 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 4489 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4490 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4491 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4492 | |
| 4493 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4494 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4495 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4496 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4497 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4498 | } |
| 4499 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4500 | void |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4501 | i915_gem_cleanup_engines(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4502 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4503 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4504 | struct intel_engine_cs *engine; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4505 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4506 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4507 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4508 | } |
| 4509 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4510 | static void |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4511 | init_engine_lists(struct intel_engine_cs *engine) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4512 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 4513 | INIT_LIST_HEAD(&engine->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4514 | } |
| 4515 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4516 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4517 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 4518 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 4519 | struct drm_device *dev = &dev_priv->drm; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 4520 | int i; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4521 | |
| 4522 | if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) && |
| 4523 | !IS_CHERRYVIEW(dev_priv)) |
| 4524 | dev_priv->num_fence_regs = 32; |
| 4525 | else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) || |
| 4526 | IS_I945GM(dev_priv) || IS_G33(dev_priv)) |
| 4527 | dev_priv->num_fence_regs = 16; |
| 4528 | else |
| 4529 | dev_priv->num_fence_regs = 8; |
| 4530 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4531 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4532 | dev_priv->num_fence_regs = |
| 4533 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 4534 | |
| 4535 | /* Initialize fence registers to zero */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 4536 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
| 4537 | struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i]; |
| 4538 | |
| 4539 | fence->i915 = dev_priv; |
| 4540 | fence->id = i; |
| 4541 | list_add_tail(&fence->link, &dev_priv->mm.fence_list); |
| 4542 | } |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4543 | i915_gem_restore_fences(dev); |
| 4544 | |
| 4545 | i915_gem_detect_bit_6_swizzle(dev); |
| 4546 | } |
| 4547 | |
| 4548 | void |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4549 | i915_gem_load_init(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4550 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4551 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4552 | int i; |
| 4553 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4554 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4555 | kmem_cache_create("i915_gem_object", |
| 4556 | sizeof(struct drm_i915_gem_object), 0, |
| 4557 | SLAB_HWCACHE_ALIGN, |
| 4558 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4559 | dev_priv->vmas = |
| 4560 | kmem_cache_create("i915_gem_vma", |
| 4561 | sizeof(struct i915_vma), 0, |
| 4562 | SLAB_HWCACHE_ALIGN, |
| 4563 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4564 | dev_priv->requests = |
| 4565 | kmem_cache_create("i915_gem_request", |
| 4566 | sizeof(struct drm_i915_gem_request), 0, |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4567 | SLAB_HWCACHE_ALIGN | |
| 4568 | SLAB_RECLAIM_ACCOUNT | |
| 4569 | SLAB_DESTROY_BY_RCU, |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4570 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4571 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 4572 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4573 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4574 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4575 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4576 | for (i = 0; i < I915_NUM_ENGINES; i++) |
| 4577 | init_engine_lists(&dev_priv->engine[i]); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4578 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4579 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4580 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4581 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 4582 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4583 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4584 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 4585 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 4586 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4587 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4588 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 4589 | dev_priv->mm.interruptible = true; |
| 4590 | |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 4591 | spin_lock_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4592 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4593 | |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4594 | void i915_gem_load_cleanup(struct drm_device *dev) |
| 4595 | { |
| 4596 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4597 | |
| 4598 | kmem_cache_destroy(dev_priv->requests); |
| 4599 | kmem_cache_destroy(dev_priv->vmas); |
| 4600 | kmem_cache_destroy(dev_priv->objects); |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4601 | |
| 4602 | /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */ |
| 4603 | rcu_barrier(); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4604 | } |
| 4605 | |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4606 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv) |
| 4607 | { |
| 4608 | struct drm_i915_gem_object *obj; |
| 4609 | |
| 4610 | /* Called just before we write the hibernation image. |
| 4611 | * |
| 4612 | * We need to update the domain tracking to reflect that the CPU |
| 4613 | * will be accessing all the pages to create and restore from the |
| 4614 | * hibernation, and so upon restoration those pages will be in the |
| 4615 | * CPU domain. |
| 4616 | * |
| 4617 | * To make sure the hibernation image contains the latest state, |
| 4618 | * we update that state just before writing out the image. |
| 4619 | */ |
| 4620 | |
| 4621 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) { |
| 4622 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4623 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4624 | } |
| 4625 | |
| 4626 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 4627 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4628 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4629 | } |
| 4630 | |
| 4631 | return 0; |
| 4632 | } |
| 4633 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4634 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4635 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4636 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4637 | struct drm_i915_gem_request *request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4638 | |
| 4639 | /* Clean up our request list when the client is going away, so that |
| 4640 | * later retire_requests won't dereference our soon-to-be-gone |
| 4641 | * file_priv. |
| 4642 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4643 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4644 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4645 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4646 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4647 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4648 | if (!list_empty(&file_priv->rps.link)) { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4649 | spin_lock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4650 | list_del(&file_priv->rps.link); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4651 | spin_unlock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4652 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4653 | } |
| 4654 | |
| 4655 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 4656 | { |
| 4657 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4658 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4659 | |
| 4660 | DRM_DEBUG_DRIVER("\n"); |
| 4661 | |
| 4662 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 4663 | if (!file_priv) |
| 4664 | return -ENOMEM; |
| 4665 | |
| 4666 | file->driver_priv = file_priv; |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4667 | file_priv->dev_priv = to_i915(dev); |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 4668 | file_priv->file = file; |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4669 | INIT_LIST_HEAD(&file_priv->rps.link); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4670 | |
| 4671 | spin_lock_init(&file_priv->mm.lock); |
| 4672 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4673 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 4674 | file_priv->bsd_engine = -1; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 4675 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4676 | ret = i915_gem_context_open(dev, file); |
| 4677 | if (ret) |
| 4678 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4679 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4680 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4681 | } |
| 4682 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4683 | /** |
| 4684 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 4685 | * @old: current GEM buffer for the frontbuffer slots |
| 4686 | * @new: new GEM buffer for the frontbuffer slots |
| 4687 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4688 | * |
| 4689 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 4690 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 4691 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4692 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 4693 | struct drm_i915_gem_object *new, |
| 4694 | unsigned frontbuffer_bits) |
| 4695 | { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4696 | /* Control of individual bits within the mask are guarded by |
| 4697 | * the owning plane->mutex, i.e. we can never see concurrent |
| 4698 | * manipulation of individual bits. But since the bitfield as a whole |
| 4699 | * is updated using RMW, we need to use atomics in order to update |
| 4700 | * the bits. |
| 4701 | */ |
| 4702 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > |
| 4703 | sizeof(atomic_t) * BITS_PER_BYTE); |
| 4704 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4705 | if (old) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4706 | WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits)); |
| 4707 | atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4708 | } |
| 4709 | |
| 4710 | if (new) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4711 | WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits); |
| 4712 | atomic_or(frontbuffer_bits, &new->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4713 | } |
| 4714 | } |
| 4715 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4716 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 4717 | struct page * |
| 4718 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n) |
| 4719 | { |
| 4720 | struct page *page; |
| 4721 | |
| 4722 | /* Only default objects have per-page dirty tracking */ |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 4723 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4724 | return NULL; |
| 4725 | |
| 4726 | page = i915_gem_object_get_page(obj, n); |
| 4727 | set_page_dirty(page); |
| 4728 | return page; |
| 4729 | } |
| 4730 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4731 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 4732 | struct drm_i915_gem_object * |
| 4733 | i915_gem_object_create_from_data(struct drm_device *dev, |
| 4734 | const void *data, size_t size) |
| 4735 | { |
| 4736 | struct drm_i915_gem_object *obj; |
| 4737 | struct sg_table *sg; |
| 4738 | size_t bytes; |
| 4739 | int ret; |
| 4740 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4741 | obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4742 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4743 | return obj; |
| 4744 | |
| 4745 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 4746 | if (ret) |
| 4747 | goto fail; |
| 4748 | |
| 4749 | ret = i915_gem_object_get_pages(obj); |
| 4750 | if (ret) |
| 4751 | goto fail; |
| 4752 | |
| 4753 | i915_gem_object_pin_pages(obj); |
| 4754 | sg = obj->pages; |
| 4755 | bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size); |
Dave Gordon | 9e7d18c | 2015-12-10 18:51:24 +0000 | [diff] [blame] | 4756 | obj->dirty = 1; /* Backing store is now out of date */ |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4757 | i915_gem_object_unpin_pages(obj); |
| 4758 | |
| 4759 | if (WARN_ON(bytes != size)) { |
| 4760 | DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size); |
| 4761 | ret = -EFAULT; |
| 4762 | goto fail; |
| 4763 | } |
| 4764 | |
| 4765 | return obj; |
| 4766 | |
| 4767 | fail: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4768 | i915_gem_object_put(obj); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4769 | return ERR_PTR(ret); |
| 4770 | } |