blob: 3fb5749743431e3cad739d6e0c15c75c7fdcb658 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800173 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilsonaa653a62016-08-04 07:52:27 +0100282int
283i915_gem_object_unbind(struct drm_i915_gem_object *obj)
284{
285 struct i915_vma *vma;
286 LIST_HEAD(still_in_list);
287 int ret;
288
289 /* The vma will only be freed if it is marked as closed, and if we wait
290 * upon rendering to the vma, we may unbind anything in the list.
291 */
292 while ((vma = list_first_entry_or_null(&obj->vma_list,
293 struct i915_vma,
294 obj_link))) {
295 list_move_tail(&vma->obj_link, &still_in_list);
296 ret = i915_vma_unbind(vma);
297 if (ret)
298 break;
299 }
300 list_splice(&still_in_list, &obj->vma_list);
301
302 return ret;
303}
304
Chris Wilson00e60f22016-08-04 16:32:40 +0100305/**
306 * Ensures that all rendering to the object has completed and the object is
307 * safe to unbind from the GTT or access from the CPU.
308 * @obj: i915 gem object
309 * @readonly: waiting for just read access or read-write access
310 */
311int
312i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
313 bool readonly)
314{
315 struct reservation_object *resv;
316 struct i915_gem_active *active;
317 unsigned long active_mask;
318 int idx;
319
320 lockdep_assert_held(&obj->base.dev->struct_mutex);
321
322 if (!readonly) {
323 active = obj->last_read;
324 active_mask = i915_gem_object_get_active(obj);
325 } else {
326 active_mask = 1;
327 active = &obj->last_write;
328 }
329
330 for_each_active(active_mask, idx) {
331 int ret;
332
333 ret = i915_gem_active_wait(&active[idx],
334 &obj->base.dev->struct_mutex);
335 if (ret)
336 return ret;
337 }
338
339 resv = i915_gem_object_get_dmabuf_resv(obj);
340 if (resv) {
341 long err;
342
343 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
344 MAX_SCHEDULE_TIMEOUT);
345 if (err < 0)
346 return err;
347 }
348
349 return 0;
350}
351
Chris Wilsonb8f90962016-08-05 10:14:07 +0100352/* A nonblocking variant of the above wait. Must be called prior to
353 * acquiring the mutex for the object, as the object state may change
354 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100355 */
356static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100357__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
358 struct intel_rps_client *rps,
359 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100360{
Chris Wilson00e60f22016-08-04 16:32:40 +0100361 struct i915_gem_active *active;
362 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100363 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100364
Chris Wilsonb8f90962016-08-05 10:14:07 +0100365 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100366 if (!active_mask)
367 return 0;
368
369 if (!readonly) {
370 active = obj->last_read;
371 } else {
372 active_mask = 1;
373 active = &obj->last_write;
374 }
375
Chris Wilsonb8f90962016-08-05 10:14:07 +0100376 for_each_active(active_mask, idx) {
377 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100378
Chris Wilsonb8f90962016-08-05 10:14:07 +0100379 ret = i915_gem_active_wait_unlocked(&active[idx],
380 true, NULL, rps);
381 if (ret)
382 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100386}
387
388static struct intel_rps_client *to_rps_client(struct drm_file *file)
389{
390 struct drm_i915_file_private *fpriv = file->driver_priv;
391
392 return &fpriv->rps;
393}
394
Chris Wilson00731152014-05-21 12:42:56 +0100395int
396i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
397 int align)
398{
399 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800400 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100401
402 if (obj->phys_handle) {
403 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
404 return -EBUSY;
405
406 return 0;
407 }
408
409 if (obj->madv != I915_MADV_WILLNEED)
410 return -EFAULT;
411
412 if (obj->base.filp == NULL)
413 return -EINVAL;
414
Chris Wilson4717ca92016-08-04 07:52:28 +0100415 ret = i915_gem_object_unbind(obj);
416 if (ret)
417 return ret;
418
419 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800420 if (ret)
421 return ret;
422
Chris Wilson00731152014-05-21 12:42:56 +0100423 /* create a new object */
424 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
425 if (!phys)
426 return -ENOMEM;
427
Chris Wilson00731152014-05-21 12:42:56 +0100428 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 obj->ops = &i915_gem_phys_ops;
430
431 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100432}
433
434static int
435i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
436 struct drm_i915_gem_pwrite *args,
437 struct drm_file *file_priv)
438{
439 struct drm_device *dev = obj->base.dev;
440 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300441 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200442 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800443
444 /* We manually control the domain here and pretend that it
445 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
446 */
447 ret = i915_gem_object_wait_rendering(obj, false);
448 if (ret)
449 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100450
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700451 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100452 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
453 unsigned long unwritten;
454
455 /* The physical object once assigned is fixed for the lifetime
456 * of the obj, so we can safely drop the lock and continue
457 * to access vaddr.
458 */
459 mutex_unlock(&dev->struct_mutex);
460 unwritten = copy_from_user(vaddr, user_data, args->size);
461 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200462 if (unwritten) {
463 ret = -EFAULT;
464 goto out;
465 }
Chris Wilson00731152014-05-21 12:42:56 +0100466 }
467
Chris Wilson6a2c4232014-11-04 04:51:40 -0800468 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100469 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200470
471out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700472 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200473 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100474}
475
Chris Wilson42dcedd2012-11-15 11:32:30 +0000476void *i915_gem_object_alloc(struct drm_device *dev)
477{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100479 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000480}
481
482void i915_gem_object_free(struct drm_i915_gem_object *obj)
483{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100485 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486}
487
Dave Airlieff72145b2011-02-07 12:16:14 +1000488static int
489i915_gem_create(struct drm_file *file,
490 struct drm_device *dev,
491 uint64_t size,
492 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700493{
Chris Wilson05394f32010-11-08 19:18:58 +0000494 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300495 int ret;
496 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200499 if (size == 0)
500 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700501
502 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100503 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100504 if (IS_ERR(obj))
505 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Chris Wilson05394f32010-11-08 19:18:58 +0000507 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100508 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100509 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200510 if (ret)
511 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100512
Dave Airlieff72145b2011-02-07 12:16:14 +1000513 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700514 return 0;
515}
516
Dave Airlieff72145b2011-02-07 12:16:14 +1000517int
518i915_gem_dumb_create(struct drm_file *file,
519 struct drm_device *dev,
520 struct drm_mode_create_dumb *args)
521{
522 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300523 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000524 args->size = args->pitch * args->height;
525 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000526 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000527}
528
Dave Airlieff72145b2011-02-07 12:16:14 +1000529/**
530 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100531 * @dev: drm device pointer
532 * @data: ioctl data blob
533 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 */
535int
536i915_gem_create_ioctl(struct drm_device *dev, void *data,
537 struct drm_file *file)
538{
539 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200540
Dave Airlieff72145b2011-02-07 12:16:14 +1000541 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000542 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000543}
544
Daniel Vetter8c599672011-12-14 13:57:31 +0100545static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100546__copy_to_user_swizzled(char __user *cpu_vaddr,
547 const char *gpu_vaddr, int gpu_offset,
548 int length)
549{
550 int ret, cpu_offset = 0;
551
552 while (length > 0) {
553 int cacheline_end = ALIGN(gpu_offset + 1, 64);
554 int this_length = min(cacheline_end - gpu_offset, length);
555 int swizzled_gpu_offset = gpu_offset ^ 64;
556
557 ret = __copy_to_user(cpu_vaddr + cpu_offset,
558 gpu_vaddr + swizzled_gpu_offset,
559 this_length);
560 if (ret)
561 return ret + length;
562
563 cpu_offset += this_length;
564 gpu_offset += this_length;
565 length -= this_length;
566 }
567
568 return 0;
569}
570
571static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700572__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
573 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100574 int length)
575{
576 int ret, cpu_offset = 0;
577
578 while (length > 0) {
579 int cacheline_end = ALIGN(gpu_offset + 1, 64);
580 int this_length = min(cacheline_end - gpu_offset, length);
581 int swizzled_gpu_offset = gpu_offset ^ 64;
582
583 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
584 cpu_vaddr + cpu_offset,
585 this_length);
586 if (ret)
587 return ret + length;
588
589 cpu_offset += this_length;
590 gpu_offset += this_length;
591 length -= this_length;
592 }
593
594 return 0;
595}
596
Brad Volkin4c914c02014-02-18 10:15:45 -0800597/*
598 * Pins the specified object's pages and synchronizes the object with
599 * GPU accesses. Sets needs_clflush to non-zero if the caller should
600 * flush the object from the CPU cache.
601 */
602int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
603 int *needs_clflush)
604{
605 int ret;
606
607 *needs_clflush = 0;
608
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100609 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800610 return -EINVAL;
611
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100612 ret = i915_gem_object_wait_rendering(obj, true);
613 if (ret)
614 return ret;
615
Brad Volkin4c914c02014-02-18 10:15:45 -0800616 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
617 /* If we're not in the cpu read domain, set ourself into the gtt
618 * read domain and manually flush cachelines (if required). This
619 * optimizes for the case when the gpu will dirty the data
620 * anyway again before the next pread happens. */
621 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
622 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800623 }
624
625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
631 return ret;
632}
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634/* Per-page copy function for the shmem pread fastpath.
635 * Flushes invalid cachelines before reading the target if
636 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700637static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200638shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
639 char __user *user_data,
640 bool page_do_bit17_swizzling, bool needs_clflush)
641{
642 char *vaddr;
643 int ret;
644
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200645 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200646 return -EINVAL;
647
648 vaddr = kmap_atomic(page);
649 if (needs_clflush)
650 drm_clflush_virt_range(vaddr + shmem_page_offset,
651 page_length);
652 ret = __copy_to_user_inatomic(user_data,
653 vaddr + shmem_page_offset,
654 page_length);
655 kunmap_atomic(vaddr);
656
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658}
659
Daniel Vetter23c18c72012-03-25 19:47:42 +0200660static void
661shmem_clflush_swizzled_range(char *addr, unsigned long length,
662 bool swizzled)
663{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200664 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200665 unsigned long start = (unsigned long) addr;
666 unsigned long end = (unsigned long) addr + length;
667
668 /* For swizzling simply ensure that we always flush both
669 * channels. Lame, but simple and it works. Swizzled
670 * pwrite/pread is far from a hotpath - current userspace
671 * doesn't use it at all. */
672 start = round_down(start, 128);
673 end = round_up(end, 128);
674
675 drm_clflush_virt_range((void *)start, end - start);
676 } else {
677 drm_clflush_virt_range(addr, length);
678 }
679
680}
681
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682/* Only difference to the fast-path function is that this can handle bit17
683 * and uses non-atomic copy and kmap functions. */
684static int
685shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
686 char __user *user_data,
687 bool page_do_bit17_swizzling, bool needs_clflush)
688{
689 char *vaddr;
690 int ret;
691
692 vaddr = kmap(page);
693 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697
698 if (page_do_bit17_swizzling)
699 ret = __copy_to_user_swizzled(user_data,
700 vaddr, shmem_page_offset,
701 page_length);
702 else
703 ret = __copy_to_user(user_data,
704 vaddr + shmem_page_offset,
705 page_length);
706 kunmap(page);
707
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100708 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709}
710
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530711static inline unsigned long
712slow_user_access(struct io_mapping *mapping,
713 uint64_t page_base, int page_offset,
714 char __user *user_data,
715 unsigned long length, bool pwrite)
716{
717 void __iomem *ioaddr;
718 void *vaddr;
719 uint64_t unwritten;
720
721 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
722 /* We can use the cpu mem copy function because this is X86. */
723 vaddr = (void __force *)ioaddr + page_offset;
724 if (pwrite)
725 unwritten = __copy_from_user(vaddr, user_data, length);
726 else
727 unwritten = __copy_to_user(user_data, vaddr, length);
728
729 io_mapping_unmap(ioaddr);
730 return unwritten;
731}
732
733static int
734i915_gem_gtt_pread(struct drm_device *dev,
735 struct drm_i915_gem_object *obj, uint64_t size,
736 uint64_t data_offset, uint64_t data_ptr)
737{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100738 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
740 struct drm_mm_node node;
741 char __user *user_data;
742 uint64_t remain;
743 uint64_t offset;
744 int ret;
745
Chris Wilsonde895082016-08-04 16:32:34 +0100746 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530747 if (ret) {
748 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_get_pages(obj);
753 if (ret) {
754 remove_mappable_node(&node);
755 goto out;
756 }
757
758 i915_gem_object_pin_pages(obj);
759 } else {
760 node.start = i915_gem_obj_ggtt_offset(obj);
761 node.allocated = false;
762 ret = i915_gem_object_put_fence(obj);
763 if (ret)
764 goto out_unpin;
765 }
766
767 ret = i915_gem_object_set_to_gtt_domain(obj, false);
768 if (ret)
769 goto out_unpin;
770
771 user_data = u64_to_user_ptr(data_ptr);
772 remain = size;
773 offset = data_offset;
774
775 mutex_unlock(&dev->struct_mutex);
776 if (likely(!i915.prefault_disable)) {
777 ret = fault_in_multipages_writeable(user_data, remain);
778 if (ret) {
779 mutex_lock(&dev->struct_mutex);
780 goto out_unpin;
781 }
782 }
783
784 while (remain > 0) {
785 /* Operation in this page
786 *
787 * page_base = page offset within aperture
788 * page_offset = offset within page
789 * page_length = bytes to copy for this page
790 */
791 u32 page_base = node.start;
792 unsigned page_offset = offset_in_page(offset);
793 unsigned page_length = PAGE_SIZE - page_offset;
794 page_length = remain < page_length ? remain : page_length;
795 if (node.allocated) {
796 wmb();
797 ggtt->base.insert_page(&ggtt->base,
798 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
799 node.start,
800 I915_CACHE_NONE, 0);
801 wmb();
802 } else {
803 page_base += offset & PAGE_MASK;
804 }
805 /* This is a slow read/write as it tries to read from
806 * and write to user memory which may result into page
807 * faults, and so we cannot perform this under struct_mutex.
808 */
809 if (slow_user_access(ggtt->mappable, page_base,
810 page_offset, user_data,
811 page_length, false)) {
812 ret = -EFAULT;
813 break;
814 }
815
816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
819 }
820
821 mutex_lock(&dev->struct_mutex);
822 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
823 /* The user has modified the object whilst we tried
824 * reading from it, and we now have no idea what domain
825 * the pages should be in. As we have just been touching
826 * them directly, flush everything back to the GTT
827 * domain.
828 */
829 ret = i915_gem_object_set_to_gtt_domain(obj, false);
830 }
831
832out_unpin:
833 if (node.allocated) {
834 wmb();
835 ggtt->base.clear_range(&ggtt->base,
836 node.start, node.size,
837 true);
838 i915_gem_object_unpin_pages(obj);
839 remove_mappable_node(&node);
840 } else {
841 i915_gem_object_ggtt_unpin(obj);
842 }
843out:
844 return ret;
845}
846
Eric Anholteb014592009-03-10 11:44:52 -0700847static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200848i915_gem_shmem_pread(struct drm_device *dev,
849 struct drm_i915_gem_object *obj,
850 struct drm_i915_gem_pread *args,
851 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700852{
Daniel Vetter8461d222011-12-14 13:57:32 +0100853 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700854 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100855 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100856 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100857 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200858 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200859 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200860 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700861
Chris Wilson6eae0052016-06-20 15:05:52 +0100862 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530863 return -ENODEV;
864
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300865 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700866 remain = args->size;
867
Daniel Vetter8461d222011-12-14 13:57:32 +0100868 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700869
Brad Volkin4c914c02014-02-18 10:15:45 -0800870 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100871 if (ret)
872 return ret;
873
Eric Anholteb014592009-03-10 11:44:52 -0700874 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100875
Imre Deak67d5a502013-02-18 19:28:02 +0200876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
877 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200878 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100879
880 if (remain <= 0)
881 break;
882
Eric Anholteb014592009-03-10 11:44:52 -0700883 /* Operation in this page
884 *
Eric Anholteb014592009-03-10 11:44:52 -0700885 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700886 * page_length = bytes to copy for this page
887 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100888 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700889 page_length = remain;
890 if ((shmem_page_offset + page_length) > PAGE_SIZE)
891 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700892
Daniel Vetter8461d222011-12-14 13:57:32 +0100893 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
894 (page_to_phys(page) & (1 << 17)) != 0;
895
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
897 user_data, page_do_bit17_swizzling,
898 needs_clflush);
899 if (ret == 0)
900 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700901
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200902 mutex_unlock(&dev->struct_mutex);
903
Jani Nikulad330a952014-01-21 11:24:25 +0200904 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200905 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200906 /* Userspace is tricking us, but we've already clobbered
907 * its pages with the prefault and promised to write the
908 * data up to the first fault. Hence ignore any errors
909 * and just continue. */
910 (void)ret;
911 prefaulted = 1;
912 }
913
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
915 user_data, page_do_bit17_swizzling,
916 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700917
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200918 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100919
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100920 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100921 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100922
Chris Wilson17793c92014-03-07 08:30:36 +0000923next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700924 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100925 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700926 offset += page_length;
927 }
928
Chris Wilson4f27b752010-10-14 15:26:45 +0100929out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100930 i915_gem_object_unpin_pages(obj);
931
Eric Anholteb014592009-03-10 11:44:52 -0700932 return ret;
933}
934
Eric Anholt673a3942008-07-30 12:06:12 -0700935/**
936 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100937 * @dev: drm device pointer
938 * @data: ioctl data blob
939 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700940 *
941 * On error, the contents of *data are undefined.
942 */
943int
944i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000945 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700946{
947 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000948 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100949 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700950
Chris Wilson51311d02010-11-17 09:10:42 +0000951 if (args->size == 0)
952 return 0;
953
954 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300955 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000956 args->size))
957 return -EFAULT;
958
Chris Wilson03ac0642016-07-20 13:31:51 +0100959 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100960 if (!obj)
961 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700962
Chris Wilson7dcd2492010-09-26 20:21:44 +0100963 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000964 if (args->offset > obj->base.size ||
965 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100966 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100967 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100968 }
969
Chris Wilsondb53a302011-02-03 11:57:46 +0000970 trace_i915_gem_object_pread(obj, args->offset, args->size);
971
Chris Wilson258a5ed2016-08-05 10:14:16 +0100972 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
973 if (ret)
974 goto err;
975
976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 goto err;
979
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200980 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700981
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530982 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100983 if (ret == -EFAULT || ret == -ENODEV) {
984 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530985 ret = i915_gem_gtt_pread(dev, obj, args->size,
986 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100987 intel_runtime_pm_put(to_i915(dev));
988 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100990 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +0100991 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100992
993 return ret;
994
995err:
996 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700997 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700998}
999
Keith Packard0839ccb2008-10-30 19:38:48 -07001000/* This is the fast write path which cannot handle
1001 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001002 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001003
Keith Packard0839ccb2008-10-30 19:38:48 -07001004static inline int
1005fast_user_write(struct io_mapping *mapping,
1006 loff_t page_base, int page_offset,
1007 char __user *user_data,
1008 int length)
1009{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001010 void __iomem *vaddr_atomic;
1011 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001012 unsigned long unwritten;
1013
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001014 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001015 /* We can use the cpu mem copy function because this is X86. */
1016 vaddr = (void __force*)vaddr_atomic + page_offset;
1017 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001018 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001019 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001020 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001021}
1022
Eric Anholt3de09aa2009-03-09 09:42:23 -07001023/**
1024 * This is the fast pwrite path, where we copy the data directly from the
1025 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001026 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001027 * @obj: i915 gem object
1028 * @args: pwrite arguments structure
1029 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001030 */
Eric Anholt673a3942008-07-30 12:06:12 -07001031static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301032i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001033 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001034 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001035 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001036{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301037 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301039 struct drm_mm_node node;
1040 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001041 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301042 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043 bool hit_slow_path = false;
1044
Chris Wilson3e510a82016-08-05 10:14:23 +01001045 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301046 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001047
Chris Wilsonde895082016-08-04 16:32:34 +01001048 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1049 PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301050 if (ret) {
1051 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1052 if (ret)
1053 goto out;
1054
1055 ret = i915_gem_object_get_pages(obj);
1056 if (ret) {
1057 remove_mappable_node(&node);
1058 goto out;
1059 }
1060
1061 i915_gem_object_pin_pages(obj);
1062 } else {
1063 node.start = i915_gem_obj_ggtt_offset(obj);
1064 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_object_put_fence(obj);
1066 if (ret)
1067 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301068 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001069
1070 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1071 if (ret)
1072 goto out_unpin;
1073
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001074 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301075 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001076
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301077 user_data = u64_to_user_ptr(args->data_ptr);
1078 offset = args->offset;
1079 remain = args->size;
1080 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001081 /* Operation in this page
1082 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001083 * page_base = page offset within aperture
1084 * page_offset = offset within page
1085 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001086 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301087 u32 page_base = node.start;
1088 unsigned page_offset = offset_in_page(offset);
1089 unsigned page_length = PAGE_SIZE - page_offset;
1090 page_length = remain < page_length ? remain : page_length;
1091 if (node.allocated) {
1092 wmb(); /* flush the write before we modify the GGTT */
1093 ggtt->base.insert_page(&ggtt->base,
1094 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1095 node.start, I915_CACHE_NONE, 0);
1096 wmb(); /* flush modifications to the GGTT (insert_page) */
1097 } else {
1098 page_base += offset & PAGE_MASK;
1099 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001100 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001101 * source page isn't available. Return the error and we'll
1102 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 * If the object is non-shmem backed, we retry again with the
1104 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001105 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001106 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001107 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301108 hit_slow_path = true;
1109 mutex_unlock(&dev->struct_mutex);
1110 if (slow_user_access(ggtt->mappable,
1111 page_base,
1112 page_offset, user_data,
1113 page_length, true)) {
1114 ret = -EFAULT;
1115 mutex_lock(&dev->struct_mutex);
1116 goto out_flush;
1117 }
1118
1119 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001120 }
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Keith Packard0839ccb2008-10-30 19:38:48 -07001122 remain -= page_length;
1123 user_data += page_length;
1124 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001125 }
Eric Anholt673a3942008-07-30 12:06:12 -07001126
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001127out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 if (hit_slow_path) {
1129 if (ret == 0 &&
1130 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1131 /* The user has modified the object whilst we tried
1132 * reading from it, and we now have no idea what domain
1133 * the pages should be in. As we have just been touching
1134 * them directly, flush everything back to the GTT
1135 * domain.
1136 */
1137 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1138 }
1139 }
1140
Rodrigo Vivide152b62015-07-07 16:28:51 -07001141 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001142out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301143 if (node.allocated) {
1144 wmb();
1145 ggtt->base.clear_range(&ggtt->base,
1146 node.start, node.size,
1147 true);
1148 i915_gem_object_unpin_pages(obj);
1149 remove_mappable_node(&node);
1150 } else {
1151 i915_gem_object_ggtt_unpin(obj);
1152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001154 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001155}
1156
Daniel Vetterd174bd62012-03-25 19:47:40 +02001157/* Per-page copy function for the shmem pwrite fastpath.
1158 * Flushes invalid cachelines before writing to the target if
1159 * needs_clflush_before is set and flushes out any written cachelines after
1160 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001161static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001162shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1163 char __user *user_data,
1164 bool page_do_bit17_swizzling,
1165 bool needs_clflush_before,
1166 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001167{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001168 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001169 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001170
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001171 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001172 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001173
Daniel Vetterd174bd62012-03-25 19:47:40 +02001174 vaddr = kmap_atomic(page);
1175 if (needs_clflush_before)
1176 drm_clflush_virt_range(vaddr + shmem_page_offset,
1177 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001178 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1179 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001180 if (needs_clflush_after)
1181 drm_clflush_virt_range(vaddr + shmem_page_offset,
1182 page_length);
1183 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001184
Chris Wilson755d2212012-09-04 21:02:55 +01001185 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186}
1187
Daniel Vetterd174bd62012-03-25 19:47:40 +02001188/* Only difference to the fast-path function is that this can handle bit17
1189 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001190static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1192 char __user *user_data,
1193 bool page_do_bit17_swizzling,
1194 bool needs_clflush_before,
1195 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001196{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001197 char *vaddr;
1198 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001199
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001201 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001202 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1203 page_length,
1204 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001205 if (page_do_bit17_swizzling)
1206 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001207 user_data,
1208 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001209 else
1210 ret = __copy_from_user(vaddr + shmem_page_offset,
1211 user_data,
1212 page_length);
1213 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001214 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1215 page_length,
1216 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001217 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001218
Chris Wilson755d2212012-09-04 21:02:55 +01001219 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001220}
1221
Eric Anholt40123c12009-03-09 13:42:30 -07001222static int
Daniel Vettere244a442012-03-25 19:47:28 +02001223i915_gem_shmem_pwrite(struct drm_device *dev,
1224 struct drm_i915_gem_object *obj,
1225 struct drm_i915_gem_pwrite *args,
1226 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001227{
Eric Anholt40123c12009-03-09 13:42:30 -07001228 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001229 loff_t offset;
1230 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001231 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001232 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001233 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001234 int needs_clflush_after = 0;
1235 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001236 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001237
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001238 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001239 remain = args->size;
1240
Daniel Vetter8c599672011-12-14 13:57:31 +01001241 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001242
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001243 ret = i915_gem_object_wait_rendering(obj, false);
1244 if (ret)
1245 return ret;
1246
Daniel Vetter58642882012-03-25 19:47:37 +02001247 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1248 /* If we're not in the cpu write domain, set ourself into the gtt
1249 * write domain and manually flush cachelines (if required). This
1250 * optimizes for the case when the gpu will use the data
1251 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001252 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001253 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001254 /* Same trick applies to invalidate partially written cachelines read
1255 * before writing. */
1256 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1257 needs_clflush_before =
1258 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001259
Chris Wilson755d2212012-09-04 21:02:55 +01001260 ret = i915_gem_object_get_pages(obj);
1261 if (ret)
1262 return ret;
1263
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001264 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001265
Chris Wilson755d2212012-09-04 21:02:55 +01001266 i915_gem_object_pin_pages(obj);
1267
Eric Anholt40123c12009-03-09 13:42:30 -07001268 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001269 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001270
Imre Deak67d5a502013-02-18 19:28:02 +02001271 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1272 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001273 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001274 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001275
Chris Wilson9da3da62012-06-01 15:20:22 +01001276 if (remain <= 0)
1277 break;
1278
Eric Anholt40123c12009-03-09 13:42:30 -07001279 /* Operation in this page
1280 *
Eric Anholt40123c12009-03-09 13:42:30 -07001281 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001282 * page_length = bytes to copy for this page
1283 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001284 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001285
1286 page_length = remain;
1287 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1288 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001289
Daniel Vetter58642882012-03-25 19:47:37 +02001290 /* If we don't overwrite a cacheline completely we need to be
1291 * careful to have up-to-date data by first clflushing. Don't
1292 * overcomplicate things and flush the entire patch. */
1293 partial_cacheline_write = needs_clflush_before &&
1294 ((shmem_page_offset | page_length)
1295 & (boot_cpu_data.x86_clflush_size - 1));
1296
Daniel Vetter8c599672011-12-14 13:57:31 +01001297 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1298 (page_to_phys(page) & (1 << 17)) != 0;
1299
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1301 user_data, page_do_bit17_swizzling,
1302 partial_cacheline_write,
1303 needs_clflush_after);
1304 if (ret == 0)
1305 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001306
Daniel Vettere244a442012-03-25 19:47:28 +02001307 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001308 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1310 user_data, page_do_bit17_swizzling,
1311 partial_cacheline_write,
1312 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001313
Daniel Vettere244a442012-03-25 19:47:28 +02001314 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001315
Chris Wilson755d2212012-09-04 21:02:55 +01001316 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001318
Chris Wilson17793c92014-03-07 08:30:36 +00001319next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001320 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001321 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001322 offset += page_length;
1323 }
1324
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001325out:
Chris Wilson755d2212012-09-04 21:02:55 +01001326 i915_gem_object_unpin_pages(obj);
1327
Daniel Vettere244a442012-03-25 19:47:28 +02001328 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001329 /*
1330 * Fixup: Flush cpu caches in case we didn't flush the dirty
1331 * cachelines in-line while writing and the object moved
1332 * out of the cpu write domain while we've dropped the lock.
1333 */
1334 if (!needs_clflush_after &&
1335 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001336 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001337 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001338 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001339 }
Eric Anholt40123c12009-03-09 13:42:30 -07001340
Daniel Vetter58642882012-03-25 19:47:37 +02001341 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001342 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001343 else
1344 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001345
Rodrigo Vivide152b62015-07-07 16:28:51 -07001346 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001348}
1349
1350/**
1351 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001352 * @dev: drm device
1353 * @data: ioctl data blob
1354 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001355 *
1356 * On error, the contents of the buffer that were to be modified are undefined.
1357 */
1358int
1359i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001360 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001361{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001362 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001363 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001364 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001365 int ret;
1366
1367 if (args->size == 0)
1368 return 0;
1369
1370 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001371 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001372 args->size))
1373 return -EFAULT;
1374
Jani Nikulad330a952014-01-21 11:24:25 +02001375 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001376 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001377 args->size);
1378 if (ret)
1379 return -EFAULT;
1380 }
Eric Anholt673a3942008-07-30 12:06:12 -07001381
Chris Wilson03ac0642016-07-20 13:31:51 +01001382 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001383 if (!obj)
1384 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001385
Chris Wilson7dcd2492010-09-26 20:21:44 +01001386 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001387 if (args->offset > obj->base.size ||
1388 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001389 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001390 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001391 }
1392
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1394
Chris Wilson258a5ed2016-08-05 10:14:16 +01001395 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1396 if (ret)
1397 goto err;
1398
1399 intel_runtime_pm_get(dev_priv);
1400
1401 ret = i915_mutex_lock_interruptible(dev);
1402 if (ret)
1403 goto err_rpm;
1404
Daniel Vetter935aaa62012-03-25 19:47:35 +02001405 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001406 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1407 * it would end up going through the fenced access, and we'll get
1408 * different detiling behavior between reading and writing.
1409 * pread/pwrite currently are reading and writing from the CPU
1410 * perspective, requiring manual detiling by the client.
1411 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001412 if (!i915_gem_object_has_struct_page(obj) ||
1413 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301414 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001415 /* Note that the gtt paths might fail with non-page-backed user
1416 * pointers (e.g. gtt mappings when moving data between
1417 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001418 }
Eric Anholt673a3942008-07-30 12:06:12 -07001419
Chris Wilsond1054ee2016-07-16 18:42:36 +01001420 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001421 if (obj->phys_handle)
1422 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001423 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001424 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301425 else
1426 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001427 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001428
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001429 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001430 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001431 intel_runtime_pm_put(dev_priv);
1432
Eric Anholt673a3942008-07-30 12:06:12 -07001433 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001434
1435err_rpm:
1436 intel_runtime_pm_put(dev_priv);
1437err:
1438 i915_gem_object_put_unlocked(obj);
1439 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001440}
1441
Chris Wilsonaeecc962016-06-17 14:46:39 -03001442static enum fb_op_origin
1443write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1444{
1445 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1446 ORIGIN_GTT : ORIGIN_CPU;
1447}
1448
Eric Anholt673a3942008-07-30 12:06:12 -07001449/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001450 * Called when user space prepares to use an object with the CPU, either
1451 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001452 * @dev: drm device
1453 * @data: ioctl data blob
1454 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001455 */
1456int
1457i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001459{
1460 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001461 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001462 uint32_t read_domains = args->read_domains;
1463 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001464 int ret;
1465
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001466 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001467 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001468 return -EINVAL;
1469
1470 /* Having something in the write domain implies it's in the read
1471 * domain, and only that read domain. Enforce that in the request.
1472 */
1473 if (write_domain != 0 && read_domains != write_domain)
1474 return -EINVAL;
1475
Chris Wilson03ac0642016-07-20 13:31:51 +01001476 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001477 if (!obj)
1478 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001479
Chris Wilson3236f572012-08-24 09:35:09 +01001480 /* Try to flush the object off the GPU without holding the lock.
1481 * We will repeat the flush holding the lock in the normal manner
1482 * to catch cases where we are gazumped.
1483 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001484 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001485 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001486 goto err;
1487
1488 ret = i915_mutex_lock_interruptible(dev);
1489 if (ret)
1490 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001491
Chris Wilson43566de2015-01-02 16:29:29 +05301492 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001493 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301494 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001495 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001496
Daniel Vetter031b6982015-06-26 19:35:16 +02001497 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001498 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001499
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001500 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001501 mutex_unlock(&dev->struct_mutex);
1502 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001503
1504err:
1505 i915_gem_object_put_unlocked(obj);
1506 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001507}
1508
1509/**
1510 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001511 * @dev: drm device
1512 * @data: ioctl data blob
1513 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001514 */
1515int
1516i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001517 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001518{
1519 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001520 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001521 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001522
Chris Wilson03ac0642016-07-20 13:31:51 +01001523 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001524 if (!obj)
1525 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001526
Eric Anholt673a3942008-07-30 12:06:12 -07001527 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001528 if (READ_ONCE(obj->pin_display)) {
1529 err = i915_mutex_lock_interruptible(dev);
1530 if (!err) {
1531 i915_gem_object_flush_cpu_write_domain(obj);
1532 mutex_unlock(&dev->struct_mutex);
1533 }
1534 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001535
Chris Wilsonc21724c2016-08-05 10:14:19 +01001536 i915_gem_object_put_unlocked(obj);
1537 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001538}
1539
1540/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001541 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1542 * it is mapped to.
1543 * @dev: drm device
1544 * @data: ioctl data blob
1545 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001546 *
1547 * While the mapping holds a reference on the contents of the object, it doesn't
1548 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001549 *
1550 * IMPORTANT:
1551 *
1552 * DRM driver writers who look a this function as an example for how to do GEM
1553 * mmap support, please don't implement mmap support like here. The modern way
1554 * to implement DRM mmap support is with an mmap offset ioctl (like
1555 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1556 * That way debug tooling like valgrind will understand what's going on, hiding
1557 * the mmap call in a driver private ioctl will break that. The i915 driver only
1558 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001559 */
1560int
1561i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001562 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001563{
1564 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001565 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001566 unsigned long addr;
1567
Akash Goel1816f922015-01-02 16:29:30 +05301568 if (args->flags & ~(I915_MMAP_WC))
1569 return -EINVAL;
1570
Borislav Petkov568a58e2016-03-29 17:42:01 +02001571 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301572 return -ENODEV;
1573
Chris Wilson03ac0642016-07-20 13:31:51 +01001574 obj = i915_gem_object_lookup(file, args->handle);
1575 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001576 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001577
Daniel Vetter1286ff72012-05-10 15:25:09 +02001578 /* prime objects have no backing filp to GEM mmap
1579 * pages from.
1580 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001581 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001582 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001583 return -EINVAL;
1584 }
1585
Chris Wilson03ac0642016-07-20 13:31:51 +01001586 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001587 PROT_READ | PROT_WRITE, MAP_SHARED,
1588 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301589 if (args->flags & I915_MMAP_WC) {
1590 struct mm_struct *mm = current->mm;
1591 struct vm_area_struct *vma;
1592
Michal Hocko80a89a52016-05-23 16:26:11 -07001593 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001594 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001595 return -EINTR;
1596 }
Akash Goel1816f922015-01-02 16:29:30 +05301597 vma = find_vma(mm, addr);
1598 if (vma)
1599 vma->vm_page_prot =
1600 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1601 else
1602 addr = -ENOMEM;
1603 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001604
1605 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001606 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301607 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001608 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001609 if (IS_ERR((void *)addr))
1610 return addr;
1611
1612 args->addr_ptr = (uint64_t) addr;
1613
1614 return 0;
1615}
1616
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617/**
1618 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001619 * @vma: VMA in question
1620 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001621 *
1622 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1623 * from userspace. The fault handler takes care of binding the object to
1624 * the GTT (if needed), allocating and programming a fence register (again,
1625 * only if needed based on whether the old reg is still valid or the object
1626 * is tiled) and inserting a new PTE into the faulting process.
1627 *
1628 * Note that the faulting process may involve evicting existing objects
1629 * from the GTT and/or fence registers to make room. So performance may
1630 * suffer if the GTT working set is large or there are few fence registers
1631 * left.
1632 */
1633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1634{
Chris Wilson05394f32010-11-08 19:18:58 +00001635 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1636 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001637 struct drm_i915_private *dev_priv = to_i915(dev);
1638 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001639 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001640 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001641 pgoff_t page_offset;
1642 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001643 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001644
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645 /* We don't use vmf->pgoff since that has the fake offset */
1646 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1647 PAGE_SHIFT;
1648
Chris Wilsondb53a302011-02-03 11:57:46 +00001649 trace_i915_gem_object_fault(obj, page_offset, true, write);
1650
Chris Wilson6e4930f2014-02-07 18:37:06 -02001651 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001652 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001653 * repeat the flush holding the lock in the normal manner to catch cases
1654 * where we are gazumped.
1655 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001656 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001657 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001658 goto err;
1659
1660 intel_runtime_pm_get(dev_priv);
1661
1662 ret = i915_mutex_lock_interruptible(dev);
1663 if (ret)
1664 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001665
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001666 /* Access to snoopable pages through the GTT is incoherent. */
1667 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001668 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001669 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001670 }
1671
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001672 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001673 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001674 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001675 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001676
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001677 memset(&view, 0, sizeof(view));
1678 view.type = I915_GGTT_VIEW_PARTIAL;
1679 view.params.partial.offset = rounddown(page_offset, chunk_size);
1680 view.params.partial.size =
1681 min_t(unsigned int,
1682 chunk_size,
1683 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1684 view.params.partial.offset);
1685 }
1686
1687 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001688 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001689 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001690 goto err_unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691
Chris Wilsonc9839302012-11-20 10:45:17 +00001692 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1693 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001694 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001695
1696 ret = i915_gem_object_get_fence(obj);
1697 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001698 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001699
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001700 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001701 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001702 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001703 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001705 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1706 /* Overriding existing pages in partial view does not cause
1707 * us any trouble as TLBs are still valid because the fault
1708 * is due to userspace losing part of the mapping or never
1709 * having accessed it before (at this partials' range).
1710 */
1711 unsigned long base = vma->vm_start +
1712 (view.params.partial.offset << PAGE_SHIFT);
1713 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001714
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001715 for (i = 0; i < view.params.partial.size; i++) {
1716 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001717 if (ret)
1718 break;
1719 }
1720
1721 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001722 } else {
1723 if (!obj->fault_mappable) {
1724 unsigned long size = min_t(unsigned long,
1725 vma->vm_end - vma->vm_start,
1726 obj->base.size);
1727 int i;
1728
1729 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1730 ret = vm_insert_pfn(vma,
1731 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1732 pfn + i);
1733 if (ret)
1734 break;
1735 }
1736
1737 obj->fault_mappable = true;
1738 } else
1739 ret = vm_insert_pfn(vma,
1740 (unsigned long)vmf->virtual_address,
1741 pfn + page_offset);
1742 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001743err_unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001744 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001745err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001746 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001747err_rpm:
1748 intel_runtime_pm_put(dev_priv);
1749err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001751 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001752 /*
1753 * We eat errors when the gpu is terminally wedged to avoid
1754 * userspace unduly crashing (gl has no provisions for mmaps to
1755 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1756 * and so needs to be reported.
1757 */
1758 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001759 ret = VM_FAULT_SIGBUS;
1760 break;
1761 }
Chris Wilson045e7692010-11-07 09:18:22 +00001762 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001763 /*
1764 * EAGAIN means the gpu is hung and we'll wait for the error
1765 * handler to reset everything when re-faulting in
1766 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001767 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001768 case 0:
1769 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001770 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001771 case -EBUSY:
1772 /*
1773 * EBUSY is ok: this just means that another thread
1774 * already did the job.
1775 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 ret = VM_FAULT_NOPAGE;
1777 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001779 ret = VM_FAULT_OOM;
1780 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001781 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001782 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001783 ret = VM_FAULT_SIGBUS;
1784 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001786 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001787 ret = VM_FAULT_SIGBUS;
1788 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001789 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001790 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791}
1792
1793/**
Chris Wilson901782b2009-07-10 08:18:50 +01001794 * i915_gem_release_mmap - remove physical page mappings
1795 * @obj: obj in question
1796 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001797 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001798 * relinquish ownership of the pages back to the system.
1799 *
1800 * It is vital that we remove the page mapping if we have mapped a tiled
1801 * object through the GTT and then lose the fence register due to
1802 * resource pressure. Similarly if the object has been moved out of the
1803 * aperture, than pages mapped into userspace must be revoked. Removing the
1804 * mapping will then trigger a page fault on the next user access, allowing
1805 * fixup by i915_gem_fault().
1806 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001807void
Chris Wilson05394f32010-11-08 19:18:58 +00001808i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001809{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001810 /* Serialisation between user GTT access and our code depends upon
1811 * revoking the CPU's PTE whilst the mutex is held. The next user
1812 * pagefault then has to wait until we release the mutex.
1813 */
1814 lockdep_assert_held(&obj->base.dev->struct_mutex);
1815
Chris Wilson6299f992010-11-24 12:23:44 +00001816 if (!obj->fault_mappable)
1817 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001818
David Herrmann6796cb12014-01-03 14:24:19 +01001819 drm_vma_node_unmap(&obj->base.vma_node,
1820 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001821
1822 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1823 * memory transactions from userspace before we return. The TLB
1824 * flushing implied above by changing the PTE above *should* be
1825 * sufficient, an extra barrier here just provides us with a bit
1826 * of paranoid documentation about our requirement to serialise
1827 * memory writes before touching registers / GSM.
1828 */
1829 wmb();
1830
Chris Wilson6299f992010-11-24 12:23:44 +00001831 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001832}
1833
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001834void
1835i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1836{
1837 struct drm_i915_gem_object *obj;
1838
1839 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1840 i915_gem_release_mmap(obj);
1841}
1842
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001843/**
1844 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001845 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001846 * @size: object size
1847 * @tiling_mode: tiling mode
1848 *
1849 * Return the required global GTT size for an object, taking into account
1850 * potential fence register mapping.
1851 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001852u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1853 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001854{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001855 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001856
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001857 GEM_BUG_ON(size == 0);
1858
Chris Wilsona9f14812016-08-04 16:32:28 +01001859 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001860 tiling_mode == I915_TILING_NONE)
1861 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001862
1863 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001864 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001865 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001866 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001867 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001868
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001869 while (ggtt_size < size)
1870 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001871
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001872 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001873}
1874
Jesse Barnesde151cf2008-11-12 10:03:55 -08001875/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001876 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001877 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001878 * @size: object size
1879 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001880 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001882 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001883 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001885u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001886 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001888 GEM_BUG_ON(size == 0);
1889
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 /*
1891 * Minimum alignment is 4k (GTT page size), but might be greater
1892 * if a fence register is needed for the object.
1893 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001894 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001895 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 return 4096;
1897
1898 /*
1899 * Previous chips need to be aligned to the size of the smallest
1900 * fence register that can contain the object.
1901 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001902 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001903}
1904
Chris Wilsond8cb5082012-08-11 15:41:03 +01001905static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001907 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001908 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001909
Chris Wilsonf3f61842016-08-05 10:14:14 +01001910 err = drm_gem_create_mmap_offset(&obj->base);
1911 if (!err)
1912 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001913
Chris Wilsonf3f61842016-08-05 10:14:14 +01001914 /* We can idle the GPU locklessly to flush stale objects, but in order
1915 * to claim that space for ourselves, we need to take the big
1916 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001917 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001918 err = i915_gem_wait_for_idle(dev_priv, true);
1919 if (err)
1920 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001921
Chris Wilsonf3f61842016-08-05 10:14:14 +01001922 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1923 if (!err) {
1924 i915_gem_retire_requests(dev_priv);
1925 err = drm_gem_create_mmap_offset(&obj->base);
1926 mutex_unlock(&dev_priv->drm.struct_mutex);
1927 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001928
Chris Wilsonf3f61842016-08-05 10:14:14 +01001929 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001930}
1931
1932static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1933{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001934 drm_gem_free_mmap_offset(&obj->base);
1935}
1936
Dave Airlieda6b51d2014-12-24 13:11:17 +10001937int
Dave Airlieff72145b2011-02-07 12:16:14 +10001938i915_gem_mmap_gtt(struct drm_file *file,
1939 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001940 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001941 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942{
Chris Wilson05394f32010-11-08 19:18:58 +00001943 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944 int ret;
1945
Chris Wilson03ac0642016-07-20 13:31:51 +01001946 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001947 if (!obj)
1948 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001949
Chris Wilsond8cb5082012-08-11 15:41:03 +01001950 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001951 if (ret == 0)
1952 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001953
Chris Wilsonf3f61842016-08-05 10:14:14 +01001954 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001955 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001956}
1957
Dave Airlieff72145b2011-02-07 12:16:14 +10001958/**
1959 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1960 * @dev: DRM device
1961 * @data: GTT mapping ioctl data
1962 * @file: GEM object info
1963 *
1964 * Simply returns the fake offset to userspace so it can mmap it.
1965 * The mmap call will end up in drm_gem_mmap(), which will set things
1966 * up so we can get faults in the handler above.
1967 *
1968 * The fault handler will take care of binding the object into the GTT
1969 * (since it may have been evicted to make room for something), allocating
1970 * a fence register, and mapping the appropriate aperture address into
1971 * userspace.
1972 */
1973int
1974i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1975 struct drm_file *file)
1976{
1977 struct drm_i915_gem_mmap_gtt *args = data;
1978
Dave Airlieda6b51d2014-12-24 13:11:17 +10001979 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001980}
1981
Daniel Vetter225067e2012-08-20 10:23:20 +02001982/* Immediately discard the backing storage */
1983static void
1984i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001985{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001986 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001987
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001988 if (obj->base.filp == NULL)
1989 return;
1990
Daniel Vetter225067e2012-08-20 10:23:20 +02001991 /* Our goal here is to return as much of the memory as
1992 * is possible back to the system as we are called from OOM.
1993 * To do this we must instruct the shmfs to drop all of its
1994 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001995 */
Chris Wilson55372522014-03-25 13:23:06 +00001996 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001997 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001998}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001999
Chris Wilson55372522014-03-25 13:23:06 +00002000/* Try to discard unwanted pages */
2001static void
2002i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002003{
Chris Wilson55372522014-03-25 13:23:06 +00002004 struct address_space *mapping;
2005
2006 switch (obj->madv) {
2007 case I915_MADV_DONTNEED:
2008 i915_gem_object_truncate(obj);
2009 case __I915_MADV_PURGED:
2010 return;
2011 }
2012
2013 if (obj->base.filp == NULL)
2014 return;
2015
2016 mapping = file_inode(obj->base.filp)->i_mapping,
2017 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002018}
2019
Chris Wilson5cdf5882010-09-27 15:51:07 +01002020static void
Chris Wilson05394f32010-11-08 19:18:58 +00002021i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002022{
Dave Gordon85d12252016-05-20 11:54:06 +01002023 struct sgt_iter sgt_iter;
2024 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002025 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002026
Chris Wilson05394f32010-11-08 19:18:58 +00002027 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002028
Chris Wilson6c085a72012-08-20 11:40:46 +02002029 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002030 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002031 /* In the event of a disaster, abandon all caches and
2032 * hope for the best.
2033 */
Chris Wilson2c225692013-08-09 12:26:45 +01002034 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002035 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2036 }
2037
Imre Deake2273302015-07-09 12:59:05 +03002038 i915_gem_gtt_finish_object(obj);
2039
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002040 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002041 i915_gem_object_save_bit_17_swizzle(obj);
2042
Chris Wilson05394f32010-11-08 19:18:58 +00002043 if (obj->madv == I915_MADV_DONTNEED)
2044 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002045
Dave Gordon85d12252016-05-20 11:54:06 +01002046 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002047 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002048 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002049
Chris Wilson05394f32010-11-08 19:18:58 +00002050 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002051 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002052
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002053 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002054 }
Chris Wilson05394f32010-11-08 19:18:58 +00002055 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002056
Chris Wilson9da3da62012-06-01 15:20:22 +01002057 sg_free_table(obj->pages);
2058 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002059}
2060
Chris Wilsondd624af2013-01-15 12:39:35 +00002061int
Chris Wilson37e680a2012-06-07 15:38:42 +01002062i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2063{
2064 const struct drm_i915_gem_object_ops *ops = obj->ops;
2065
Chris Wilson2f745ad2012-09-04 21:02:58 +01002066 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002067 return 0;
2068
Chris Wilsona5570172012-09-04 21:02:54 +01002069 if (obj->pages_pin_count)
2070 return -EBUSY;
2071
Chris Wilson15717de2016-08-04 07:52:26 +01002072 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002073
Chris Wilsona2165e32012-12-03 11:49:00 +00002074 /* ->put_pages might need to allocate memory for the bit17 swizzle
2075 * array, hence protect them from being reaped by removing them from gtt
2076 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002077 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002078
Chris Wilson0a798eb2016-04-08 12:11:11 +01002079 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002080 if (is_vmalloc_addr(obj->mapping))
2081 vunmap(obj->mapping);
2082 else
2083 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002084 obj->mapping = NULL;
2085 }
2086
Chris Wilson37e680a2012-06-07 15:38:42 +01002087 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002088 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002089
Chris Wilson55372522014-03-25 13:23:06 +00002090 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002091
2092 return 0;
2093}
2094
Chris Wilson37e680a2012-06-07 15:38:42 +01002095static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002096i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002097{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002098 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002099 int page_count, i;
2100 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002101 struct sg_table *st;
2102 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002103 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002104 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002105 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002106 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002107 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002108
Chris Wilson6c085a72012-08-20 11:40:46 +02002109 /* Assert that the object is not currently in any GPU domain. As it
2110 * wasn't in the GTT, there shouldn't be any way it could have been in
2111 * a GPU cache
2112 */
2113 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2114 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2115
Chris Wilson9da3da62012-06-01 15:20:22 +01002116 st = kmalloc(sizeof(*st), GFP_KERNEL);
2117 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002118 return -ENOMEM;
2119
Chris Wilson9da3da62012-06-01 15:20:22 +01002120 page_count = obj->base.size / PAGE_SIZE;
2121 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002122 kfree(st);
2123 return -ENOMEM;
2124 }
2125
2126 /* Get the list of pages out of our struct file. They'll be pinned
2127 * at this point until we release them.
2128 *
2129 * Fail silently without starting the shrinker
2130 */
Al Viro496ad9a2013-01-23 17:07:38 -05002131 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002132 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002133 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002134 sg = st->sgl;
2135 st->nents = 0;
2136 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002137 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2138 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002139 i915_gem_shrink(dev_priv,
2140 page_count,
2141 I915_SHRINK_BOUND |
2142 I915_SHRINK_UNBOUND |
2143 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002144 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2145 }
2146 if (IS_ERR(page)) {
2147 /* We've tried hard to allocate the memory by reaping
2148 * our own buffer, now let the real VM do its job and
2149 * go down in flames if truly OOM.
2150 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002151 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002152 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002153 if (IS_ERR(page)) {
2154 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002155 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002156 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002157 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002158#ifdef CONFIG_SWIOTLB
2159 if (swiotlb_nr_tbl()) {
2160 st->nents++;
2161 sg_set_page(sg, page, PAGE_SIZE, 0);
2162 sg = sg_next(sg);
2163 continue;
2164 }
2165#endif
Imre Deak90797e62013-02-18 19:28:03 +02002166 if (!i || page_to_pfn(page) != last_pfn + 1) {
2167 if (i)
2168 sg = sg_next(sg);
2169 st->nents++;
2170 sg_set_page(sg, page, PAGE_SIZE, 0);
2171 } else {
2172 sg->length += PAGE_SIZE;
2173 }
2174 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002175
2176 /* Check that the i965g/gm workaround works. */
2177 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002178 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002179#ifdef CONFIG_SWIOTLB
2180 if (!swiotlb_nr_tbl())
2181#endif
2182 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002183 obj->pages = st;
2184
Imre Deake2273302015-07-09 12:59:05 +03002185 ret = i915_gem_gtt_prepare_object(obj);
2186 if (ret)
2187 goto err_pages;
2188
Eric Anholt673a3942008-07-30 12:06:12 -07002189 if (i915_gem_object_needs_bit17_swizzle(obj))
2190 i915_gem_object_do_bit_17_swizzle(obj);
2191
Chris Wilson3e510a82016-08-05 10:14:23 +01002192 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002193 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2194 i915_gem_object_pin_pages(obj);
2195
Eric Anholt673a3942008-07-30 12:06:12 -07002196 return 0;
2197
2198err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002199 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002200 for_each_sgt_page(page, sgt_iter, st)
2201 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 sg_free_table(st);
2203 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002204
2205 /* shmemfs first checks if there is enough memory to allocate the page
2206 * and reports ENOSPC should there be insufficient, along with the usual
2207 * ENOMEM for a genuine allocation failure.
2208 *
2209 * We use ENOSPC in our driver to mean that we have run out of aperture
2210 * space and so want to translate the error from shmemfs back to our
2211 * usual understanding of ENOMEM.
2212 */
Imre Deake2273302015-07-09 12:59:05 +03002213 if (ret == -ENOSPC)
2214 ret = -ENOMEM;
2215
2216 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002217}
2218
Chris Wilson37e680a2012-06-07 15:38:42 +01002219/* Ensure that the associated pages are gathered from the backing storage
2220 * and pinned into our object. i915_gem_object_get_pages() may be called
2221 * multiple times before they are released by a single call to
2222 * i915_gem_object_put_pages() - once the pages are no longer referenced
2223 * either as a result of memory pressure (reaping pages under the shrinker)
2224 * or as the object is itself released.
2225 */
2226int
2227i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2228{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002229 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002230 const struct drm_i915_gem_object_ops *ops = obj->ops;
2231 int ret;
2232
Chris Wilson2f745ad2012-09-04 21:02:58 +01002233 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002234 return 0;
2235
Chris Wilson43e28f02013-01-08 10:53:09 +00002236 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002237 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002238 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002239 }
2240
Chris Wilsona5570172012-09-04 21:02:54 +01002241 BUG_ON(obj->pages_pin_count);
2242
Chris Wilson37e680a2012-06-07 15:38:42 +01002243 ret = ops->get_pages(obj);
2244 if (ret)
2245 return ret;
2246
Ben Widawsky35c20a62013-05-31 11:28:48 -07002247 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002248
2249 obj->get_page.sg = obj->pages->sgl;
2250 obj->get_page.last = 0;
2251
Chris Wilson37e680a2012-06-07 15:38:42 +01002252 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002253}
2254
Dave Gordondd6034c2016-05-20 11:54:04 +01002255/* The 'mapping' part of i915_gem_object_pin_map() below */
2256static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2257{
2258 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2259 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002260 struct sgt_iter sgt_iter;
2261 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002262 struct page *stack_pages[32];
2263 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002264 unsigned long i = 0;
2265 void *addr;
2266
2267 /* A single page can always be kmapped */
2268 if (n_pages == 1)
2269 return kmap(sg_page(sgt->sgl));
2270
Dave Gordonb338fa42016-05-20 11:54:05 +01002271 if (n_pages > ARRAY_SIZE(stack_pages)) {
2272 /* Too big for stack -- allocate temporary array instead */
2273 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2274 if (!pages)
2275 return NULL;
2276 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002277
Dave Gordon85d12252016-05-20 11:54:06 +01002278 for_each_sgt_page(page, sgt_iter, sgt)
2279 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002280
2281 /* Check that we have the expected number of pages */
2282 GEM_BUG_ON(i != n_pages);
2283
2284 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2285
Dave Gordonb338fa42016-05-20 11:54:05 +01002286 if (pages != stack_pages)
2287 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002288
2289 return addr;
2290}
2291
2292/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002293void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2294{
2295 int ret;
2296
2297 lockdep_assert_held(&obj->base.dev->struct_mutex);
2298
2299 ret = i915_gem_object_get_pages(obj);
2300 if (ret)
2301 return ERR_PTR(ret);
2302
2303 i915_gem_object_pin_pages(obj);
2304
Dave Gordondd6034c2016-05-20 11:54:04 +01002305 if (!obj->mapping) {
2306 obj->mapping = i915_gem_object_map(obj);
2307 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002308 i915_gem_object_unpin_pages(obj);
2309 return ERR_PTR(-ENOMEM);
2310 }
2311 }
2312
2313 return obj->mapping;
2314}
2315
Chris Wilsoncaea7472010-11-12 13:53:37 +00002316static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002317i915_gem_object_retire__write(struct i915_gem_active *active,
2318 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002319{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002320 struct drm_i915_gem_object *obj =
2321 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002322
Rodrigo Vivide152b62015-07-07 16:28:51 -07002323 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002324}
2325
2326static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002327i915_gem_object_retire__read(struct i915_gem_active *active,
2328 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002329{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002330 int idx = request->engine->id;
2331 struct drm_i915_gem_object *obj =
2332 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002333
Chris Wilson573adb32016-08-04 16:32:39 +01002334 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002335
Chris Wilson573adb32016-08-04 16:32:39 +01002336 i915_gem_object_clear_active(obj, idx);
2337 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002338 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002339
Chris Wilson6c246952015-07-27 10:26:26 +01002340 /* Bump our place on the bound list to keep it roughly in LRU order
2341 * so that we don't steal from recently used but inactive objects
2342 * (unless we are forced to ofc!)
2343 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002344 if (obj->bind_count)
2345 list_move_tail(&obj->global_list,
2346 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002347
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002348 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002349}
2350
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002351static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002352{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002353 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002354
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002355 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002356 return true;
2357
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002358 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002359 if (ctx->hang_stats.ban_period_seconds &&
2360 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002361 DRM_DEBUG("context hanging too fast, banning!\n");
2362 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002363 }
2364
2365 return false;
2366}
2367
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002368static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002369 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002370{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002371 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002372
2373 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002374 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002375 hs->batch_active++;
2376 hs->guilty_ts = get_seconds();
2377 } else {
2378 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002379 }
2380}
2381
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002382struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002383i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002384{
Chris Wilson4db080f2013-12-04 11:37:09 +00002385 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002386
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002387 /* We are called by the error capture and reset at a random
2388 * point in time. In particular, note that neither is crucially
2389 * ordered with an interrupt. After a hang, the GPU is dead and we
2390 * assume that no more writes can happen (we waited long enough for
2391 * all writes that were in transaction to be flushed) - adding an
2392 * extra delay for a recent interrupt is pointless. Hence, we do
2393 * not need an engine->irq_seqno_barrier() before the seqno reads.
2394 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002395 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002396 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002397 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002398
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002399 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002400 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002401
2402 return NULL;
2403}
2404
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002405static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002406{
2407 struct drm_i915_gem_request *request;
2408 bool ring_hung;
2409
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002410 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002411 if (request == NULL)
2412 return;
2413
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002414 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002415
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002416 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002417 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002418 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002419}
2420
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002421static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002422{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002423 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002424 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002425
Chris Wilsonc4b09302016-07-20 09:21:10 +01002426 /* Mark all pending requests as complete so that any concurrent
2427 * (lockless) lookup doesn't try and wait upon the request as we
2428 * reset it.
2429 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002430 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002431
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002432 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002433 * Clear the execlists queue up before freeing the requests, as those
2434 * are the ones that keep the context and ringbuffer backing objects
2435 * pinned in place.
2436 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002437
Tomas Elf7de1691a2015-10-19 16:32:32 +01002438 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002439 /* Ensure irq handler finishes or is cancelled. */
2440 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002441
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002442 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002443 }
2444
2445 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002446 * We must free the requests after all the corresponding objects have
2447 * been moved off active lists. Which is the same order as the normal
2448 * retire_requests function does. This is important if object hold
2449 * implicit references on things like e.g. ppgtt address spaces through
2450 * the request.
2451 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002452 request = i915_gem_active_raw(&engine->last_request,
2453 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002454 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002455 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002456 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002457
2458 /* Having flushed all requests from all queues, we know that all
2459 * ringbuffers must now be empty. However, since we do not reclaim
2460 * all space when retiring the request (to prevent HEADs colliding
2461 * with rapid ringbuffer wraparound) the amount of available space
2462 * upon reset is less than when we start. Do one more pass over
2463 * all the ringbuffers to reset last_retired_head.
2464 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002465 list_for_each_entry(ring, &engine->buffers, link) {
2466 ring->last_retired_head = ring->tail;
2467 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002468 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002469
Chris Wilsonb913b332016-07-13 09:10:31 +01002470 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002471}
2472
Chris Wilson069efc12010-09-30 16:53:18 +01002473void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002474{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002475 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002476 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002477
Chris Wilson4db080f2013-12-04 11:37:09 +00002478 /*
2479 * Before we free the objects from the requests, we need to inspect
2480 * them for finding the guilty party. As the requests only borrow
2481 * their reference to the objects, the inspection must be done first.
2482 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002483 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002484 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002485
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002486 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002487 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002488 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002489
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002490 i915_gem_context_reset(dev);
2491
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002492 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002493}
2494
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002495static void
Eric Anholt673a3942008-07-30 12:06:12 -07002496i915_gem_retire_work_handler(struct work_struct *work)
2497{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002498 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002499 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002500 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002501
Chris Wilson891b48c2010-09-29 12:26:37 +01002502 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002503 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002504 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002505 mutex_unlock(&dev->struct_mutex);
2506 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002507
2508 /* Keep the retire handler running until we are finally idle.
2509 * We do not need to do this test under locking as in the worst-case
2510 * we queue the retire worker once too often.
2511 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002512 if (READ_ONCE(dev_priv->gt.awake)) {
2513 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002514 queue_delayed_work(dev_priv->wq,
2515 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002516 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002517 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002518}
Chris Wilson891b48c2010-09-29 12:26:37 +01002519
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520static void
2521i915_gem_idle_work_handler(struct work_struct *work)
2522{
2523 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002524 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002525 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002526 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002527 unsigned int stuck_engines;
2528 bool rearm_hangcheck;
2529
2530 if (!READ_ONCE(dev_priv->gt.awake))
2531 return;
2532
2533 if (READ_ONCE(dev_priv->gt.active_engines))
2534 return;
2535
2536 rearm_hangcheck =
2537 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2538
2539 if (!mutex_trylock(&dev->struct_mutex)) {
2540 /* Currently busy, come back later */
2541 mod_delayed_work(dev_priv->wq,
2542 &dev_priv->gt.idle_work,
2543 msecs_to_jiffies(50));
2544 goto out_rearm;
2545 }
2546
2547 if (dev_priv->gt.active_engines)
2548 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002549
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002550 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002551 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002552
Chris Wilson67d97da2016-07-04 08:08:31 +01002553 GEM_BUG_ON(!dev_priv->gt.awake);
2554 dev_priv->gt.awake = false;
2555 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002556
Chris Wilson2529d572016-07-24 10:10:20 +01002557 /* As we have disabled hangcheck, we need to unstick any waiters still
2558 * hanging around. However, as we may be racing against the interrupt
2559 * handler or the waiters themselves, we skip enabling the fake-irq.
2560 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002561 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002562 if (unlikely(stuck_engines))
2563 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2564 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002565
Chris Wilson67d97da2016-07-04 08:08:31 +01002566 if (INTEL_GEN(dev_priv) >= 6)
2567 gen6_rps_idle(dev_priv);
2568 intel_runtime_pm_put(dev_priv);
2569out_unlock:
2570 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002571
Chris Wilson67d97da2016-07-04 08:08:31 +01002572out_rearm:
2573 if (rearm_hangcheck) {
2574 GEM_BUG_ON(!dev_priv->gt.awake);
2575 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002576 }
Eric Anholt673a3942008-07-30 12:06:12 -07002577}
2578
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002579void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2580{
2581 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2582 struct drm_i915_file_private *fpriv = file->driver_priv;
2583 struct i915_vma *vma, *vn;
2584
2585 mutex_lock(&obj->base.dev->struct_mutex);
2586 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2587 if (vma->vm->file == fpriv)
2588 i915_vma_close(vma);
2589 mutex_unlock(&obj->base.dev->struct_mutex);
2590}
2591
Ben Widawsky5816d642012-04-11 11:18:19 -07002592/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002593 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002594 * @dev: drm device pointer
2595 * @data: ioctl data blob
2596 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002597 *
2598 * Returns 0 if successful, else an error is returned with the remaining time in
2599 * the timeout parameter.
2600 * -ETIME: object is still busy after timeout
2601 * -ERESTARTSYS: signal interrupted the wait
2602 * -ENONENT: object doesn't exist
2603 * Also possible, but rare:
2604 * -EAGAIN: GPU wedged
2605 * -ENOMEM: damn
2606 * -ENODEV: Internal IRQ fail
2607 * -E?: The add request failed
2608 *
2609 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2610 * non-zero timeout parameter the wait ioctl will wait for the given number of
2611 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2612 * without holding struct_mutex the object may become re-busied before this
2613 * function completes. A similar but shorter * race condition exists in the busy
2614 * ioctl
2615 */
2616int
2617i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2618{
2619 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002620 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002621 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002622 unsigned long active;
2623 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002624
Daniel Vetter11b5d512014-09-29 15:31:26 +02002625 if (args->flags != 0)
2626 return -EINVAL;
2627
Chris Wilson03ac0642016-07-20 13:31:51 +01002628 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002629 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002630 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002631
2632 active = __I915_BO_ACTIVE(obj);
2633 for_each_active(active, idx) {
2634 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2635 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2636 timeout, rps);
2637 if (ret)
2638 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002639 }
2640
Chris Wilson033d5492016-08-05 10:14:17 +01002641 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002642 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002643}
2644
Chris Wilsonb4716182015-04-27 13:41:17 +01002645static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002646__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002647 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002648{
Chris Wilsonb4716182015-04-27 13:41:17 +01002649 int ret;
2650
Chris Wilson8e637172016-08-02 22:50:26 +01002651 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002652 return 0;
2653
Chris Wilson39df9192016-07-20 13:31:57 +01002654 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002655 ret = i915_wait_request(from,
2656 from->i915->mm.interruptible,
2657 NULL,
2658 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002659 if (ret)
2660 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002661 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002662 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002663 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002664 return 0;
2665
Chris Wilson8e637172016-08-02 22:50:26 +01002666 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002667 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002668 if (ret)
2669 return ret;
2670
Chris Wilsonddf07be2016-08-02 22:50:39 +01002671 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002672 }
2673
2674 return 0;
2675}
2676
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002677/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002678 * i915_gem_object_sync - sync an object to a ring.
2679 *
2680 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002681 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002682 *
2683 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002684 * Conceptually we serialise writes between engines inside the GPU.
2685 * We only allow one engine to write into a buffer at any time, but
2686 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002687 *
2688 * - If there is an outstanding write request to the object, the new
2689 * request must wait for it to complete (either CPU or in hw, requests
2690 * on the same ring will be naturally ordered).
2691 *
2692 * - If we are a write request (pending_write_domain is set), the new
2693 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002694 *
2695 * Returns 0 if successful, else propagates up the lower layer error.
2696 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002697int
2698i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002699 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002700{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002701 struct i915_gem_active *active;
2702 unsigned long active_mask;
2703 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002704
Chris Wilson8cac6f62016-08-04 07:52:32 +01002705 lockdep_assert_held(&obj->base.dev->struct_mutex);
2706
Chris Wilson573adb32016-08-04 16:32:39 +01002707 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002708 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002709 return 0;
2710
Chris Wilson8cac6f62016-08-04 07:52:32 +01002711 if (obj->base.pending_write_domain) {
2712 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002713 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002714 active_mask = 1;
2715 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002716 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002717
2718 for_each_active(active_mask, idx) {
2719 struct drm_i915_gem_request *request;
2720 int ret;
2721
2722 request = i915_gem_active_peek(&active[idx],
2723 &obj->base.dev->struct_mutex);
2724 if (!request)
2725 continue;
2726
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002727 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002728 if (ret)
2729 return ret;
2730 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002731
Chris Wilsonb4716182015-04-27 13:41:17 +01002732 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002733}
2734
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002735static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2736{
2737 u32 old_write_domain, old_read_domains;
2738
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002739 /* Force a pagefault for domain tracking on next user access */
2740 i915_gem_release_mmap(obj);
2741
Keith Packardb97c3d92011-06-24 21:02:59 -07002742 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2743 return;
2744
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002745 old_read_domains = obj->base.read_domains;
2746 old_write_domain = obj->base.write_domain;
2747
2748 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2749 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2750
2751 trace_i915_gem_object_change_domain(obj,
2752 old_read_domains,
2753 old_write_domain);
2754}
2755
Chris Wilson8ef85612016-04-28 09:56:39 +01002756static void __i915_vma_iounmap(struct i915_vma *vma)
2757{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002758 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002759
2760 if (vma->iomap == NULL)
2761 return;
2762
2763 io_mapping_unmap(vma->iomap);
2764 vma->iomap = NULL;
2765}
2766
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002767int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002768{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002769 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002770 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002771 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002772
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002773 /* First wait upon any activity as retiring the request may
2774 * have side-effects such as unpinning or even unbinding this vma.
2775 */
2776 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002777 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002778 int idx;
2779
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002780 /* When a closed VMA is retired, it is unbound - eek.
2781 * In order to prevent it from being recursively closed,
2782 * take a pin on the vma so that the second unbind is
2783 * aborted.
2784 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002785 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002786
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002787 for_each_active(active, idx) {
2788 ret = i915_gem_active_retire(&vma->last_read[idx],
2789 &vma->vm->dev->struct_mutex);
2790 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002791 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002792 }
2793
Chris Wilson20dfbde2016-08-04 16:32:30 +01002794 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002795 if (ret)
2796 return ret;
2797
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002798 GEM_BUG_ON(i915_vma_is_active(vma));
2799 }
2800
Chris Wilson20dfbde2016-08-04 16:32:30 +01002801 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002802 return -EBUSY;
2803
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002804 if (!drm_mm_node_allocated(&vma->node))
2805 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002806
Chris Wilson15717de2016-08-04 07:52:26 +01002807 GEM_BUG_ON(obj->bind_count == 0);
2808 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002809
Chris Wilson3272db52016-08-04 16:32:32 +01002810 if (i915_vma_is_ggtt(vma) &&
2811 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002812 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002813
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002814 /* release the fence reg _after_ flushing */
2815 ret = i915_gem_object_put_fence(obj);
2816 if (ret)
2817 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002818
2819 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002820 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002821
Chris Wilson50e046b2016-08-04 07:52:46 +01002822 if (likely(!vma->vm->closed)) {
2823 trace_i915_vma_unbind(vma);
2824 vma->vm->unbind_vma(vma);
2825 }
Chris Wilson3272db52016-08-04 16:32:32 +01002826 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002827
Chris Wilson50e046b2016-08-04 07:52:46 +01002828 drm_mm_remove_node(&vma->node);
2829 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2830
Chris Wilson3272db52016-08-04 16:32:32 +01002831 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002832 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2833 obj->map_and_fenceable = false;
2834 } else if (vma->ggtt_view.pages) {
2835 sg_free_table(vma->ggtt_view.pages);
2836 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002837 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002838 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002839 }
Eric Anholt673a3942008-07-30 12:06:12 -07002840
Ben Widawsky2f633152013-07-17 12:19:03 -07002841 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002842 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002843 if (--obj->bind_count == 0)
2844 list_move_tail(&obj->global_list,
2845 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002846
Chris Wilson70903c32013-12-04 09:59:09 +00002847 /* And finally now the object is completely decoupled from this vma,
2848 * we can drop its hold on the backing storage and allow it to be
2849 * reaped by the shrinker.
2850 */
2851 i915_gem_object_unpin_pages(obj);
2852
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002853destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002854 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002855 i915_vma_destroy(vma);
2856
Chris Wilson88241782011-01-07 17:09:48 +00002857 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002858}
2859
Chris Wilsondcff85c2016-08-05 10:14:11 +01002860int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2861 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002862{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002864 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002865
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002866 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002867 if (engine->last_context == NULL)
2868 continue;
2869
Chris Wilsondcff85c2016-08-05 10:14:11 +01002870 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002871 if (ret)
2872 return ret;
2873 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002874
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002875 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002876}
2877
Chris Wilson4144f9b2014-09-11 08:43:48 +01002878static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002879 unsigned long cache_level)
2880{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002881 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002882 struct drm_mm_node *other;
2883
Chris Wilson4144f9b2014-09-11 08:43:48 +01002884 /*
2885 * On some machines we have to be careful when putting differing types
2886 * of snoopable memory together to avoid the prefetcher crossing memory
2887 * domains and dying. During vm initialisation, we decide whether or not
2888 * these constraints apply and set the drm_mm.color_adjust
2889 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002890 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002891 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002892 return true;
2893
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002894 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002895 return true;
2896
2897 if (list_empty(&gtt_space->node_list))
2898 return true;
2899
2900 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2901 if (other->allocated && !other->hole_follows && other->color != cache_level)
2902 return false;
2903
2904 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2905 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2906 return false;
2907
2908 return true;
2909}
2910
Jesse Barnesde151cf2008-11-12 10:03:55 -08002911/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002912 * i915_vma_insert - finds a slot for the vma in its address space
2913 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002914 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002915 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002916 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002917 *
2918 * First we try to allocate some free space that meets the requirements for
2919 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2920 * preferrably the oldest idle entry to make room for the new VMA.
2921 *
2922 * Returns:
2923 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002924 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002925static int
2926i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002927{
Chris Wilson59bfa122016-08-04 16:32:31 +01002928 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2929 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002930 u64 start, end;
2931 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002932 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002933
Chris Wilson3272db52016-08-04 16:32:32 +01002934 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002935 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002936
Chris Wilsonde180032016-08-04 16:32:29 +01002937 size = max(size, vma->size);
2938 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01002939 size = i915_gem_get_ggtt_size(dev_priv, size,
2940 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002941
Chris Wilsonde180032016-08-04 16:32:29 +01002942 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01002943 i915_gem_get_ggtt_alignment(dev_priv, size,
2944 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01002945 flags & PIN_MAPPABLE);
2946 if (alignment == 0)
2947 alignment = min_alignment;
2948 if (alignment & (min_alignment - 1)) {
2949 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2950 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002951 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002952 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002953
Michel Thierry101b5062015-10-01 13:33:57 +01002954 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01002955
2956 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01002957 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01002958 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01002959 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00002960 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01002961
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002962 /* If binding the object/GGTT view requires more space than the entire
2963 * aperture has, reject it early before evicting everything in a vain
2964 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01002965 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002966 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01002967 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01002968 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002969 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02002970 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01002971 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01002972 }
2973
Chris Wilson37e680a2012-06-07 15:38:42 +01002974 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002975 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01002976 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002977
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002978 i915_gem_object_pin_pages(obj);
2979
Chris Wilson506a8e82015-12-08 11:55:07 +00002980 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01002981 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01002982 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00002983 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01002984 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00002985 }
Chris Wilsonde180032016-08-04 16:32:29 +01002986
Chris Wilson506a8e82015-12-08 11:55:07 +00002987 vma->node.start = offset;
2988 vma->node.size = size;
2989 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01002990 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00002991 if (ret) {
2992 ret = i915_gem_evict_for_vma(vma);
2993 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01002994 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
2995 if (ret)
2996 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00002997 }
Michel Thierry101b5062015-10-01 13:33:57 +01002998 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01002999 u32 search_flag, alloc_flag;
3000
Chris Wilson506a8e82015-12-08 11:55:07 +00003001 if (flags & PIN_HIGH) {
3002 search_flag = DRM_MM_SEARCH_BELOW;
3003 alloc_flag = DRM_MM_CREATE_TOP;
3004 } else {
3005 search_flag = DRM_MM_SEARCH_DEFAULT;
3006 alloc_flag = DRM_MM_CREATE_DEFAULT;
3007 }
Michel Thierry101b5062015-10-01 13:33:57 +01003008
Chris Wilson954c4692016-08-04 16:32:26 +01003009 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3010 * so we know that we always have a minimum alignment of 4096.
3011 * The drm_mm range manager is optimised to return results
3012 * with zero alignment, so where possible use the optimal
3013 * path.
3014 */
3015 if (alignment <= 4096)
3016 alignment = 0;
3017
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003018search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003019 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3020 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003021 size, alignment,
3022 obj->cache_level,
3023 start, end,
3024 search_flag,
3025 alloc_flag);
3026 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003027 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003028 obj->cache_level,
3029 start, end,
3030 flags);
3031 if (ret == 0)
3032 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003033
Chris Wilsonde180032016-08-04 16:32:29 +01003034 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003035 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003036 }
Chris Wilson37508582016-08-04 16:32:24 +01003037 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003038
Ben Widawsky35c20a62013-05-31 11:28:48 -07003039 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003040 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003041 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003042
Chris Wilson59bfa122016-08-04 16:32:31 +01003043 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003044
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003045err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003046 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003047 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003048}
3049
Chris Wilson000433b2013-08-08 14:41:09 +01003050bool
Chris Wilson2c225692013-08-09 12:26:45 +01003051i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3052 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003053{
Eric Anholt673a3942008-07-30 12:06:12 -07003054 /* If we don't have a page list set up, then we're not pinned
3055 * to GPU, and we can ignore the cache flush because it'll happen
3056 * again at bind time.
3057 */
Chris Wilson05394f32010-11-08 19:18:58 +00003058 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003059 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003060
Imre Deak769ce462013-02-13 21:56:05 +02003061 /*
3062 * Stolen memory is always coherent with the GPU as it is explicitly
3063 * marked as wc by the system, or the system is cache-coherent.
3064 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003065 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003066 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003067
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003068 /* If the GPU is snooping the contents of the CPU cache,
3069 * we do not need to manually clear the CPU cache lines. However,
3070 * the caches are only snooped when the render cache is
3071 * flushed/invalidated. As we always have to emit invalidations
3072 * and flushes when moving into and out of the RENDER domain, correct
3073 * snooping behaviour occurs naturally as the result of our domain
3074 * tracking.
3075 */
Chris Wilson0f719792015-01-13 13:32:52 +00003076 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3077 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003078 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003079 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003080
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003081 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003082 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003083 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003084
3085 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003086}
3087
3088/** Flushes the GTT write domain for the object if it's dirty. */
3089static void
Chris Wilson05394f32010-11-08 19:18:58 +00003090i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003091{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003092 uint32_t old_write_domain;
3093
Chris Wilson05394f32010-11-08 19:18:58 +00003094 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003095 return;
3096
Chris Wilson63256ec2011-01-04 18:42:07 +00003097 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 * to it immediately go to main memory as far as we know, so there's
3099 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003100 *
3101 * However, we do have to enforce the order so that all writes through
3102 * the GTT land before any writes to the device, such as updates to
3103 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003105 wmb();
3106
Chris Wilson05394f32010-11-08 19:18:58 +00003107 old_write_domain = obj->base.write_domain;
3108 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003109
Rodrigo Vivide152b62015-07-07 16:28:51 -07003110 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003111
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003112 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003113 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003114 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003115}
3116
3117/** Flushes the CPU write domain for the object if it's dirty. */
3118static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003119i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003120{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003121 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003122
Chris Wilson05394f32010-11-08 19:18:58 +00003123 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003124 return;
3125
Daniel Vettere62b59e2015-01-21 14:53:48 +01003126 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003127 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003128
Chris Wilson05394f32010-11-08 19:18:58 +00003129 old_write_domain = obj->base.write_domain;
3130 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003131
Rodrigo Vivide152b62015-07-07 16:28:51 -07003132 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003133
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003134 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003135 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003136 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003137}
3138
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003139/**
3140 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003141 * @obj: object to act on
3142 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003143 *
3144 * This function returns when the move is complete, including waiting on
3145 * flushes to occur.
3146 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003147int
Chris Wilson20217462010-11-23 15:26:33 +00003148i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003149{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003150 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303151 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003153
Chris Wilson0201f1e2012-07-20 12:41:01 +01003154 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003155 if (ret)
3156 return ret;
3157
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003158 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3159 return 0;
3160
Chris Wilson43566de2015-01-02 16:29:29 +05303161 /* Flush and acquire obj->pages so that we are coherent through
3162 * direct access in memory with previous cached writes through
3163 * shmemfs and that our cache domain tracking remains valid.
3164 * For example, if the obj->filp was moved to swap without us
3165 * being notified and releasing the pages, we would mistakenly
3166 * continue to assume that the obj remained out of the CPU cached
3167 * domain.
3168 */
3169 ret = i915_gem_object_get_pages(obj);
3170 if (ret)
3171 return ret;
3172
Daniel Vettere62b59e2015-01-21 14:53:48 +01003173 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003174
Chris Wilsond0a57782012-10-09 19:24:37 +01003175 /* Serialise direct access to this object with the barriers for
3176 * coherent writes from the GPU, by effectively invalidating the
3177 * GTT domain upon first access.
3178 */
3179 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3180 mb();
3181
Chris Wilson05394f32010-11-08 19:18:58 +00003182 old_write_domain = obj->base.write_domain;
3183 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003185 /* It should now be out of any other write domains, and we can update
3186 * the domain values for our changes.
3187 */
Chris Wilson05394f32010-11-08 19:18:58 +00003188 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3189 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003190 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003191 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3192 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3193 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003194 }
3195
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003196 trace_i915_gem_object_change_domain(obj,
3197 old_read_domains,
3198 old_write_domain);
3199
Chris Wilson8325a092012-04-24 15:52:35 +01003200 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303201 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003202 if (vma &&
3203 drm_mm_node_allocated(&vma->node) &&
3204 !i915_vma_is_active(vma))
3205 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003206
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 return 0;
3208}
3209
Chris Wilsonef55f922015-10-09 14:11:27 +01003210/**
3211 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003212 * @obj: object to act on
3213 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003214 *
3215 * After this function returns, the object will be in the new cache-level
3216 * across all GTT and the contents of the backing storage will be coherent,
3217 * with respect to the new cache-level. In order to keep the backing storage
3218 * coherent for all users, we only allow a single cache level to be set
3219 * globally on the object and prevent it from being changed whilst the
3220 * hardware is reading from the object. That is if the object is currently
3221 * on the scanout it will be set to uncached (or equivalent display
3222 * cache coherency) and all non-MOCS GPU access will also be uncached so
3223 * that all direct access to the scanout remains coherent.
3224 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003225int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3226 enum i915_cache_level cache_level)
3227{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003228 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003229 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003230
3231 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003232 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003233
Chris Wilsonef55f922015-10-09 14:11:27 +01003234 /* Inspect the list of currently bound VMA and unbind any that would
3235 * be invalid given the new cache-level. This is principally to
3236 * catch the issue of the CS prefetch crossing page boundaries and
3237 * reading an invalid PTE on older architectures.
3238 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003239restart:
3240 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003241 if (!drm_mm_node_allocated(&vma->node))
3242 continue;
3243
Chris Wilson20dfbde2016-08-04 16:32:30 +01003244 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003245 DRM_DEBUG("can not change the cache level of pinned objects\n");
3246 return -EBUSY;
3247 }
3248
Chris Wilsonaa653a62016-08-04 07:52:27 +01003249 if (i915_gem_valid_gtt_space(vma, cache_level))
3250 continue;
3251
3252 ret = i915_vma_unbind(vma);
3253 if (ret)
3254 return ret;
3255
3256 /* As unbinding may affect other elements in the
3257 * obj->vma_list (due to side-effects from retiring
3258 * an active vma), play safe and restart the iterator.
3259 */
3260 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003261 }
3262
Chris Wilsonef55f922015-10-09 14:11:27 +01003263 /* We can reuse the existing drm_mm nodes but need to change the
3264 * cache-level on the PTE. We could simply unbind them all and
3265 * rebind with the correct cache-level on next use. However since
3266 * we already have a valid slot, dma mapping, pages etc, we may as
3267 * rewrite the PTE in the belief that doing so tramples upon less
3268 * state and so involves less work.
3269 */
Chris Wilson15717de2016-08-04 07:52:26 +01003270 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003271 /* Before we change the PTE, the GPU must not be accessing it.
3272 * If we wait upon the object, we know that all the bound
3273 * VMA are no longer active.
3274 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003276 if (ret)
3277 return ret;
3278
Chris Wilsonaa653a62016-08-04 07:52:27 +01003279 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003280 /* Access to snoopable pages through the GTT is
3281 * incoherent and on some machines causes a hard
3282 * lockup. Relinquish the CPU mmaping to force
3283 * userspace to refault in the pages and we can
3284 * then double check if the GTT mapping is still
3285 * valid for that pointer access.
3286 */
3287 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003288
Chris Wilsonef55f922015-10-09 14:11:27 +01003289 /* As we no longer need a fence for GTT access,
3290 * we can relinquish it now (and so prevent having
3291 * to steal a fence from someone else on the next
3292 * fence request). Note GPU activity would have
3293 * dropped the fence as all snoopable access is
3294 * supposed to be linear.
3295 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003296 ret = i915_gem_object_put_fence(obj);
3297 if (ret)
3298 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003299 } else {
3300 /* We either have incoherent backing store and
3301 * so no GTT access or the architecture is fully
3302 * coherent. In such cases, existing GTT mmaps
3303 * ignore the cache bit in the PTE and we can
3304 * rewrite it without confusing the GPU or having
3305 * to force userspace to fault back in its mmaps.
3306 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003307 }
3308
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003309 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003310 if (!drm_mm_node_allocated(&vma->node))
3311 continue;
3312
3313 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3314 if (ret)
3315 return ret;
3316 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317 }
3318
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003319 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003320 vma->node.color = cache_level;
3321 obj->cache_level = cache_level;
3322
Ville Syrjäläed75a552015-08-11 19:47:10 +03003323out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 /* Flush the dirty CPU caches to the backing storage so that the
3325 * object is now coherent at its new cache level (with respect
3326 * to the access domain).
3327 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303328 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003329 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003330 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003331 }
3332
Chris Wilsone4ffd172011-04-04 09:44:39 +01003333 return 0;
3334}
3335
Ben Widawsky199adf42012-09-21 17:01:20 -07003336int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3337 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003338{
Ben Widawsky199adf42012-09-21 17:01:20 -07003339 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003340 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003341
Chris Wilson03ac0642016-07-20 13:31:51 +01003342 obj = i915_gem_object_lookup(file, args->handle);
3343 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003344 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003345
Chris Wilson651d7942013-08-08 14:41:10 +01003346 switch (obj->cache_level) {
3347 case I915_CACHE_LLC:
3348 case I915_CACHE_L3_LLC:
3349 args->caching = I915_CACHING_CACHED;
3350 break;
3351
Chris Wilson4257d3b2013-08-08 14:41:11 +01003352 case I915_CACHE_WT:
3353 args->caching = I915_CACHING_DISPLAY;
3354 break;
3355
Chris Wilson651d7942013-08-08 14:41:10 +01003356 default:
3357 args->caching = I915_CACHING_NONE;
3358 break;
3359 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003360
Chris Wilson34911fd2016-07-20 13:31:54 +01003361 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003362 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003363}
3364
Ben Widawsky199adf42012-09-21 17:01:20 -07003365int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3366 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003367{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003368 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003369 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003370 struct drm_i915_gem_object *obj;
3371 enum i915_cache_level level;
3372 int ret;
3373
Ben Widawsky199adf42012-09-21 17:01:20 -07003374 switch (args->caching) {
3375 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003376 level = I915_CACHE_NONE;
3377 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003378 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003379 /*
3380 * Due to a HW issue on BXT A stepping, GPU stores via a
3381 * snooped mapping may leave stale data in a corresponding CPU
3382 * cacheline, whereas normally such cachelines would get
3383 * invalidated.
3384 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003385 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003386 return -ENODEV;
3387
Chris Wilsone6994ae2012-07-10 10:27:08 +01003388 level = I915_CACHE_LLC;
3389 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003390 case I915_CACHING_DISPLAY:
3391 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3392 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003393 default:
3394 return -EINVAL;
3395 }
3396
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003397 intel_runtime_pm_get(dev_priv);
3398
Ben Widawsky3bc29132012-09-26 16:15:20 -07003399 ret = i915_mutex_lock_interruptible(dev);
3400 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003401 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003402
Chris Wilson03ac0642016-07-20 13:31:51 +01003403 obj = i915_gem_object_lookup(file, args->handle);
3404 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003405 ret = -ENOENT;
3406 goto unlock;
3407 }
3408
3409 ret = i915_gem_object_set_cache_level(obj, level);
3410
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003411 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003412unlock:
3413 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003414rpm_put:
3415 intel_runtime_pm_put(dev_priv);
3416
Chris Wilsone6994ae2012-07-10 10:27:08 +01003417 return ret;
3418}
3419
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003420/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003421 * Prepare buffer for display plane (scanout, cursors, etc).
3422 * Can be called from an uninterruptible phase (modesetting) and allows
3423 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003424 */
3425int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003426i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3427 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003428 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003429{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003430 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003431 int ret;
3432
Chris Wilsoncc98b412013-08-09 12:25:09 +01003433 /* Mark the pin_display early so that we account for the
3434 * display coherency whilst setting up the cache domains.
3435 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003436 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003437
Eric Anholta7ef0642011-03-29 16:59:54 -07003438 /* The display engine is not coherent with the LLC cache on gen6. As
3439 * a result, we make sure that the pinning that is about to occur is
3440 * done with uncached PTEs. This is lowest common denominator for all
3441 * chipsets.
3442 *
3443 * However for gen6+, we could do better by using the GFDT bit instead
3444 * of uncaching, which would allow us to flush all the LLC-cached data
3445 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3446 */
Chris Wilson651d7942013-08-08 14:41:10 +01003447 ret = i915_gem_object_set_cache_level(obj,
3448 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003449 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003450 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003451
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003452 /* As the user may map the buffer once pinned in the display plane
3453 * (e.g. libkms for the bootup splash), we have to ensure that we
3454 * always use map_and_fenceable for all scanout buffers.
3455 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003456 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003457 view->type == I915_GGTT_VIEW_NORMAL ?
3458 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003459 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003460 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003461
Daniel Vettere62b59e2015-01-21 14:53:48 +01003462 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003463
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003464 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003465 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003466
3467 /* It should now be out of any other write domains, and we can update
3468 * the domain values for our changes.
3469 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003470 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003471 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003472
3473 trace_i915_gem_object_change_domain(obj,
3474 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003475 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003476
3477 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003478
3479err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003480 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003481 return ret;
3482}
3483
3484void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003485i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3486 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003487{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003488 if (WARN_ON(obj->pin_display == 0))
3489 return;
3490
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003491 i915_gem_object_ggtt_unpin_view(obj, view);
3492
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003493 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003494}
3495
Eric Anholte47c68e2008-11-14 13:35:19 -08003496/**
3497 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003498 * @obj: object to act on
3499 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003500 *
3501 * This function returns when the move is complete, including waiting on
3502 * flushes to occur.
3503 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003504int
Chris Wilson919926a2010-11-12 13:42:53 +00003505i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003506{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003507 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003508 int ret;
3509
Chris Wilson0201f1e2012-07-20 12:41:01 +01003510 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003511 if (ret)
3512 return ret;
3513
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003514 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3515 return 0;
3516
Eric Anholte47c68e2008-11-14 13:35:19 -08003517 i915_gem_object_flush_gtt_write_domain(obj);
3518
Chris Wilson05394f32010-11-08 19:18:58 +00003519 old_write_domain = obj->base.write_domain;
3520 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003521
Eric Anholte47c68e2008-11-14 13:35:19 -08003522 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003523 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003524 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003525
Chris Wilson05394f32010-11-08 19:18:58 +00003526 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003527 }
3528
3529 /* It should now be out of any other write domains, and we can update
3530 * the domain values for our changes.
3531 */
Chris Wilson05394f32010-11-08 19:18:58 +00003532 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003533
3534 /* If we're writing through the CPU, then the GPU read domains will
3535 * need to be invalidated at next use.
3536 */
3537 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003538 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3539 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003540 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003541
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003542 trace_i915_gem_object_change_domain(obj,
3543 old_read_domains,
3544 old_write_domain);
3545
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003546 return 0;
3547}
3548
Eric Anholt673a3942008-07-30 12:06:12 -07003549/* Throttle our rendering by waiting until the ring has completed our requests
3550 * emitted over 20 msec ago.
3551 *
Eric Anholtb9624422009-06-03 07:27:35 +00003552 * Note that if we were to use the current jiffies each time around the loop,
3553 * we wouldn't escape the function with any frames outstanding if the time to
3554 * render a frame was over 20ms.
3555 *
Eric Anholt673a3942008-07-30 12:06:12 -07003556 * This should get us reasonable parallelism between CPU and GPU but also
3557 * relatively low latency when blocking on a particular request to finish.
3558 */
3559static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003560i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003561{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003562 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003563 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003564 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003565 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003566 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003567
Daniel Vetter308887a2012-11-14 17:14:06 +01003568 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3569 if (ret)
3570 return ret;
3571
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003572 /* ABI: return -EIO if already wedged */
3573 if (i915_terminally_wedged(&dev_priv->gpu_error))
3574 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003575
Chris Wilson1c255952010-09-26 11:03:27 +01003576 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003577 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003578 if (time_after_eq(request->emitted_jiffies, recent_enough))
3579 break;
3580
John Harrisonfcfa423c2015-05-29 17:44:12 +01003581 /*
3582 * Note that the request might not have been submitted yet.
3583 * In which case emitted_jiffies will be zero.
3584 */
3585 if (!request->emitted_jiffies)
3586 continue;
3587
John Harrison54fb2412014-11-24 18:49:27 +00003588 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003589 }
John Harrisonff865882014-11-24 18:49:28 +00003590 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003591 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003592 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003593
John Harrison54fb2412014-11-24 18:49:27 +00003594 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003595 return 0;
3596
Chris Wilson776f3232016-08-04 07:52:40 +01003597 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003598 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003599
Eric Anholt673a3942008-07-30 12:06:12 -07003600 return ret;
3601}
3602
Chris Wilsond23db882014-05-23 08:48:08 +02003603static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003604i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003605{
3606 struct drm_i915_gem_object *obj = vma->obj;
3607
Chris Wilson59bfa122016-08-04 16:32:31 +01003608 if (!drm_mm_node_allocated(&vma->node))
3609 return false;
3610
Chris Wilson91b2db62016-08-04 16:32:23 +01003611 if (vma->node.size < size)
3612 return true;
3613
3614 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003615 return true;
3616
3617 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3618 return true;
3619
3620 if (flags & PIN_OFFSET_BIAS &&
3621 vma->node.start < (flags & PIN_OFFSET_MASK))
3622 return true;
3623
Chris Wilson506a8e82015-12-08 11:55:07 +00003624 if (flags & PIN_OFFSET_FIXED &&
3625 vma->node.start != (flags & PIN_OFFSET_MASK))
3626 return true;
3627
Chris Wilsond23db882014-05-23 08:48:08 +02003628 return false;
3629}
3630
Chris Wilsond0710ab2015-11-20 14:16:39 +00003631void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3632{
3633 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003634 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003635 bool mappable, fenceable;
3636 u32 fence_size, fence_alignment;
3637
Chris Wilsona9f14812016-08-04 16:32:28 +01003638 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003639 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003640 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003641 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003642 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003643 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003644 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003645
3646 fenceable = (vma->node.size == fence_size &&
3647 (vma->node.start & (fence_alignment - 1)) == 0);
3648
3649 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003650 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003651
3652 obj->map_and_fenceable = mappable && fenceable;
3653}
3654
Chris Wilson305bc232016-08-04 16:32:33 +01003655int __i915_vma_do_pin(struct i915_vma *vma,
3656 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003657{
Chris Wilson305bc232016-08-04 16:32:33 +01003658 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003659 int ret;
3660
Chris Wilson59bfa122016-08-04 16:32:31 +01003661 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003662 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003663
Chris Wilson305bc232016-08-04 16:32:33 +01003664 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3665 ret = -EBUSY;
3666 goto err;
3667 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003668
Chris Wilsonde895082016-08-04 16:32:34 +01003669 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003670 ret = i915_vma_insert(vma, size, alignment, flags);
3671 if (ret)
3672 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003673 }
3674
Chris Wilson59bfa122016-08-04 16:32:31 +01003675 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003676 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003677 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003678
Chris Wilson3272db52016-08-04 16:32:32 +01003679 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003680 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003681
Chris Wilson3b165252016-08-04 16:32:25 +01003682 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003683 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003684
Chris Wilson59bfa122016-08-04 16:32:31 +01003685err:
3686 __i915_vma_unpin(vma);
3687 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003688}
3689
3690int
3691i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3692 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003693 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003694 u64 alignment,
3695 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003696{
Chris Wilson59bfa122016-08-04 16:32:31 +01003697 struct i915_vma *vma;
3698 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003699
Chris Wilsonde895082016-08-04 16:32:34 +01003700 if (!view)
3701 view = &i915_ggtt_view_normal;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003702
Chris Wilson59bfa122016-08-04 16:32:31 +01003703 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3704 if (IS_ERR(vma))
3705 return PTR_ERR(vma);
3706
3707 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3708 if (flags & PIN_NONBLOCK &&
3709 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3710 return -ENOSPC;
3711
3712 WARN(i915_vma_is_pinned(vma),
3713 "bo is already pinned in ggtt with incorrect alignment:"
3714 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3715 " obj->map_and_fenceable=%d\n",
3716 upper_32_bits(vma->node.start),
3717 lower_32_bits(vma->node.start),
3718 alignment,
3719 !!(flags & PIN_MAPPABLE),
3720 obj->map_and_fenceable);
3721 ret = i915_vma_unbind(vma);
3722 if (ret)
3723 return ret;
3724 }
3725
3726 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003727}
3728
Eric Anholt673a3942008-07-30 12:06:12 -07003729void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003730i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3731 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003732{
Chris Wilsonde895082016-08-04 16:32:34 +01003733 i915_vma_unpin(i915_gem_obj_to_ggtt_view(obj, view));
Eric Anholt673a3942008-07-30 12:06:12 -07003734}
3735
Chris Wilsonedf6b762016-08-09 09:23:33 +01003736static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003737{
3738 /* Note that we could alias engines in the execbuf API, but
3739 * that would be very unwise as it prevents userspace from
3740 * fine control over engine selection. Ahem.
3741 *
3742 * This should be something like EXEC_MAX_ENGINE instead of
3743 * I915_NUM_ENGINES.
3744 */
3745 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3746 return 0x10000 << id;
3747}
3748
3749static __always_inline unsigned int __busy_write_id(unsigned int id)
3750{
Chris Wilson70cb4722016-08-09 18:08:25 +01003751 /* The uABI guarantees an active writer is also amongst the read
3752 * engines. This would be true if we accessed the activity tracking
3753 * under the lock, but as we perform the lookup of the object and
3754 * its activity locklessly we can not guarantee that the last_write
3755 * being active implies that we have set the same engine flag from
3756 * last_read - hence we always set both read and write busy for
3757 * last_write.
3758 */
3759 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003760}
3761
Chris Wilsonedf6b762016-08-09 09:23:33 +01003762static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003763__busy_set_if_active(const struct i915_gem_active *active,
3764 unsigned int (*flag)(unsigned int id))
3765{
3766 /* For more discussion about the barriers and locking concerns,
3767 * see __i915_gem_active_get_rcu().
3768 */
3769 do {
3770 struct drm_i915_gem_request *request;
3771 unsigned int id;
3772
3773 request = rcu_dereference(active->request);
3774 if (!request || i915_gem_request_completed(request))
3775 return 0;
3776
3777 id = request->engine->exec_id;
3778
Chris Wilsonedf6b762016-08-09 09:23:33 +01003779 /* Check that the pointer wasn't reassigned and overwritten.
3780 *
3781 * In __i915_gem_active_get_rcu(), we enforce ordering between
3782 * the first rcu pointer dereference (imposing a
3783 * read-dependency only on access through the pointer) and
3784 * the second lockless access through the memory barrier
3785 * following a successful atomic_inc_not_zero(). Here there
3786 * is no such barrier, and so we must manually insert an
3787 * explicit read barrier to ensure that the following
3788 * access occurs after all the loads through the first
3789 * pointer.
3790 *
3791 * It is worth comparing this sequence with
3792 * raw_write_seqcount_latch() which operates very similarly.
3793 * The challenge here is the visibility of the other CPU
3794 * writes to the reallocated request vs the local CPU ordering.
3795 * Before the other CPU can overwrite the request, it will
3796 * have updated our active->request and gone through a wmb.
3797 * During the read here, we want to make sure that the values
3798 * we see have not been overwritten as we do so - and we do
3799 * that by serialising the second pointer check with the writes
3800 * on other other CPUs.
3801 *
3802 * The corresponding write barrier is part of
3803 * rcu_assign_pointer().
3804 */
3805 smp_rmb();
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003806 if (request == rcu_access_pointer(active->request))
3807 return flag(id);
3808 } while (1);
3809}
3810
Chris Wilsonedf6b762016-08-09 09:23:33 +01003811static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003812busy_check_reader(const struct i915_gem_active *active)
3813{
3814 return __busy_set_if_active(active, __busy_read_flag);
3815}
3816
Chris Wilsonedf6b762016-08-09 09:23:33 +01003817static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003818busy_check_writer(const struct i915_gem_active *active)
3819{
3820 return __busy_set_if_active(active, __busy_write_id);
3821}
3822
Eric Anholt673a3942008-07-30 12:06:12 -07003823int
Eric Anholt673a3942008-07-30 12:06:12 -07003824i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003825 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003826{
3827 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003828 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003829 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003830
Chris Wilson03ac0642016-07-20 13:31:51 +01003831 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003832 if (!obj)
3833 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003834
Chris Wilson426960b2016-01-15 16:51:46 +00003835 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003836 active = __I915_BO_ACTIVE(obj);
3837 if (active) {
3838 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003839
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003840 /* Yes, the lookups are intentionally racy.
3841 *
3842 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3843 * to regard the value as stale and as our ABI guarantees
3844 * forward progress, we confirm the status of each active
3845 * request with the hardware.
3846 *
3847 * Even though we guard the pointer lookup by RCU, that only
3848 * guarantees that the pointer and its contents remain
3849 * dereferencable and does *not* mean that the request we
3850 * have is the same as the one being tracked by the object.
3851 *
3852 * Consider that we lookup the request just as it is being
3853 * retired and freed. We take a local copy of the pointer,
3854 * but before we add its engine into the busy set, the other
3855 * thread reallocates it and assigns it to a task on another
3856 * engine with a fresh and incomplete seqno.
3857 *
3858 * So after we lookup the engine's id, we double check that
3859 * the active request is the same and only then do we add it
3860 * into the busy set.
3861 */
3862 rcu_read_lock();
3863
3864 for_each_active(active, idx)
3865 args->busy |= busy_check_reader(&obj->last_read[idx]);
3866
3867 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003868 * the set of read engines. This should be ensured by the
3869 * ordering of setting last_read/last_write in
3870 * i915_vma_move_to_active(), and then in reverse in retire.
3871 * However, for good measure, we always report the last_write
3872 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003873 *
3874 * We don't care that the set of active read/write engines
3875 * may change during construction of the result, as it is
3876 * equally liable to change before userspace can inspect
3877 * the result.
3878 */
3879 args->busy |= busy_check_writer(&obj->last_write);
3880
3881 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003882 }
Eric Anholt673a3942008-07-30 12:06:12 -07003883
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003884 i915_gem_object_put_unlocked(obj);
3885 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003886}
3887
3888int
3889i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3890 struct drm_file *file_priv)
3891{
Akshay Joshi0206e352011-08-16 15:34:10 -04003892 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003893}
3894
Chris Wilson3ef94da2009-09-14 16:50:29 +01003895int
3896i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3897 struct drm_file *file_priv)
3898{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003899 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003900 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003901 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003902 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003903
3904 switch (args->madv) {
3905 case I915_MADV_DONTNEED:
3906 case I915_MADV_WILLNEED:
3907 break;
3908 default:
3909 return -EINVAL;
3910 }
3911
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = i915_mutex_lock_interruptible(dev);
3913 if (ret)
3914 return ret;
3915
Chris Wilson03ac0642016-07-20 13:31:51 +01003916 obj = i915_gem_object_lookup(file_priv, args->handle);
3917 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003918 ret = -ENOENT;
3919 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003921
Daniel Vetter656bfa32014-11-20 09:26:30 +01003922 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003923 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003924 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3925 if (obj->madv == I915_MADV_WILLNEED)
3926 i915_gem_object_unpin_pages(obj);
3927 if (args->madv == I915_MADV_WILLNEED)
3928 i915_gem_object_pin_pages(obj);
3929 }
3930
Chris Wilson05394f32010-11-08 19:18:58 +00003931 if (obj->madv != __I915_MADV_PURGED)
3932 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003933
Chris Wilson6c085a72012-08-20 11:40:46 +02003934 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003935 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003936 i915_gem_object_truncate(obj);
3937
Chris Wilson05394f32010-11-08 19:18:58 +00003938 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003939
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003940 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003941unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003942 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003943 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003944}
3945
Chris Wilson37e680a2012-06-07 15:38:42 +01003946void i915_gem_object_init(struct drm_i915_gem_object *obj,
3947 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003948{
Chris Wilsonb4716182015-04-27 13:41:17 +01003949 int i;
3950
Ben Widawsky35c20a62013-05-31 11:28:48 -07003951 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003952 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003953 init_request_active(&obj->last_read[i],
3954 i915_gem_object_retire__read);
3955 init_request_active(&obj->last_write,
3956 i915_gem_object_retire__write);
3957 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003958 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003959 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003960 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003961
Chris Wilson37e680a2012-06-07 15:38:42 +01003962 obj->ops = ops;
3963
Chris Wilson0327d6b2012-08-11 15:41:06 +01003964 obj->fence_reg = I915_FENCE_REG_NONE;
3965 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003966
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003967 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003968}
3969
Chris Wilson37e680a2012-06-07 15:38:42 +01003970static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003971 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003972 .get_pages = i915_gem_object_get_pages_gtt,
3973 .put_pages = i915_gem_object_put_pages_gtt,
3974};
3975
Dave Gordond37cd8a2016-04-22 19:14:32 +01003976struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003977 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003978{
Daniel Vetterc397b902010-04-09 19:05:07 +00003979 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003980 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003981 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003982 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003983
Chris Wilson42dcedd2012-11-15 11:32:30 +00003984 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003985 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003986 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003987
Chris Wilsonfe3db792016-04-25 13:32:13 +01003988 ret = drm_gem_object_init(dev, &obj->base, size);
3989 if (ret)
3990 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003991
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003992 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3993 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3994 /* 965gm cannot relocate objects above 4GiB. */
3995 mask &= ~__GFP_HIGHMEM;
3996 mask |= __GFP_DMA32;
3997 }
3998
Al Viro496ad9a2013-01-23 17:07:38 -05003999 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004000 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004001
Chris Wilson37e680a2012-06-07 15:38:42 +01004002 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004003
Daniel Vetterc397b902010-04-09 19:05:07 +00004004 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4005 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4006
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004007 if (HAS_LLC(dev)) {
4008 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004009 * cache) for about a 10% performance improvement
4010 * compared to uncached. Graphics requests other than
4011 * display scanout are coherent with the CPU in
4012 * accessing this cache. This means in this mode we
4013 * don't need to clflush on the CPU side, and on the
4014 * GPU side we only need to flush internal caches to
4015 * get data visible to the CPU.
4016 *
4017 * However, we maintain the display planes as UC, and so
4018 * need to rebind when first used as such.
4019 */
4020 obj->cache_level = I915_CACHE_LLC;
4021 } else
4022 obj->cache_level = I915_CACHE_NONE;
4023
Daniel Vetterd861e332013-07-24 23:25:03 +02004024 trace_i915_gem_object_create(obj);
4025
Chris Wilson05394f32010-11-08 19:18:58 +00004026 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004027
4028fail:
4029 i915_gem_object_free(obj);
4030
4031 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004032}
4033
Chris Wilson340fbd82014-05-22 09:16:52 +01004034static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4035{
4036 /* If we are the last user of the backing storage (be it shmemfs
4037 * pages or stolen etc), we know that the pages are going to be
4038 * immediately released. In this case, we can then skip copying
4039 * back the contents from the GPU.
4040 */
4041
4042 if (obj->madv != I915_MADV_WILLNEED)
4043 return false;
4044
4045 if (obj->base.filp == NULL)
4046 return true;
4047
4048 /* At first glance, this looks racy, but then again so would be
4049 * userspace racing mmap against close. However, the first external
4050 * reference to the filp can only be obtained through the
4051 * i915_gem_mmap_ioctl() which safeguards us against the user
4052 * acquiring such a reference whilst we are in the middle of
4053 * freeing the object.
4054 */
4055 return atomic_long_read(&obj->base.filp->f_count) == 1;
4056}
4057
Chris Wilson1488fc02012-04-24 15:47:31 +01004058void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004059{
Chris Wilson1488fc02012-04-24 15:47:31 +01004060 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004061 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004062 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004063 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004064
Paulo Zanonif65c9162013-11-27 18:20:34 -02004065 intel_runtime_pm_get(dev_priv);
4066
Chris Wilson26e12f82011-03-20 11:20:19 +00004067 trace_i915_gem_object_destroy(obj);
4068
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004069 /* All file-owned VMA should have been released by this point through
4070 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4071 * However, the object may also be bound into the global GTT (e.g.
4072 * older GPUs without per-process support, or for direct access through
4073 * the GTT either for the user or for scanout). Those VMA still need to
4074 * unbound now.
4075 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004076 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004077 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004078 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004079 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004080 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004081 }
Chris Wilson15717de2016-08-04 07:52:26 +01004082 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004083
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004084 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4085 * before progressing. */
4086 if (obj->stolen)
4087 i915_gem_object_unpin_pages(obj);
4088
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004089 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004090
Daniel Vetter656bfa32014-11-20 09:26:30 +01004091 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4092 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004093 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004094 i915_gem_object_unpin_pages(obj);
4095
Ben Widawsky401c29f2013-05-31 11:28:47 -07004096 if (WARN_ON(obj->pages_pin_count))
4097 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004098 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004099 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004100 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004101
Chris Wilson9da3da62012-06-01 15:20:22 +01004102 BUG_ON(obj->pages);
4103
Chris Wilson2f745ad2012-09-04 21:02:58 +01004104 if (obj->base.import_attach)
4105 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004106
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004107 if (obj->ops->release)
4108 obj->ops->release(obj);
4109
Chris Wilson05394f32010-11-08 19:18:58 +00004110 drm_gem_object_release(&obj->base);
4111 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004112
Chris Wilson05394f32010-11-08 19:18:58 +00004113 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004114 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004115
4116 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004117}
4118
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004119struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4120 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004121{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004122 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004123 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004124 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4125 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004126 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004127 }
4128 return NULL;
4129}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004130
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004131struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4132 const struct i915_ggtt_view *view)
4133{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004134 struct i915_vma *vma;
4135
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004136 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004137
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004138 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004139 if (i915_vma_is_ggtt(vma) &&
4140 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004141 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004142 return NULL;
4143}
4144
Chris Wilsondcff85c2016-08-05 10:14:11 +01004145int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004146{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004147 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004148 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004149
Chris Wilson54b4f682016-07-21 21:16:19 +01004150 intel_suspend_gt_powersave(dev_priv);
4151
Chris Wilson45c5f202013-10-16 11:50:01 +01004152 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004153
4154 /* We have to flush all the executing contexts to main memory so
4155 * that they can saved in the hibernation image. To ensure the last
4156 * context image is coherent, we have to switch away from it. That
4157 * leaves the dev_priv->kernel_context still active when
4158 * we actually suspend, and its image in memory may not match the GPU
4159 * state. Fortunately, the kernel_context is disposable and we do
4160 * not rely on its state.
4161 */
4162 ret = i915_gem_switch_to_kernel_context(dev_priv);
4163 if (ret)
4164 goto err;
4165
Chris Wilsondcff85c2016-08-05 10:14:11 +01004166 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004167 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004168 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004169
Chris Wilsonc0336662016-05-06 15:40:21 +01004170 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004171
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004172 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004173 mutex_unlock(&dev->struct_mutex);
4174
Chris Wilson737b1502015-01-26 18:03:03 +02004175 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004176 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4177 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004178
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004179 /* Assert that we sucessfully flushed all the work and
4180 * reset the GPU back to its idle, low power state.
4181 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004182 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004183
Eric Anholt673a3942008-07-30 12:06:12 -07004184 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004185
4186err:
4187 mutex_unlock(&dev->struct_mutex);
4188 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004189}
4190
Chris Wilson5ab57c72016-07-15 14:56:20 +01004191void i915_gem_resume(struct drm_device *dev)
4192{
4193 struct drm_i915_private *dev_priv = to_i915(dev);
4194
4195 mutex_lock(&dev->struct_mutex);
4196 i915_gem_restore_gtt_mappings(dev);
4197
4198 /* As we didn't flush the kernel context before suspend, we cannot
4199 * guarantee that the context image is complete. So let's just reset
4200 * it and start again.
4201 */
4202 if (i915.enable_execlists)
4203 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4204
4205 mutex_unlock(&dev->struct_mutex);
4206}
4207
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004208void i915_gem_init_swizzling(struct drm_device *dev)
4209{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004210 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004211
Daniel Vetter11782b02012-01-31 16:47:55 +01004212 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004213 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4214 return;
4215
4216 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4217 DISP_TILE_SURFACE_SWIZZLING);
4218
Daniel Vetter11782b02012-01-31 16:47:55 +01004219 if (IS_GEN5(dev))
4220 return;
4221
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004222 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4223 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004224 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004225 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004226 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004227 else if (IS_GEN8(dev))
4228 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004229 else
4230 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004231}
Daniel Vettere21af882012-02-09 20:53:27 +01004232
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004233static void init_unused_ring(struct drm_device *dev, u32 base)
4234{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004235 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004236
4237 I915_WRITE(RING_CTL(base), 0);
4238 I915_WRITE(RING_HEAD(base), 0);
4239 I915_WRITE(RING_TAIL(base), 0);
4240 I915_WRITE(RING_START(base), 0);
4241}
4242
4243static void init_unused_rings(struct drm_device *dev)
4244{
4245 if (IS_I830(dev)) {
4246 init_unused_ring(dev, PRB1_BASE);
4247 init_unused_ring(dev, SRB0_BASE);
4248 init_unused_ring(dev, SRB1_BASE);
4249 init_unused_ring(dev, SRB2_BASE);
4250 init_unused_ring(dev, SRB3_BASE);
4251 } else if (IS_GEN2(dev)) {
4252 init_unused_ring(dev, SRB0_BASE);
4253 init_unused_ring(dev, SRB1_BASE);
4254 } else if (IS_GEN3(dev)) {
4255 init_unused_ring(dev, PRB1_BASE);
4256 init_unused_ring(dev, PRB2_BASE);
4257 }
4258}
4259
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004260int
4261i915_gem_init_hw(struct drm_device *dev)
4262{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004263 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004264 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004265 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004266
Chris Wilson5e4f5182015-02-13 14:35:59 +00004267 /* Double layer security blanket, see i915_gem_init() */
4268 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4269
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004270 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004271 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004272
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004273 if (IS_HASWELL(dev))
4274 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4275 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004276
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004277 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004278 if (IS_IVYBRIDGE(dev)) {
4279 u32 temp = I915_READ(GEN7_MSG_CTL);
4280 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4281 I915_WRITE(GEN7_MSG_CTL, temp);
4282 } else if (INTEL_INFO(dev)->gen >= 7) {
4283 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4284 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4285 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4286 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004287 }
4288
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004289 i915_gem_init_swizzling(dev);
4290
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004291 /*
4292 * At least 830 can leave some of the unused rings
4293 * "active" (ie. head != tail) after resume which
4294 * will prevent c3 entry. Makes sure all unused rings
4295 * are totally idle.
4296 */
4297 init_unused_rings(dev);
4298
Dave Gordoned54c1a2016-01-19 19:02:54 +00004299 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004300
John Harrison4ad2fd82015-06-18 13:11:20 +01004301 ret = i915_ppgtt_init_hw(dev);
4302 if (ret) {
4303 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4304 goto out;
4305 }
4306
4307 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004308 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004309 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004310 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004311 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004312 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004313
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004314 intel_mocs_init_l3cc_table(dev);
4315
Alex Dai33a732f2015-08-12 15:43:36 +01004316 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004317 ret = intel_guc_setup(dev);
4318 if (ret)
4319 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004320
Chris Wilson5e4f5182015-02-13 14:35:59 +00004321out:
4322 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004323 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004324}
4325
Chris Wilson39df9192016-07-20 13:31:57 +01004326bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4327{
4328 if (INTEL_INFO(dev_priv)->gen < 6)
4329 return false;
4330
4331 /* TODO: make semaphores and Execlists play nicely together */
4332 if (i915.enable_execlists)
4333 return false;
4334
4335 if (value >= 0)
4336 return value;
4337
4338#ifdef CONFIG_INTEL_IOMMU
4339 /* Enable semaphores on SNB when IO remapping is off */
4340 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4341 return false;
4342#endif
4343
4344 return true;
4345}
4346
Chris Wilson1070a422012-04-24 15:47:41 +01004347int i915_gem_init(struct drm_device *dev)
4348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004349 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004350 int ret;
4351
Chris Wilson1070a422012-04-24 15:47:41 +01004352 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004353
Oscar Mateoa83014d2014-07-24 17:04:21 +01004354 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004355 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004356 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004357 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004358 }
4359
Chris Wilson5e4f5182015-02-13 14:35:59 +00004360 /* This is just a security blanket to placate dragons.
4361 * On some systems, we very sporadically observe that the first TLBs
4362 * used by the CS may be stale, despite us poking the TLB reset. If
4363 * we hold the forcewake during initialisation these problems
4364 * just magically go away.
4365 */
4366 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4367
Chris Wilson72778cb2016-05-19 16:17:16 +01004368 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004369
4370 ret = i915_gem_init_ggtt(dev_priv);
4371 if (ret)
4372 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004373
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004374 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004375 if (ret)
4376 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004377
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004378 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004379 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004380 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004381
4382 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004383 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004384 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004385 * wedged. But we only want to do this where the GPU is angry,
4386 * for all other failure, such as an allocation failure, bail.
4387 */
4388 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004389 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004390 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004391 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004392
4393out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004394 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004395 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004396
Chris Wilson60990322014-04-09 09:19:42 +01004397 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004398}
4399
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004400void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004401i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004402{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004403 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004404 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004405
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004406 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004407 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004408}
4409
Chris Wilson64193402010-10-24 12:38:05 +01004410static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004411init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004412{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004413 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004414}
4415
Eric Anholt673a3942008-07-30 12:06:12 -07004416void
Imre Deak40ae4e12016-03-16 14:54:03 +02004417i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4418{
Chris Wilson91c8a322016-07-05 10:40:23 +01004419 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004420
4421 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4422 !IS_CHERRYVIEW(dev_priv))
4423 dev_priv->num_fence_regs = 32;
4424 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4425 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4426 dev_priv->num_fence_regs = 16;
4427 else
4428 dev_priv->num_fence_regs = 8;
4429
Chris Wilsonc0336662016-05-06 15:40:21 +01004430 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004431 dev_priv->num_fence_regs =
4432 I915_READ(vgtif_reg(avail_rs.fence_num));
4433
4434 /* Initialize fence registers to zero */
4435 i915_gem_restore_fences(dev);
4436
4437 i915_gem_detect_bit_6_swizzle(dev);
4438}
4439
4440void
Imre Deakd64aa092016-01-19 15:26:29 +02004441i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004442{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004443 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004444 int i;
4445
Chris Wilsonefab6d82015-04-07 16:20:57 +01004446 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004447 kmem_cache_create("i915_gem_object",
4448 sizeof(struct drm_i915_gem_object), 0,
4449 SLAB_HWCACHE_ALIGN,
4450 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004451 dev_priv->vmas =
4452 kmem_cache_create("i915_gem_vma",
4453 sizeof(struct i915_vma), 0,
4454 SLAB_HWCACHE_ALIGN,
4455 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004456 dev_priv->requests =
4457 kmem_cache_create("i915_gem_request",
4458 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004459 SLAB_HWCACHE_ALIGN |
4460 SLAB_RECLAIM_ACCOUNT |
4461 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004462 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004463
Ben Widawskya33afea2013-09-17 21:12:45 -07004464 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004465 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4466 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004467 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004468 for (i = 0; i < I915_NUM_ENGINES; i++)
4469 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004470 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004471 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004472 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004473 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004474 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004475 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004476 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004477 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004478
Chris Wilson72bfa192010-12-19 11:42:05 +00004479 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4480
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004481 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004482
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004483 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004484
Chris Wilsonce453d82011-02-21 14:43:56 +00004485 dev_priv->mm.interruptible = true;
4486
Chris Wilsonb5add952016-08-04 16:32:36 +01004487 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004488}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004489
Imre Deakd64aa092016-01-19 15:26:29 +02004490void i915_gem_load_cleanup(struct drm_device *dev)
4491{
4492 struct drm_i915_private *dev_priv = to_i915(dev);
4493
4494 kmem_cache_destroy(dev_priv->requests);
4495 kmem_cache_destroy(dev_priv->vmas);
4496 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004497
4498 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4499 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004500}
4501
Chris Wilson461fb992016-05-14 07:26:33 +01004502int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4503{
4504 struct drm_i915_gem_object *obj;
4505
4506 /* Called just before we write the hibernation image.
4507 *
4508 * We need to update the domain tracking to reflect that the CPU
4509 * will be accessing all the pages to create and restore from the
4510 * hibernation, and so upon restoration those pages will be in the
4511 * CPU domain.
4512 *
4513 * To make sure the hibernation image contains the latest state,
4514 * we update that state just before writing out the image.
4515 */
4516
4517 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4518 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4519 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4520 }
4521
4522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4523 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4524 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4525 }
4526
4527 return 0;
4528}
4529
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004530void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004531{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004532 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004533 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004534
4535 /* Clean up our request list when the client is going away, so that
4536 * later retire_requests won't dereference our soon-to-be-gone
4537 * file_priv.
4538 */
Chris Wilson1c255952010-09-26 11:03:27 +01004539 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004540 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004541 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004542 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004543
Chris Wilson2e1b8732015-04-27 13:41:22 +01004544 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004545 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004546 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004547 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004548 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004549}
4550
4551int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4552{
4553 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004554 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004555
4556 DRM_DEBUG_DRIVER("\n");
4557
4558 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4559 if (!file_priv)
4560 return -ENOMEM;
4561
4562 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004563 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004564 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004565 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004566
4567 spin_lock_init(&file_priv->mm.lock);
4568 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004569
Chris Wilsonc80ff162016-07-27 09:07:27 +01004570 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004571
Ben Widawskye422b882013-12-06 14:10:58 -08004572 ret = i915_gem_context_open(dev, file);
4573 if (ret)
4574 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004575
Ben Widawskye422b882013-12-06 14:10:58 -08004576 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004577}
4578
Daniel Vetterb680c372014-09-19 18:27:27 +02004579/**
4580 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004581 * @old: current GEM buffer for the frontbuffer slots
4582 * @new: new GEM buffer for the frontbuffer slots
4583 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004584 *
4585 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4586 * from @old and setting them in @new. Both @old and @new can be NULL.
4587 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004588void i915_gem_track_fb(struct drm_i915_gem_object *old,
4589 struct drm_i915_gem_object *new,
4590 unsigned frontbuffer_bits)
4591{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004592 /* Control of individual bits within the mask are guarded by
4593 * the owning plane->mutex, i.e. we can never see concurrent
4594 * manipulation of individual bits. But since the bitfield as a whole
4595 * is updated using RMW, we need to use atomics in order to update
4596 * the bits.
4597 */
4598 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4599 sizeof(atomic_t) * BITS_PER_BYTE);
4600
Daniel Vettera071fa02014-06-18 23:28:09 +02004601 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004602 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4603 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004604 }
4605
4606 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004607 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4608 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004609 }
4610}
4611
Ben Widawskya70a3142013-07-31 16:59:56 -07004612/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004613u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4614 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004616 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004617 struct i915_vma *vma;
4618
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004619 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004620
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004621 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004622 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004623 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4624 continue;
4625 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004626 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004627 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004628
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004629 WARN(1, "%s vma for this object not found.\n",
4630 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004631 return -1;
4632}
4633
Michel Thierry088e0df2015-08-07 17:40:17 +01004634u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4635 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004636{
4637 struct i915_vma *vma;
4638
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004639 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004640 if (i915_vma_is_ggtt(vma) &&
4641 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004642 return vma->node.start;
4643
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004644 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004645 return -1;
4646}
4647
4648bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4649 struct i915_address_space *vm)
4650{
4651 struct i915_vma *vma;
4652
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004653 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004654 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004655 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4656 continue;
4657 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4658 return true;
4659 }
4660
4661 return false;
4662}
4663
4664bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004665 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004666{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004667 struct i915_vma *vma;
4668
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004669 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004670 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004671 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004672 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004673 return true;
4674
4675 return false;
4676}
4677
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004678unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004679{
Ben Widawskya70a3142013-07-31 16:59:56 -07004680 struct i915_vma *vma;
4681
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004682 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004683
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004684 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004685 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004686 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004687 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004688 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004689
Ben Widawskya70a3142013-07-31 16:59:56 -07004690 return 0;
4691}
4692
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004693bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004694{
4695 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004696 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004697 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004698 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004699
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004700 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004701}
Dave Gordonea702992015-07-09 19:29:02 +01004702
Dave Gordon033908a2015-12-10 18:51:23 +00004703/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4704struct page *
4705i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4706{
4707 struct page *page;
4708
4709 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004710 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004711 return NULL;
4712
4713 page = i915_gem_object_get_page(obj, n);
4714 set_page_dirty(page);
4715 return page;
4716}
4717
Dave Gordonea702992015-07-09 19:29:02 +01004718/* Allocate a new GEM object and fill it with the supplied data */
4719struct drm_i915_gem_object *
4720i915_gem_object_create_from_data(struct drm_device *dev,
4721 const void *data, size_t size)
4722{
4723 struct drm_i915_gem_object *obj;
4724 struct sg_table *sg;
4725 size_t bytes;
4726 int ret;
4727
Dave Gordond37cd8a2016-04-22 19:14:32 +01004728 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004729 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004730 return obj;
4731
4732 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4733 if (ret)
4734 goto fail;
4735
4736 ret = i915_gem_object_get_pages(obj);
4737 if (ret)
4738 goto fail;
4739
4740 i915_gem_object_pin_pages(obj);
4741 sg = obj->pages;
4742 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004743 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004744 i915_gem_object_unpin_pages(obj);
4745
4746 if (WARN_ON(bytes != size)) {
4747 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4748 ret = -EFAULT;
4749 goto fail;
4750 }
4751
4752 return obj;
4753
4754fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004755 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004756 return ERR_PTR(ret);
4757}