blob: 8fe36d049d2fa39cefeecde69472558384f4b3e4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Daniel Vettere403fc92012-07-02 13:41:21 +020087 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200129 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
Ville Syrjälä6801c182013-09-24 14:24:05 +0300133 intel_ddi_get_config(encoder, pipe_config);
134
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142}
143
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
146static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800147{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200148 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100149 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200151 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300152 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200153 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800154
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 if (INTEL_INFO(dev)->gen >= 5)
156 adpa = ADPA_HOTPLUG_BITS;
157 else
158 adpa = 0;
159
160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
161 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
163 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
164
165 /* For CPT allow 3 pipe config, for others just use A or B */
166 if (HAS_PCH_LPT(dev))
167 ; /* Those bits don't exist here */
168 else if (HAS_PCH_CPT(dev))
169 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
170 else if (crtc->pipe == 0)
171 adpa |= ADPA_PIPE_A_SELECT;
172 else
173 adpa |= ADPA_PIPE_B_SELECT;
174
175 if (!HAS_PCH_SPLIT(dev))
176 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700177
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800179 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200180 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 break;
182 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200183 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800184 break;
185 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200186 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800187 break;
188 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 }
192
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200193 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200194}
195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200196static void intel_disable_crt(struct intel_encoder *encoder,
197 struct intel_crtc_state *old_crtc_state,
198 struct drm_connector_state *old_conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400199{
200 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
201}
202
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200203static void pch_disable_crt(struct intel_encoder *encoder,
204 struct intel_crtc_state *old_crtc_state,
205 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300206{
207}
208
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200209static void pch_post_disable_crt(struct intel_encoder *encoder,
210 struct intel_crtc_state *old_crtc_state,
211 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300212{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200213 intel_disable_crt(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300214}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300215
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200216static void intel_enable_crt(struct intel_encoder *encoder,
217 struct intel_crtc_state *pipe_config,
218 struct drm_connector_state *conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400219{
Maarten Lankhorst7bb4afb2016-02-17 09:18:38 +0100220 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400221}
222
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000223static enum drm_mode_status
224intel_crt_mode_valid(struct drm_connector *connector,
225 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800226{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800227 struct drm_device *dev = connector->dev;
Mika Kaholaf8700b32016-02-02 15:16:42 +0200228 int max_dotclk = to_i915(dev)->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200229 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
232 return MODE_NO_DBLESCAN;
233
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800234 if (mode->clock < 25000)
235 return MODE_CLOCK_LOW;
236
Ville Syrjälädebded82016-02-17 21:41:13 +0200237 if (HAS_PCH_LPT(dev))
238 max_clock = 180000;
239 else if (IS_VALLEYVIEW(dev))
240 /*
241 * 270 MHz due to current DPLL limits,
242 * DAC limit supposedly 355 MHz.
243 */
244 max_clock = 270000;
245 else if (IS_GEN3(dev) || IS_GEN4(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800246 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200247 else
248 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800249 if (mode->clock > max_clock)
250 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800251
Mika Kaholaf8700b32016-02-02 15:16:42 +0200252 if (mode->clock > max_dotclk)
253 return MODE_CLOCK_HIGH;
254
Paulo Zanonid4b19312012-11-29 11:29:32 -0200255 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
256 if (HAS_PCH_LPT(dev) &&
257 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
258 return MODE_CLOCK_HIGH;
259
Jesse Barnes79e53942008-11-07 14:24:08 -0800260 return MODE_OK;
261}
262
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100263static bool intel_crt_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200264 struct intel_crtc_state *pipe_config,
265 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800266{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100267 struct drm_device *dev = encoder->base.dev;
268
269 if (HAS_PCH_SPLIT(dev))
270 pipe_config->has_pch_encoder = true;
271
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200272 /* LPT FDI RX only supports 8bpc. */
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200273 if (HAS_PCH_LPT(dev)) {
274 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
275 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
276 return false;
277 }
278
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200279 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200280 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200281
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200282 /* FDI must always be 2.7 GHz */
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +0200283 if (HAS_DDI(dev))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200284 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100285
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
287}
288
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500289static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800290{
291 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800292 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100293 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800294 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800295 bool ret;
296
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800297 /* The first time through, trigger an explicit detection cycle */
298 if (crt->force_hotplug_required) {
299 bool turn_off_dac = HAS_PCH_SPLIT(dev);
300 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800301
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800302 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000303
Ville Syrjäläca54b812013-01-25 21:44:42 +0200304 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800305 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000306
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800307 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
308 if (turn_off_dac)
309 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800310
Ville Syrjäläca54b812013-01-25 21:44:42 +0200311 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800312
Chris Wilsone1672d12016-06-30 15:32:49 +0100313 if (intel_wait_for_register(dev_priv,
314 crt->adpa_reg,
315 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
316 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800317 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800318
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800319 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200320 I915_WRITE(crt->adpa_reg, save_adpa);
321 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800322 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800323 }
324
Zhenyu Wang2c072452009-06-05 15:38:42 +0800325 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200326 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800327 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800328 ret = true;
329 else
330 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800331 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800332
Zhenyu Wang2c072452009-06-05 15:38:42 +0800333 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800334}
335
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700336static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
337{
338 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200339 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100340 struct drm_i915_private *dev_priv = to_i915(dev);
Lyudeb236d7c82016-06-21 17:03:43 -0400341 bool reenable_hpd;
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700342 u32 adpa;
343 bool ret;
344 u32 save_adpa;
345
Lyudeb236d7c82016-06-21 17:03:43 -0400346 /*
347 * Doing a force trigger causes a hpd interrupt to get sent, which can
348 * get us stuck in a loop if we're polling:
349 * - We enable power wells and reset the ADPA
350 * - output_poll_exec does force probe on VGA, triggering a hpd
351 * - HPD handler waits for poll to unlock dev->mode_config.mutex
352 * - output_poll_exec shuts off the ADPA, unlocks
353 * dev->mode_config.mutex
354 * - HPD handler runs, resets ADPA and brings us back to the start
355 *
356 * Just disable HPD interrupts here to prevent this
357 */
358 reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
359
Ville Syrjäläca54b812013-01-25 21:44:42 +0200360 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700361 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
362
363 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
364
Ville Syrjäläca54b812013-01-25 21:44:42 +0200365 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700366
Chris Wilsona522ae42016-06-30 15:32:50 +0100367 if (intel_wait_for_register(dev_priv,
368 crt->adpa_reg,
369 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
370 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700371 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200372 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700373 }
374
375 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200376 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700377 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
378 ret = true;
379 else
380 ret = false;
381
382 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
383
Lyudeb236d7c82016-06-21 17:03:43 -0400384 if (reenable_hpd)
385 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
386
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700387 return ret;
388}
389
Jesse Barnes79e53942008-11-07 14:24:08 -0800390/**
391 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
392 *
393 * Not for i915G/i915GM
394 *
395 * \return true if CRT is connected.
396 * \return false if CRT is disconnected.
397 */
398static bool intel_crt_detect_hotplug(struct drm_connector *connector)
399{
400 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100401 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200402 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400403 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800404 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700409 if (IS_VALLEYVIEW(dev))
410 return valleyview_crt_detect_hotplug(connector);
411
Zhao Yakui771cb082009-03-03 18:07:52 +0800412 /*
413 * On 4 series desktop, CRT detect sequence need to be done twice
414 * to get a reliable result.
415 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800416
Zhao Yakui771cb082009-03-03 18:07:52 +0800417 if (IS_G4X(dev) && !IS_GM45(dev))
418 tries = 2;
419 else
420 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800421
Zhao Yakui771cb082009-03-03 18:07:52 +0800422 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800423 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200424 i915_hotplug_interrupt_update(dev_priv,
425 CRT_HOTPLUG_FORCE_DETECT,
426 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800427 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100428 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
429 CRT_HOTPLUG_FORCE_DETECT, 0,
430 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100431 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800432 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
Adam Jackson7a772c42010-05-24 16:46:29 -0400434 stat = I915_READ(PORT_HOTPLUG_STAT);
435 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
436 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437
Adam Jackson7a772c42010-05-24 16:46:29 -0400438 /* clear the interrupt we just generated, if any */
439 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
440
Egbert Eich0706f172015-09-23 16:15:27 +0200441 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400442
443 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800444}
445
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300446static struct edid *intel_crt_get_edid(struct drm_connector *connector,
447 struct i2c_adapter *i2c)
448{
449 struct edid *edid;
450
451 edid = drm_get_edid(connector, i2c);
452
453 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
454 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
455 intel_gmbus_force_bit(i2c, true);
456 edid = drm_get_edid(connector, i2c);
457 intel_gmbus_force_bit(i2c, false);
458 }
459
460 return edid;
461}
462
463/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
464static int intel_crt_ddc_get_modes(struct drm_connector *connector,
465 struct i2c_adapter *adapter)
466{
467 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300468 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300469
470 edid = intel_crt_get_edid(connector, adapter);
471 if (!edid)
472 return 0;
473
Jani Nikulaebda95a2012-10-19 14:51:51 +0300474 ret = intel_connector_update_modes(connector, edid);
475 kfree(edid);
476
477 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300478}
479
David Müllerf5afcd32011-01-06 12:29:32 +0000480static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481{
David Müllerf5afcd32011-01-06 12:29:32 +0000482 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100483 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200484 struct edid *edid;
485 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800486
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200487 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800488
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300489 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300490 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000491
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200492 if (edid) {
493 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
494
David Müllerf5afcd32011-01-06 12:29:32 +0000495 /*
496 * This may be a DVI-I connector with a shared DDC
497 * link between analog and digital outputs, so we
498 * have to check the EDID input spec of the attached device.
499 */
David Müllerf5afcd32011-01-06 12:29:32 +0000500 if (!is_digital) {
501 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
502 return true;
503 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200504
505 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
506 } else {
507 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100508 }
509
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200510 kfree(edid);
511
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100512 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513}
514
Ma Linge4a5d542009-05-26 11:31:00 +0800515static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100516intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800517{
Chris Wilson71731882011-04-19 23:10:58 +0100518 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100519 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d542009-05-26 11:31:00 +0800520 uint32_t save_bclrpat;
521 uint32_t save_vtotal;
522 uint32_t vtotal, vactive;
523 uint32_t vsample;
524 uint32_t vblank, vblank_start, vblank_end;
525 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200526 i915_reg_t bclrpat_reg, vtotal_reg,
527 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800528 uint8_t st00;
529 enum drm_connector_status status;
530
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100531 DRM_DEBUG_KMS("starting load-detect on CRT\n");
532
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800533 bclrpat_reg = BCLRPAT(pipe);
534 vtotal_reg = VTOTAL(pipe);
535 vblank_reg = VBLANK(pipe);
536 vsync_reg = VSYNC(pipe);
537 pipeconf_reg = PIPECONF(pipe);
538 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800539
540 save_bclrpat = I915_READ(bclrpat_reg);
541 save_vtotal = I915_READ(vtotal_reg);
542 vblank = I915_READ(vblank_reg);
543
544 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
545 vactive = (save_vtotal & 0x7ff) + 1;
546
547 vblank_start = (vblank & 0xfff) + 1;
548 vblank_end = ((vblank >> 16) & 0xfff) + 1;
549
550 /* Set the border color to purple. */
551 I915_WRITE(bclrpat_reg, 0x500050);
552
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100553 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800554 uint32_t pipeconf = I915_READ(pipeconf_reg);
555 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100556 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800557 /* Wait for next Vblank to substitue
558 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700559 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200560 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800561 status = ((st00 & (1 << 4)) != 0) ?
562 connector_status_connected :
563 connector_status_disconnected;
564
565 I915_WRITE(pipeconf_reg, pipeconf);
566 } else {
567 bool restore_vblank = false;
568 int count, detect;
569
570 /*
571 * If there isn't any border, add some.
572 * Yes, this will flicker
573 */
574 if (vblank_start <= vactive && vblank_end >= vtotal) {
575 uint32_t vsync = I915_READ(vsync_reg);
576 uint32_t vsync_start = (vsync & 0xffff) + 1;
577
578 vblank_start = vsync_start;
579 I915_WRITE(vblank_reg,
580 (vblank_start - 1) |
581 ((vblank_end - 1) << 16));
582 restore_vblank = true;
583 }
584 /* sample in the vertical border, selecting the larger one */
585 if (vblank_start - vactive >= vtotal - vblank_end)
586 vsample = (vblank_start + vactive) >> 1;
587 else
588 vsample = (vtotal + vblank_end) >> 1;
589
590 /*
591 * Wait for the border to be displayed
592 */
593 while (I915_READ(pipe_dsl_reg) >= vactive)
594 ;
595 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
596 ;
597 /*
598 * Watch ST00 for an entire scanline
599 */
600 detect = 0;
601 count = 0;
602 do {
603 count++;
604 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800606 if (st00 & (1 << 4))
607 detect++;
608 } while ((I915_READ(pipe_dsl_reg) == dsl));
609
610 /* restore vblank if necessary */
611 if (restore_vblank)
612 I915_WRITE(vblank_reg, vblank);
613 /*
614 * If more than 3/4 of the scanline detected a monitor,
615 * then it is assumed to be present. This works even on i830,
616 * where there isn't any way to force the border color across
617 * the screen
618 */
619 status = detect * 4 > count * 3 ?
620 connector_status_connected :
621 connector_status_disconnected;
622 }
623
624 /* Restore previous settings */
625 I915_WRITE(bclrpat_reg, save_bclrpat);
626
627 return status;
628}
629
Chris Wilson7b334fc2010-09-09 23:51:02 +0100630static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100631intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800632{
633 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100634 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000635 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200636 struct intel_encoder *intel_encoder = &crt->base;
637 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800638 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200639 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500640 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Chris Wilson164c8592013-07-20 20:27:08 +0100642 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300643 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100644 force);
645
Imre Deak671dedd2014-03-05 16:20:53 +0200646 power_domain = intel_display_port_power_domain(intel_encoder);
647 intel_display_power_get(dev_priv, power_domain);
648
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100649 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200650 /* We can not rely on the HPD pin always being correctly wired
651 * up, for example many KVM do not pass it through, and so
652 * only trust an assertion that the monitor is connected.
653 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100654 if (intel_crt_detect_hotplug(connector)) {
655 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300656 status = connector_status_connected;
657 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200658 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800659 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 }
661
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300662 if (intel_crt_detect_ddc(connector)) {
663 status = connector_status_connected;
664 goto out;
665 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Daniel Vetteraaa37732012-06-16 15:30:32 +0200667 /* Load detection is broken on HPD capable machines. Whoever wants a
668 * broken monitor (without edid) to work behind a broken kvm (that fails
669 * to have the right resistors for HP detection) needs to fix this up.
670 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100671 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300672 status = connector_status_disconnected;
673 goto out;
674 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200675
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300676 if (!force) {
677 status = connector->status;
678 goto out;
679 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100680
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300681 drm_modeset_acquire_init(&ctx, 0);
682
Ma Linge4a5d542009-05-26 11:31:00 +0800683 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500684 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200685 if (intel_crt_detect_ddc(connector))
686 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100687 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100688 status = intel_crt_load_detect(crt,
689 to_intel_crtc(connector->state->crtc)->pipe);
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100690 else if (i915.load_detect_test)
691 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100692 else
693 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200694 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200695 } else
696 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800697
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300698 drm_modeset_drop_locks(&ctx);
699 drm_modeset_acquire_fini(&ctx);
700
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300701out:
Imre Deak671dedd2014-03-05 16:20:53 +0200702 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800703 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800704}
705
706static void intel_crt_destroy(struct drm_connector *connector)
707{
Jesse Barnes79e53942008-11-07 14:24:08 -0800708 drm_connector_cleanup(connector);
709 kfree(connector);
710}
711
712static int intel_crt_get_modes(struct drm_connector *connector)
713{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800714 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100715 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200716 struct intel_crt *crt = intel_attached_crt(connector);
717 struct intel_encoder *intel_encoder = &crt->base;
718 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100719 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800720 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800721
Imre Deak671dedd2014-03-05 16:20:53 +0200722 power_domain = intel_display_port_power_domain(intel_encoder);
723 intel_display_power_get(dev_priv, power_domain);
724
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300725 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300726 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800727 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200728 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800729
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800730 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200731 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200732 ret = intel_crt_ddc_get_modes(connector, i2c);
733
734out:
735 intel_display_power_put(dev_priv, power_domain);
736
737 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800738}
739
740static int intel_crt_set_property(struct drm_connector *connector,
741 struct drm_property *property,
742 uint64_t value)
743{
Jesse Barnes79e53942008-11-07 14:24:08 -0800744 return 0;
745}
746
Lyude9504a892016-06-21 17:03:42 -0400747void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000748{
Lyude28cf71c2016-06-21 17:03:41 -0400749 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100750 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude28cf71c2016-06-21 17:03:41 -0400751 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000752
Chris Wilson10603ca2013-08-26 19:51:06 -0300753 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200754 u32 adpa;
755
Ville Syrjäläca54b812013-01-25 21:44:42 +0200756 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200757 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
758 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200759 I915_WRITE(crt->adpa_reg, adpa);
760 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200761
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300762 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000763 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200764 }
765
Chris Wilsonf3269052011-01-24 15:17:08 +0000766}
767
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/*
769 * Routines for controlling stuff on the analog port
770 */
771
Jesse Barnes79e53942008-11-07 14:24:08 -0800772static const struct drm_connector_funcs intel_crt_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200773 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800774 .detect = intel_crt_detect,
775 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100776 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100777 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800778 .destroy = intel_crt_destroy,
779 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800780 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200781 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800782 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800783};
784
785static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
786 .mode_valid = intel_crt_mode_valid,
787 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800788};
789
Jesse Barnes79e53942008-11-07 14:24:08 -0800790static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400791 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100792 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800793};
794
Mathias Krausebbe1c272014-08-27 18:41:19 +0200795static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700796{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200797 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700798 return 1;
799}
800
801static const struct dmi_system_id intel_no_crt[] = {
802 {
803 .callback = intel_no_crt_dmi_callback,
804 .ident = "ACER ZGB",
805 .matches = {
806 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
807 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
808 },
809 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400810 {
811 .callback = intel_no_crt_dmi_callback,
812 .ident = "DELL XPS 8700",
813 .matches = {
814 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
815 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
816 },
817 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700818 { }
819};
820
Jesse Barnes79e53942008-11-07 14:24:08 -0800821void intel_crt_init(struct drm_device *dev)
822{
823 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000824 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800825 struct intel_connector *intel_connector;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100826 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200827 i915_reg_t adpa_reg;
828 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800829
Duncan Laurie8ca40132011-10-25 15:42:21 -0700830 /* Skip machines without VGA that falsely report hotplug events */
831 if (dmi_check_system(intel_no_crt))
832 return;
833
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200834 if (HAS_PCH_SPLIT(dev))
835 adpa_reg = PCH_ADPA;
836 else if (IS_VALLEYVIEW(dev))
837 adpa_reg = VLV_ADPA;
838 else
839 adpa_reg = ADPA;
840
841 adpa = I915_READ(adpa_reg);
842 if ((adpa & ADPA_DAC_ENABLE) == 0) {
843 /*
844 * On some machines (some IVB at least) CRT can be
845 * fused off, but there's no known fuse bit to
846 * indicate that. On these machine the ADPA register
847 * works normally, except the DAC enable bit won't
848 * take. So the only way to tell is attempt to enable
849 * it and see what happens.
850 */
851 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
852 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
853 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
854 return;
855 I915_WRITE(adpa_reg, adpa);
856 }
857
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000858 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
859 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 return;
861
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300862 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800863 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000864 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800865 return;
866 }
867
868 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400869 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800870 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800871 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
872
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000873 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300874 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800875
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000876 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800877
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000878 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200879 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200880 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300881 crt->base.crtc_mask = (1 << 0);
882 else
Keith Packard08268742012-08-13 21:34:45 -0700883 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300884
Daniel Vetterdbb02572012-01-28 14:49:23 +0100885 if (IS_GEN2(dev))
886 connector->interlace_allowed = 0;
887 else
888 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800889 connector->doublescan_allowed = 0;
890
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200891 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700892
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100893 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä92966a32015-12-08 16:05:48 +0200894 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300895 crt->base.disable = pch_disable_crt;
896 crt->base.post_disable = pch_post_disable_crt;
897 } else {
898 crt->base.disable = intel_disable_crt;
899 }
Daniel Vetter21246042012-07-01 14:58:27 +0200900 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500901 if (I915_HAS_HOTPLUG(dev))
902 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200903 if (HAS_DDI(dev)) {
904 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200905 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200906 } else {
907 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200908 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200909 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200910 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200911
Jesse Barnes79e53942008-11-07 14:24:08 -0800912 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
913
Egbert Eich821450c2013-04-16 13:36:55 +0200914 if (!I915_HAS_HOTPLUG(dev))
915 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000916
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800917 /*
918 * Configure the automatic hotplug detection stuff
919 */
920 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800921
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200922 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000923 * TODO: find a proper way to discover whether we need to set the the
924 * polarity and link reversal bits or not, instead of relying on the
925 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200926 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000927 if (HAS_PCH_LPT(dev)) {
928 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
929 FDI_RX_LINK_REVERSAL_OVERRIDE;
930
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300931 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000932 }
Daniel Vetter754970e2014-01-16 22:28:44 +0100933
Lyude28cf71c2016-06-21 17:03:41 -0400934 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800935}