blob: b786fbab029ff621a7c422581cc0442ecd6a1737 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
56#include <asm/cacheflush.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwaidee1b662007-08-13 16:10:30 +0200189/* reset the HD-audio controller in power save mode.
190 * this may give more power-saving, but will take longer time to
191 * wake up.
192 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200193static bool power_save_controller = 1;
194module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200195MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800196#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100197#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200198#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100200static int align_buffer_size = -1;
201module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500202MODULE_PARM_DESC(align_buffer_size,
203 "Force buffer and period sizes to be multiple of 128 bytes.");
204
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200205#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100206static int hda_snoop = -1;
207module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#else
210#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200211#endif
212
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214MODULE_LICENSE("GPL");
215MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
216 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700217 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200218 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100219 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100220 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100221 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700222 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800223 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700224 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800225 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700226 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800227 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700228 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500229 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800230 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700231 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100232 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200233 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200234 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200235 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200236 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200237 "{ATI, RS780},"
238 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100239 "{ATI, RV630},"
240 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100241 "{ATI, RV670},"
242 "{ATI, RV635},"
243 "{ATI, RV620},"
244 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200245 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200246 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200247 "{SiS, SIS966},"
248 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249MODULE_DESCRIPTION("Intel HDA driver");
250
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200251#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100252#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200253#define SUPPORT_VGA_SWITCHEROO
254#endif
255#endif
256
257
Takashi Iwaicb53c622007-08-10 17:21:45 +0200258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200261/* driver types */
262enum {
263 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800264 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100265 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100266 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200268 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800269 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200270 AZX_DRIVER_VIA,
271 AZX_DRIVER_SIS,
272 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200273 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200274 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200275 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200276 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200277 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100278 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200279 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280};
281
Takashi Iwai37e661e2014-11-25 11:28:07 +0100282#define azx_get_snoop_type(chip) \
283 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
284#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
285
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100286/* quirks for old Intel chipsets */
287#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100288 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100289
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100290/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100291#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100292 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100293 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100294
Takashi Iwai55913112015-12-10 13:03:29 +0100295/* PCH up to IVB; no runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai55913112015-12-10 13:03:29 +0100297 (AZX_DCAPS_INTEL_PCH_BASE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200298
Takashi Iwai55913112015-12-10 13:03:29 +0100299/* PCH for HSW/BDW; with runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100300#define AZX_DCAPS_INTEL_PCH \
301 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302
303/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100304#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100305 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100306 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
307 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100308
Libin Yang54a04052014-06-09 15:28:59 +0800309/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
310#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
313 AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800314
Mengdong Lin40cc2392015-04-21 13:12:23 +0800315#define AZX_DCAPS_INTEL_BAYTRAIL \
316 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)
317
Libin Yang2d846c72015-04-07 20:32:20 +0800318#define AZX_DCAPS_INTEL_BRASWELL \
319 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)
320
Libin Yangd6795822014-12-19 08:44:31 +0800321#define AZX_DCAPS_INTEL_SKYLAKE \
Libin Yang2d846c72015-04-07 20:32:20 +0800322 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
323 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800324
Lu, Hanc87693d2015-11-19 23:25:12 +0800325#define AZX_DCAPS_INTEL_BROXTON \
326 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
327 AZX_DCAPS_I915_POWERWELL)
328
Takashi Iwai9477c582011-05-25 09:11:37 +0200329/* quirks for ATI SB / AMD Hudson */
330#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100331 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
332 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200333
334/* quirks for ATI/AMD HDMI */
335#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100336 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
337 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200338
Takashi Iwai37e661e2014-11-25 11:28:07 +0100339/* quirks for ATI HDMI with snoop off */
340#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
341 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
342
Takashi Iwai9477c582011-05-25 09:11:37 +0200343/* quirks for Nvidia */
344#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100345 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100346 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200347
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200348#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100350 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100351 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200352
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200353/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200354 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200355 */
356#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200357#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
358#else
359#define use_vga_switcheroo(chip) 0
360#endif
361
Libin Yang03b135c2015-06-03 09:30:15 +0800362#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
363 ((pci)->device == 0x0c0c) || \
364 ((pci)->device == 0x0d0c) || \
365 ((pci)->device == 0x160c))
366
Takashi Iwai7e31a012016-02-22 15:18:13 +0100367#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
368#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530369#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
370#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
Vinod Koul68581072016-06-29 10:27:52 +0530371#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
Takashi Iwai7e31a012016-02-22 15:18:13 +0100372#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Subhransu S. Prusty12ee4022017-04-12 09:54:00 +0530373#define IS_GLK(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x3198)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530374#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \
Subhransu S. Prusty12ee4022017-04-12 09:54:00 +0530375 IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci) || \
376 IS_GLK(pci)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800377
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100378static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200379 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800380 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100381 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100382 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200383 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200384 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800385 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
387 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200388 [AZX_DRIVER_ULI] = "HDA ULI M5461",
389 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200390 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200391 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200392 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200393 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100394 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200395};
396
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100398static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200399{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100400 int pages;
401
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200402 if (azx_snoop(chip))
403 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100404 if (!dmab || !dmab->area || !dmab->bytes)
405 return;
406
407#ifdef CONFIG_SND_DMA_SGBUF
408 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
409 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100410 if (chip->driver_type == AZX_DRIVER_CMEDIA)
411 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200412 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100413 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200414 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100415 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
416 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100418#endif
419
420 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
421 if (on)
422 set_memory_wc((unsigned long)dmab->area, pages);
423 else
424 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200425}
426
427static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
428 bool on)
429{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100430 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200431}
432static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100433 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200434{
435 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100436 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200437 azx_dev->wc_marked = on;
438 }
439}
440#else
441/* NOP for other archs */
442static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
443 bool on)
444{
445}
446static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100447 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200448{
449}
450#endif
451
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200452static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100453
Takashi Iwaicb53c622007-08-10 17:21:45 +0200454/*
455 * initialize the PCI registers
456 */
457/* update bits in a PCI register byte */
458static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
459 unsigned char mask, unsigned char val)
460{
461 unsigned char data;
462
463 pci_read_config_byte(pci, reg, &data);
464 data &= ~mask;
465 data |= (val & mask);
466 pci_write_config_byte(pci, reg, data);
467}
468
469static void azx_init_pci(struct azx *chip)
470{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100471 int snoop_type = azx_get_snoop_type(chip);
472
Takashi Iwaicb53c622007-08-10 17:21:45 +0200473 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
474 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
475 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100476 * codecs.
477 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200478 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700479 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100480 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200481 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200482 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200483
Takashi Iwai9477c582011-05-25 09:11:37 +0200484 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
485 * we need to enable snoop.
486 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100487 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100488 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
489 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200490 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200491 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
492 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200493 }
494
495 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100496 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100497 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
498 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200499 update_pci_byte(chip->pci,
500 NVIDIA_HDA_TRANSREG_ADDR,
501 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700502 update_pci_byte(chip->pci,
503 NVIDIA_HDA_ISTRM_COH,
504 0x01, NVIDIA_HDA_ENABLE_COHBIT);
505 update_pci_byte(chip->pci,
506 NVIDIA_HDA_OSTRM_COH,
507 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200508 }
509
510 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100511 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200512 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100513 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200514 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
515 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
516 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
517 if (!azx_snoop(chip))
518 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
519 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100520 pci_read_config_word(chip->pci,
521 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100522 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100523 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
524 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
525 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527}
528
Lu, Han7c23b7c2015-12-07 15:59:13 +0800529/*
530 * In BXT-P A0, HD-Audio DMA requests is later than expected,
531 * and makes an audio stream sensitive to system latencies when
532 * 24/32 bits are playing.
533 * Adjusting threshold of DMA fifo to force the DMA request
534 * sooner to improve latency tolerance at the expense of power.
535 */
536static void bxt_reduce_dma_latency(struct azx *chip)
537{
538 u32 val;
539
Takashi Iwai70eafad2017-03-29 08:39:19 +0200540 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800541 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200542 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800543}
544
Libin Yang1f9d3d92017-04-06 19:18:21 +0800545/*
546 * ML_LCAP bits:
547 * bit 0: 6 MHz Supported
548 * bit 1: 12 MHz Supported
549 * bit 2: 24 MHz Supported
550 * bit 3: 48 MHz Supported
551 * bit 4: 96 MHz Supported
552 * bit 5: 192 MHz Supported
553 */
554static int intel_get_lctl_scf(struct azx *chip)
555{
556 struct hdac_bus *bus = azx_bus(chip);
557 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
558 u32 val, t;
559 int i;
560
561 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
562
563 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
564 t = preferred_bits[i];
565 if (val & (1 << t))
566 return t;
567 }
568
569 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
570 return 0;
571}
572
573static int intel_ml_lctl_set_power(struct azx *chip, int state)
574{
575 struct hdac_bus *bus = azx_bus(chip);
576 u32 val;
577 int timeout;
578
579 /*
580 * the codecs are sharing the first link setting by default
581 * If other links are enabled for stream, they need similar fix
582 */
583 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
584 val &= ~AZX_MLCTL_SPA;
585 val |= state << AZX_MLCTL_SPA_SHIFT;
586 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
587 /* wait for CPA */
588 timeout = 50;
589 while (timeout) {
590 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
591 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
592 return 0;
593 timeout--;
594 udelay(10);
595 }
596
597 return -1;
598}
599
600static void intel_init_lctl(struct azx *chip)
601{
602 struct hdac_bus *bus = azx_bus(chip);
603 u32 val;
604 int ret;
605
606 /* 0. check lctl register value is correct or not */
607 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
608 /* if SCF is already set, let's use it */
609 if ((val & ML_LCTL_SCF_MASK) != 0)
610 return;
611
612 /*
613 * Before operating on SPA, CPA must match SPA.
614 * Any deviation may result in undefined behavior.
615 */
616 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
617 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
618 return;
619
620 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
621 ret = intel_ml_lctl_set_power(chip, 0);
622 udelay(100);
623 if (ret)
624 goto set_spa;
625
626 /* 2. update SCF to select a properly audio clock*/
627 val &= ~ML_LCTL_SCF_MASK;
628 val |= intel_get_lctl_scf(chip);
629 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
630
631set_spa:
632 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
633 intel_ml_lctl_set_power(chip, 1);
634 udelay(100);
635}
636
Lu, Han0a673522015-05-05 09:05:48 +0800637static void hda_intel_init_chip(struct azx *chip, bool full_reset)
638{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800639 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800640 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800641 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800642
643 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800644 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100645 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800646 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
647 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
648 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
649 }
Lu, Han0a673522015-05-05 09:05:48 +0800650 azx_init_chip(chip, full_reset);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100651 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800652 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
653 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
654 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
655 }
Lu, Han0a673522015-05-05 09:05:48 +0800656 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800657 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800658
659 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100660 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800661 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800662
663 if (bus->mlcap != NULL)
664 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800665}
666
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200667/* calculate runtime delay from LPIB */
668static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
669 unsigned int pos)
670{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200671 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200672 int stream = substream->stream;
673 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
674 int delay;
675
676 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
677 delay = pos - lpib_pos;
678 else
679 delay = lpib_pos - pos;
680 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200681 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200682 delay = 0;
683 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200684 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200685 }
686
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200687 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200688 dev_info(chip->card->dev,
689 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200690 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200691 delay = 0;
692 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
693 chip->get_delay[stream] = NULL;
694 }
695
696 return bytes_to_frames(substream->runtime, delay);
697}
698
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200699static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
700
Dylan Reid7ca954a2014-02-28 15:41:28 -0800701/* called from IRQ */
702static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
703{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200704 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800705 int ok;
706
707 ok = azx_position_ok(chip, azx_dev);
708 if (ok == 1) {
709 azx_dev->irq_pending = 0;
710 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100711 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800712 /* bogus IRQ, process it later */
713 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100714 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800715 }
716 return 0;
717}
718
Mengdong Lin17eccb22015-04-29 17:43:29 +0800719/* Enable/disable i915 display power for the link */
720static int azx_intel_link_power(struct azx *chip, bool enable)
721{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800722 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800723
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800724 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800725}
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200728 * Check whether the current DMA position is acceptable for updating
729 * periods. Returns non-zero if it's OK.
730 *
731 * Many HD-audio controllers appear pretty inaccurate about
732 * the update-IRQ timing. The IRQ is issued before actually the
733 * data is processed. So, we need to process it afterwords in a
734 * workqueue.
735 */
736static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
737{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200738 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200739 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200740 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200741 unsigned int pos;
742
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200743 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
744 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200745 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200746
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200747 if (chip->get_position[stream])
748 pos = chip->get_position[stream](chip, azx_dev);
749 else { /* use the position buffer as default */
750 pos = azx_get_pos_posbuf(chip, azx_dev);
751 if (!pos || pos == (u32)-1) {
752 dev_info(chip->card->dev,
753 "Invalid position buffer, using LPIB read method instead.\n");
754 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200755 if (chip->get_position[0] == azx_get_pos_lpib &&
756 chip->get_position[1] == azx_get_pos_lpib)
757 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200758 pos = azx_get_pos_lpib(chip, azx_dev);
759 chip->get_delay[stream] = NULL;
760 } else {
761 chip->get_position[stream] = azx_get_pos_posbuf;
762 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
763 chip->get_delay[stream] = azx_get_delay_from_lpib;
764 }
765 }
766
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200767 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200768 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200769
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200770 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100771 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200772 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200773 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
774 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200775 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100776 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200777 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200778 return 1; /* OK, it's fine */
779}
780
781/*
782 * The work for pending PCM period updates.
783 */
784static void azx_irq_pending_work(struct work_struct *work)
785{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200786 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
787 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200788 struct hdac_bus *bus = azx_bus(chip);
789 struct hdac_stream *s;
790 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200791
Takashi Iwai9a34af42014-06-26 17:19:20 +0200792 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100793 dev_info(chip->card->dev,
794 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
795 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200796 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200797 }
798
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200799 for (;;) {
800 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200801 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200802 list_for_each_entry(s, &bus->stream_list, list) {
803 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200804 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200805 !s->substream ||
806 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200807 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200808 ok = azx_position_ok(chip, azx_dev);
809 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200810 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200811 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200812 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200813 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200814 } else if (ok < 0) {
815 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200816 } else
817 pending++;
818 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200819 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200820 if (!pending)
821 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200822 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200823 }
824}
825
826/* clear irq_pending flags and assure no on-going workq */
827static void azx_clear_irq_pending(struct azx *chip)
828{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200829 struct hdac_bus *bus = azx_bus(chip);
830 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200831
Takashi Iwaia41d1222015-04-14 22:13:18 +0200832 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200833 list_for_each_entry(s, &bus->stream_list, list) {
834 struct azx_dev *azx_dev = stream_to_azx_dev(s);
835 azx_dev->irq_pending = 0;
836 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200837 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200840static int azx_acquire_irq(struct azx *chip, int do_disconnect)
841{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200842 struct hdac_bus *bus = azx_bus(chip);
843
Takashi Iwai437a5a42006-11-21 12:14:23 +0100844 if (request_irq(chip->pci->irq, azx_interrupt,
845 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100846 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100847 dev_err(chip->card->dev,
848 "unable to grab IRQ %d, disabling device\n",
849 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200850 if (do_disconnect)
851 snd_card_disconnect(chip->card);
852 return -1;
853 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200854 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100855 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200856 return 0;
857}
858
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200859/* get the current DMA position with correction on VIA chips */
860static unsigned int azx_via_get_position(struct azx *chip,
861 struct azx_dev *azx_dev)
862{
863 unsigned int link_pos, mini_pos, bound_pos;
864 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
865 unsigned int fifo_size;
866
Takashi Iwai1604eee2015-04-16 12:14:17 +0200867 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200868 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200869 /* Playback, no problem using link position */
870 return link_pos;
871 }
872
873 /* Capture */
874 /* For new chipset,
875 * use mod to get the DMA position just like old chipset
876 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200877 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
878 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200879
880 /* azx_dev->fifo_size can't get FIFO size of in stream.
881 * Get from base address + offset.
882 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200883 fifo_size = readw(azx_bus(chip)->remap_addr +
884 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200885
886 if (azx_dev->insufficient) {
887 /* Link position never gather than FIFO size */
888 if (link_pos <= fifo_size)
889 return 0;
890
891 azx_dev->insufficient = 0;
892 }
893
894 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200895 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200896 else
897 mini_pos = link_pos - fifo_size;
898
899 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200900 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
901 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200902 if (mod_link_pos >= fifo_size)
903 bound_pos = link_pos - mod_link_pos;
904 else if (mod_dma_pos >= mod_mini_pos)
905 bound_pos = mini_pos - mod_mini_pos;
906 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200907 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
908 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200909 bound_pos = 0;
910 }
911
912 /* Calculate real DMA position we want */
913 return bound_pos + mod_dma_pos;
914}
915
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200916static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
917 struct azx_dev *azx_dev)
918{
919 return _snd_hdac_chip_readl(azx_bus(chip),
920 AZX_REG_VS_SDXDPIB_XBASE +
921 (AZX_REG_VS_SDXDPIB_XINTERVAL *
922 azx_dev->core.index));
923}
924
925/* get the current DMA position with correction on SKL+ chips */
926static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
927{
928 /* DPIB register gives a more accurate position for playback */
929 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
930 return azx_skl_get_dpib_pos(chip, azx_dev);
931
932 /* For capture, we need to read posbuf, but it requires a delay
933 * for the possible boundary overlap; the read of DPIB fetches the
934 * actual posbuf
935 */
936 udelay(20);
937 azx_skl_get_dpib_pos(chip, azx_dev);
938 return azx_get_pos_posbuf(chip, azx_dev);
939}
940
Takashi Iwai83012a72012-08-24 18:38:08 +0200941#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200942static DEFINE_MUTEX(card_list_lock);
943static LIST_HEAD(card_list);
944
945static void azx_add_card_list(struct azx *chip)
946{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200947 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200948 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200949 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200950 mutex_unlock(&card_list_lock);
951}
952
953static void azx_del_card_list(struct azx *chip)
954{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200955 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200956 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200957 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200958 mutex_unlock(&card_list_lock);
959}
960
961/* trigger power-save check at writing parameter */
962static int param_set_xint(const char *val, const struct kernel_param *kp)
963{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200964 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200965 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200966 int prev = power_save;
967 int ret = param_set_int(val, kp);
968
969 if (ret || prev == power_save)
970 return ret;
971
972 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200973 list_for_each_entry(hda, &card_list, list) {
974 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200975 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200976 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200977 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200978 }
979 mutex_unlock(&card_list_lock);
980 return 0;
981}
982#else
983#define azx_add_card_list(chip) /* NOP */
984#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200985#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100986
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200987#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100988/*
989 * power management
990 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200991static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200993 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200994 struct azx *chip;
995 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200996 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200998 if (!card)
999 return 0;
1000
1001 chip = card->private_data;
1002 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001003 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001004 return 0;
1005
Takashi Iwaia41d1222015-04-14 22:13:18 +02001006 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001007 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001008 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001009 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001010 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001011 if (bus->irq >= 0) {
1012 free_irq(bus->irq, chip);
1013 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001014 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001015
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001016 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001017 pci_disable_msi(chip->pci);
Mengdong Lin795614d2015-04-29 17:43:36 +08001018 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1019 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001020 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001021
1022 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 return 0;
1024}
1025
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001026static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001028 struct pci_dev *pci = to_pci_dev(dev);
1029 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001030 struct azx *chip;
1031 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001032 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001034 if (!card)
1035 return 0;
1036
1037 chip = card->private_data;
1038 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001039 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001040 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001041 return 0;
1042
Takashi Iwaia52ff342016-08-04 22:38:36 +02001043 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1044 snd_hdac_display_power(bus, true);
1045 if (hda->need_i915_power)
1046 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001047 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001048
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001049 if (chip->msi)
1050 if (pci_enable_msi(pci) < 0)
1051 chip->msi = 0;
1052 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001053 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001054 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001055
Lu, Han0a673522015-05-05 09:05:48 +08001056 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001057
Takashi Iwaia52ff342016-08-04 22:38:36 +02001058 /* power down again for link-controlled chips */
1059 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1060 !hda->need_i915_power)
1061 snd_hdac_display_power(bus, false);
1062
Takashi Iwai421a1252005-11-17 16:11:09 +01001063 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001064
1065 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 return 0;
1067}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001068#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1069
Xiong Zhang3e6db332015-12-18 13:29:18 +08001070#ifdef CONFIG_PM_SLEEP
1071/* put codec down to D3 at hibernation for Intel SKL+;
1072 * otherwise BIOS may still access the codec and screw up the driver
1073 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001074static int azx_freeze_noirq(struct device *dev)
1075{
1076 struct pci_dev *pci = to_pci_dev(dev);
1077
1078 if (IS_SKL_PLUS(pci))
1079 pci_set_power_state(pci, PCI_D3hot);
1080
1081 return 0;
1082}
1083
1084static int azx_thaw_noirq(struct device *dev)
1085{
1086 struct pci_dev *pci = to_pci_dev(dev);
1087
1088 if (IS_SKL_PLUS(pci))
1089 pci_set_power_state(pci, PCI_D0);
1090
1091 return 0;
1092}
1093#endif /* CONFIG_PM_SLEEP */
1094
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001095#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001096static int azx_runtime_suspend(struct device *dev)
1097{
1098 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001099 struct azx *chip;
1100 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001101
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001102 if (!card)
1103 return 0;
1104
1105 chip = card->private_data;
1106 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001107 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001108 return 0;
1109
Takashi Iwai364aa712015-02-19 16:51:17 +01001110 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001111 return 0;
1112
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001113 /* enable controller wake up event */
1114 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1115 STATESTS_INT_MASK);
1116
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001117 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001118 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001119 azx_clear_irq_pending(chip);
Mengdong Lin795614d2015-04-29 17:43:36 +08001120 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1121 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001122 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001123
Libin Yang785d8c42015-05-12 09:43:22 +08001124 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001125 return 0;
1126}
1127
1128static int azx_runtime_resume(struct device *dev)
1129{
1130 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001131 struct azx *chip;
1132 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001133 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001134 struct hda_codec *codec;
1135 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001136
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001137 if (!card)
1138 return 0;
1139
1140 chip = card->private_data;
1141 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001142 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001143 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001144 return 0;
1145
Takashi Iwai364aa712015-02-19 16:51:17 +01001146 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001147 return 0;
1148
David Henningsson033ea342015-07-16 10:39:24 +02001149 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001150 snd_hdac_display_power(bus, true);
1151 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001152 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001153 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001154
1155 /* Read STATESTS before controller reset */
1156 status = azx_readw(chip, STATESTS);
1157
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001158 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001159 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001160
Takashi Iwaia41d1222015-04-14 22:13:18 +02001161 if (status) {
1162 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001163 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001164 schedule_delayed_work(&codec->jackpoll_work,
1165 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001166 }
1167
1168 /* disable controller Wake Up event*/
1169 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1170 ~STATESTS_INT_MASK);
1171
Takashi Iwaia52ff342016-08-04 22:38:36 +02001172 /* power down again for link-controlled chips */
1173 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1174 !hda->need_i915_power)
1175 snd_hdac_display_power(bus, false);
1176
Libin Yang785d8c42015-05-12 09:43:22 +08001177 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001178 return 0;
1179}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001180
1181static int azx_runtime_idle(struct device *dev)
1182{
1183 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001184 struct azx *chip;
1185 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001186
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001187 if (!card)
1188 return 0;
1189
1190 chip = card->private_data;
1191 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001192 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001193 return 0;
1194
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001195 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001196 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001197 return -EBUSY;
1198
1199 return 0;
1200}
1201
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001202static const struct dev_pm_ops azx_pm = {
1203 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001204#ifdef CONFIG_PM_SLEEP
1205 .freeze_noirq = azx_freeze_noirq,
1206 .thaw_noirq = azx_thaw_noirq,
1207#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001208 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001209};
1210
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001211#define AZX_PM_OPS &azx_pm
1212#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001213#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001214#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001217static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001218
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001219#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001220static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001221
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001222static void azx_vs_set_state(struct pci_dev *pci,
1223 enum vga_switcheroo_state state)
1224{
1225 struct snd_card *card = pci_get_drvdata(pci);
1226 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001227 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001228 bool disabled;
1229
Takashi Iwai9a34af42014-06-26 17:19:20 +02001230 wait_for_completion(&hda->probe_wait);
1231 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001232 return;
1233
1234 disabled = (state == VGA_SWITCHEROO_OFF);
1235 if (chip->disabled == disabled)
1236 return;
1237
Takashi Iwaia41d1222015-04-14 22:13:18 +02001238 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001239 chip->disabled = disabled;
1240 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001241 dev_info(chip->card->dev,
1242 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001243 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001244 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001245 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001246 }
1247 }
1248 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001249 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001250 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001251 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001252 pm_runtime_put_sync_suspend(card->dev);
1253 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001254 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001255 * however we have no ACPI handle, so pci/acpi can't put us there,
1256 * put ourselves there */
1257 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001258 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001259 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001260 dev_warn(chip->card->dev,
1261 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001262 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001263 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001264 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001265 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001266 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001267 }
1268 }
1269}
1270
1271static bool azx_vs_can_switch(struct pci_dev *pci)
1272{
1273 struct snd_card *card = pci_get_drvdata(pci);
1274 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001275 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001276
Takashi Iwai9a34af42014-06-26 17:19:20 +02001277 wait_for_completion(&hda->probe_wait);
1278 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001279 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001280 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001281 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001282 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001283 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001284 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001285 return true;
1286}
1287
Bill Pembertone23e7a12012-12-06 12:35:10 -05001288static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001289{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001290 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001291 struct pci_dev *p = get_bound_vga(chip->pci);
1292 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001293 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001294 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001295 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001296 pci_dev_put(p);
1297 }
1298}
1299
1300static const struct vga_switcheroo_client_ops azx_vs_ops = {
1301 .set_gpu_state = azx_vs_set_state,
1302 .can_switch = azx_vs_can_switch,
1303};
1304
Bill Pembertone23e7a12012-12-06 12:35:10 -05001305static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001306{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001307 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001308 int err;
1309
Takashi Iwai9a34af42014-06-26 17:19:20 +02001310 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001311 return 0;
1312 /* FIXME: currently only handling DIS controller
1313 * is there any machine with two switchable HDMI audio controllers?
1314 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001315 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001316 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001317 if (err < 0)
1318 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001319 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001320
1321 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001322 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001323 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001324 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001325}
1326#else
1327#define init_vga_switcheroo(chip) /* NOP */
1328#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001329#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001330#endif /* SUPPORT_VGA_SWITCHER */
1331
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 * destructor
1334 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001335static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001337 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001338 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001339 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001340
Takashi Iwai364aa712015-02-19 16:51:17 +01001341 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001342 pm_runtime_get_noresume(&pci->dev);
1343
Takashi Iwai65fcd412012-08-14 17:13:32 +02001344 azx_del_card_list(chip);
1345
Takashi Iwai9a34af42014-06-26 17:19:20 +02001346 hda->init_failed = 1; /* to be sure */
1347 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001348
Takashi Iwai9a34af42014-06-26 17:19:20 +02001349 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001350 if (chip->disabled && hda->probe_continued)
1351 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001352 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001353 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001354 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1355 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001356 }
1357
Takashi Iwaia41d1222015-04-14 22:13:18 +02001358 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001359 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001360 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001361 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 }
1363
Takashi Iwaia41d1222015-04-14 22:13:18 +02001364 if (bus->irq >= 0)
1365 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001366 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001367 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001368 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Dylan Reid67908992014-02-28 15:41:23 -08001370 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001371 azx_free_streams(chip);
1372 snd_hdac_bus_exit(bus);
1373
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001374 if (chip->region_requested)
1375 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001378#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001379 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001380#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001381
Wang Xingchao99a20082013-05-30 22:07:10 +08001382 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001383 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001384 snd_hdac_display_power(bus, false);
1385 snd_hdac_i915_exit(bus);
Wang Xingchao99a20082013-05-30 22:07:10 +08001386 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001387 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 return 0;
1390}
1391
Takashi Iwaia41d1222015-04-14 22:13:18 +02001392static int azx_dev_disconnect(struct snd_device *device)
1393{
1394 struct azx *chip = device->device_data;
1395
1396 chip->bus.shutdown = 1;
1397 return 0;
1398}
1399
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001400static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
1402 return azx_free(device->device_data);
1403}
1404
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001405#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001407 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001408 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001409static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001410{
1411 struct pci_dev *p;
1412
1413 /* check only discrete GPU */
1414 switch (pci->vendor) {
1415 case PCI_VENDOR_ID_ATI:
1416 case PCI_VENDOR_ID_AMD:
1417 case PCI_VENDOR_ID_NVIDIA:
1418 if (pci->devfn == 1) {
1419 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1420 pci->bus->number, 0);
1421 if (p) {
1422 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1423 return p;
1424 pci_dev_put(p);
1425 }
1426 }
1427 break;
1428 }
1429 return NULL;
1430}
1431
Bill Pembertone23e7a12012-12-06 12:35:10 -05001432static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001433{
1434 bool vga_inactive = false;
1435 struct pci_dev *p = get_bound_vga(pci);
1436
1437 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001438 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001439 vga_inactive = true;
1440 pci_dev_put(p);
1441 }
1442 return vga_inactive;
1443}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001444#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001445
1446/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001447 * white/black-listing for position_fix
1448 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001449static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001450 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1451 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001452 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001453 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001454 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001455 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001456 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001457 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001458 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001459 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001460 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001461 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001462 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001463 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001464 {}
1465};
1466
Bill Pembertone23e7a12012-12-06 12:35:10 -05001467static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001468{
1469 const struct snd_pci_quirk *q;
1470
Takashi Iwaic673ba12009-03-17 07:49:14 +01001471 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001472 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001473 case POS_FIX_LPIB:
1474 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001475 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001476 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001477 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001478 return fix;
1479 }
1480
Takashi Iwaic673ba12009-03-17 07:49:14 +01001481 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1482 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001483 dev_info(chip->card->dev,
1484 "position_fix set to %d for device %04x:%04x\n",
1485 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001486 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001487 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001488
1489 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001490 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001491 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001492 return POS_FIX_VIACOMBO;
1493 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001494 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001495 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001496 return POS_FIX_LPIB;
1497 }
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001498 if (IS_SKL_PLUS(chip->pci)) {
1499 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1500 return POS_FIX_SKL;
1501 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001502 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001503}
1504
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001505static void assign_position_fix(struct azx *chip, int fix)
1506{
1507 static azx_get_pos_callback_t callbacks[] = {
1508 [POS_FIX_AUTO] = NULL,
1509 [POS_FIX_LPIB] = azx_get_pos_lpib,
1510 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1511 [POS_FIX_VIACOMBO] = azx_via_get_position,
1512 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001513 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001514 };
1515
1516 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1517
1518 /* combo mode uses LPIB only for playback */
1519 if (fix == POS_FIX_COMBO)
1520 chip->get_position[1] = NULL;
1521
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001522 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001523 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1524 chip->get_delay[0] = chip->get_delay[1] =
1525 azx_get_delay_from_lpib;
1526 }
1527
1528}
1529
Takashi Iwai3372a152007-02-01 15:46:50 +01001530/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001531 * black-lists for probe_mask
1532 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001533static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001534 /* Thinkpad often breaks the controller communication when accessing
1535 * to the non-working (or non-existing) modem codec slot.
1536 */
1537 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1538 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1539 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001540 /* broken BIOS */
1541 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001542 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1543 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001544 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001545 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001546 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001547 /* WinFast VP200 H (Teradici) user reported broken communication */
1548 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001549 {}
1550};
1551
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001552#define AZX_FORCE_CODEC_MASK 0x100
1553
Bill Pembertone23e7a12012-12-06 12:35:10 -05001554static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001555{
1556 const struct snd_pci_quirk *q;
1557
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001558 chip->codec_probe_mask = probe_mask[dev];
1559 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001560 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1561 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001562 dev_info(chip->card->dev,
1563 "probe_mask set to 0x%x for device %04x:%04x\n",
1564 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001565 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001566 }
1567 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001568
1569 /* check forced option */
1570 if (chip->codec_probe_mask != -1 &&
1571 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001572 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001573 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001574 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001575 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001576}
1577
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001578/*
Takashi Iwai716238552009-09-28 13:14:04 +02001579 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001580 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001581static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001582 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1583 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1584 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1585 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001586 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001587 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001588 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001589 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001590 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001591 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001592 {}
1593};
1594
Bill Pembertone23e7a12012-12-06 12:35:10 -05001595static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001596{
1597 const struct snd_pci_quirk *q;
1598
Takashi Iwai716238552009-09-28 13:14:04 +02001599 if (enable_msi >= 0) {
1600 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001601 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001602 }
1603 chip->msi = 1; /* enable MSI as default */
1604 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001605 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001606 dev_info(chip->card->dev,
1607 "msi for device %04x:%04x set to %d\n",
1608 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001609 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001610 return;
1611 }
1612
1613 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001614 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001615 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001616 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001617 }
1618}
1619
Takashi Iwaia1585d72011-12-14 09:27:04 +01001620/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001621static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001622{
Takashi Iwai7c732012014-11-25 12:54:16 +01001623 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001624
Takashi Iwai7c732012014-11-25 12:54:16 +01001625 if (snoop >= 0) {
1626 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1627 snoop ? "snoop" : "non-snoop");
1628 chip->snoop = snoop;
1629 return;
1630 }
1631
1632 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001633 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1634 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001635 /* force to non-snoop mode for a new VIA controller
1636 * when BIOS is set
1637 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001638 u8 val;
1639 pci_read_config_byte(chip->pci, 0x42, &val);
1640 if (!(val & 0x80) && chip->pci->revision == 0x30)
1641 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001642 }
1643
Takashi Iwai37e661e2014-11-25 11:28:07 +01001644 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1645 snoop = false;
1646
Takashi Iwai7c732012014-11-25 12:54:16 +01001647 chip->snoop = snoop;
1648 if (!snoop)
1649 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001650}
Takashi Iwai669ba272007-08-17 09:17:36 +02001651
Wang Xingchao99a20082013-05-30 22:07:10 +08001652static void azx_probe_work(struct work_struct *work)
1653{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001654 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1655 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001656}
Wang Xingchao99a20082013-05-30 22:07:10 +08001657
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001658static int default_bdl_pos_adj(struct azx *chip)
1659{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001660 /* some exceptions: Atoms seem problematic with value 1 */
1661 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1662 switch (chip->pci->device) {
1663 case 0x0f04: /* Baytrail */
1664 case 0x2284: /* Braswell */
1665 return 32;
1666 }
1667 }
1668
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001669 switch (chip->driver_type) {
1670 case AZX_DRIVER_ICH:
1671 case AZX_DRIVER_PCH:
1672 return 1;
1673 default:
1674 return 32;
1675 }
1676}
1677
Takashi Iwai669ba272007-08-17 09:17:36 +02001678/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 * constructor
1680 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001681static const struct hdac_io_ops pci_hda_io_ops;
1682static const struct hda_controller_ops pci_hda_ops;
1683
Bill Pembertone23e7a12012-12-06 12:35:10 -05001684static int azx_create(struct snd_card *card, struct pci_dev *pci,
1685 int dev, unsigned int driver_caps,
1686 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001688 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001689 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 .dev_free = azx_dev_free,
1691 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001692 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001693 struct azx *chip;
1694 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001697
Pavel Machek927fc862006-08-31 17:03:43 +02001698 err = pci_enable_device(pci);
1699 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 return err;
1701
Mengdong Lina07187c2014-06-26 18:45:16 +08001702 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1703 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 pci_disable_device(pci);
1705 return -ENOMEM;
1706 }
1707
Mengdong Lina07187c2014-06-26 18:45:16 +08001708 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001709 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 chip->card = card;
1711 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001712 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001713 chip->driver_caps = driver_caps;
1714 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001715 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001716 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001717 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001718 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001719 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1720 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001721 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001722 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001724 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001725
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001726 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001727
Takashi Iwai41438f12017-01-12 17:13:21 +01001728 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1729 chip->fallback_to_single_cmd = 1;
1730 else /* explicitly set to single_cmd or not */
1731 chip->single_cmd = single_cmd;
1732
Takashi Iwaia1585d72011-12-14 09:27:04 +01001733 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001734
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001735 if (bdl_pos_adj[dev] < 0)
1736 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1737 else
1738 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001739
Takashi Iwaia41d1222015-04-14 22:13:18 +02001740 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1741 if (err < 0) {
1742 kfree(hda);
1743 pci_disable_device(pci);
1744 return err;
1745 }
1746
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001747 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1748 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1749 chip->bus.needs_damn_long_delay = 1;
1750 }
1751
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001752 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1753 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001754 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001755 azx_free(chip);
1756 return err;
1757 }
1758
Wang Xingchao99a20082013-05-30 22:07:10 +08001759 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001760 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001761
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001762 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001763
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001764 return 0;
1765}
1766
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001767static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001768{
1769 int dev = chip->dev_index;
1770 struct pci_dev *pci = chip->pci;
1771 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001772 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001773 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001774 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001775 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001776
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001777#if BITS_PER_LONG != 64
1778 /* Fix up base address on ULI M5461 */
1779 if (chip->driver_type == AZX_DRIVER_ULI) {
1780 u16 tmp3;
1781 pci_read_config_word(pci, 0x40, &tmp3);
1782 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1783 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1784 }
1785#endif
1786
Pavel Machek927fc862006-08-31 17:03:43 +02001787 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001788 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001790 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Takashi Iwaia41d1222015-04-14 22:13:18 +02001792 bus->addr = pci_resource_start(pci, 0);
1793 bus->remap_addr = pci_ioremap_bar(pci, 0);
1794 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001795 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001796 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 }
1798
Guneshwor Singh50279d92016-08-04 15:46:03 +05301799 if (IS_SKL_PLUS(pci))
1800 snd_hdac_bus_parse_capabilities(bus);
1801
1802 /*
1803 * Some Intel CPUs has always running timer (ART) feature and
1804 * controller may have Global time sync reporting capability, so
1805 * check both of these before declaring synchronized time reporting
1806 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1807 */
1808 chip->gts_present = false;
1809
1810#ifdef CONFIG_X86
1811 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1812 chip->gts_present = true;
1813#endif
1814
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001815 if (chip->msi) {
1816 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1817 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1818 pci->no_64bit_msi = true;
1819 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001820 if (pci_enable_msi(pci) < 0)
1821 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001822 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001823
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001824 if (azx_acquire_irq(chip, 0) < 0)
1825 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
1827 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001828 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Tobin Davisbcd72002008-01-15 11:23:55 +01001830 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001831 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001832
Takashi Iwai413cbf42014-10-01 10:30:53 +02001833 /* AMD devices support 40 or 48bit DMA, take the safe one */
1834 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1835 dma_bits = 40;
1836
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001837 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001838 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001839 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001840 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001841 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1842 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1843 NULL);
1844 if (p_smbus) {
1845 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001846 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001847 pci_dev_put(p_smbus);
1848 }
1849 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001850
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001851 /* NVidia hardware normally only supports up to 40 bits of DMA */
1852 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1853 dma_bits = 40;
1854
Takashi Iwai9477c582011-05-25 09:11:37 +02001855 /* disable 64bit DMA address on some devices */
1856 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001857 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001858 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001859 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001860
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001861 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001862 if (align_buffer_size >= 0)
1863 chip->align_buffer_size = !!align_buffer_size;
1864 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001865 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001866 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001867 else
1868 chip->align_buffer_size = 1;
1869 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001870
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001871 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001872 if (!(gcap & AZX_GCAP_64OK))
1873 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001874 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1875 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001876 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001877 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1878 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001879 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001880
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001881 /* read number of streams from GCAP register instead of using
1882 * hardcoded value
1883 */
1884 chip->capture_streams = (gcap >> 8) & 0x0f;
1885 chip->playback_streams = (gcap >> 12) & 0x0f;
1886 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001887 /* gcap didn't give any info, switching to old method */
1888
1889 switch (chip->driver_type) {
1890 case AZX_DRIVER_ULI:
1891 chip->playback_streams = ULI_NUM_PLAYBACK;
1892 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001893 break;
1894 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001895 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001896 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1897 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001898 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001899 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001900 default:
1901 chip->playback_streams = ICH6_NUM_PLAYBACK;
1902 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001903 break;
1904 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001905 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001906 chip->capture_index_offset = 0;
1907 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001908 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001909
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001910 /* sanity check for the SDxCTL.STRM field overflow */
1911 if (chip->num_streams > 15 &&
1912 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1913 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1914 "forcing separate stream tags", chip->num_streams);
1915 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1916 }
1917
Takashi Iwaia41d1222015-04-14 22:13:18 +02001918 /* initialize streams */
1919 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001920 if (err < 0)
1921 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922
1923 err = azx_alloc_stream_pages(chip);
1924 if (err < 0)
1925 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001928 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001929
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001930 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1931 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001932
Lu, Han0a673522015-05-05 09:05:48 +08001933 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
1935 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001936 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001937 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001938 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 }
1940
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001941 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001942 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1943 sizeof(card->shortname));
1944 snprintf(card->longname, sizeof(card->longname),
1945 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001946 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949}
1950
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001951#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001952/* callback from request_firmware_nowait() */
1953static void azx_firmware_cb(const struct firmware *fw, void *context)
1954{
1955 struct snd_card *card = context;
1956 struct azx *chip = card->private_data;
1957 struct pci_dev *pci = chip->pci;
1958
1959 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001960 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001961 goto error;
1962 }
1963
1964 chip->fw = fw;
1965 if (!chip->disabled) {
1966 /* continue probing */
1967 if (azx_probe_continue(chip))
1968 goto error;
1969 }
1970 return; /* OK */
1971
1972 error:
1973 snd_card_free(card);
1974 pci_set_drvdata(pci, NULL);
1975}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001976#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001977
Dylan Reid40830812014-02-28 15:41:13 -08001978/*
1979 * HDA controller ops.
1980 */
1981
1982/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001983static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001984{
1985 writel(value, addr);
1986}
1987
Dylan Reiddb291e32014-03-02 20:44:01 -08001988static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001989{
1990 return readl(addr);
1991}
1992
Dylan Reiddb291e32014-03-02 20:44:01 -08001993static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001994{
1995 writew(value, addr);
1996}
1997
Dylan Reiddb291e32014-03-02 20:44:01 -08001998static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001999{
2000 return readw(addr);
2001}
2002
Dylan Reiddb291e32014-03-02 20:44:01 -08002003static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002004{
2005 writeb(value, addr);
2006}
2007
Dylan Reiddb291e32014-03-02 20:44:01 -08002008static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002009{
2010 return readb(addr);
2011}
2012
Dylan Reidf46ea602014-02-28 15:41:16 -08002013static int disable_msi_reset_irq(struct azx *chip)
2014{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002015 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002016 int err;
2017
Takashi Iwaia41d1222015-04-14 22:13:18 +02002018 free_irq(bus->irq, chip);
2019 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002020 pci_disable_msi(chip->pci);
2021 chip->msi = 0;
2022 err = azx_acquire_irq(chip, 1);
2023 if (err < 0)
2024 return err;
2025
2026 return 0;
2027}
2028
Dylan Reidb419b352014-02-28 15:41:20 -08002029/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002030static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002031 int type,
2032 size_t size,
2033 struct snd_dma_buffer *buf)
2034{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002035 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002036 int err;
2037
2038 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002039 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002040 size, buf);
2041 if (err < 0)
2042 return err;
2043 mark_pages_wc(chip, buf, true);
2044 return 0;
2045}
2046
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002047static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002048{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002049 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002050
Dylan Reidb419b352014-02-28 15:41:20 -08002051 mark_pages_wc(chip, buf, false);
2052 snd_dma_free_pages(buf);
2053}
2054
2055static int substream_alloc_pages(struct azx *chip,
2056 struct snd_pcm_substream *substream,
2057 size_t size)
2058{
2059 struct azx_dev *azx_dev = get_azx_dev(substream);
2060 int ret;
2061
2062 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002063 ret = snd_pcm_lib_malloc_pages(substream, size);
2064 if (ret < 0)
2065 return ret;
2066 mark_runtime_wc(chip, azx_dev, substream, true);
2067 return 0;
2068}
2069
2070static int substream_free_pages(struct azx *chip,
2071 struct snd_pcm_substream *substream)
2072{
2073 struct azx_dev *azx_dev = get_azx_dev(substream);
2074 mark_runtime_wc(chip, azx_dev, substream, false);
2075 return snd_pcm_lib_free_pages(substream);
2076}
2077
Dylan Reid8769b272014-02-28 15:41:21 -08002078static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2079 struct vm_area_struct *area)
2080{
2081#ifdef CONFIG_X86
2082 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2083 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002084 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002085 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2086#endif
2087}
2088
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002089static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002090 .reg_writel = pci_azx_writel,
2091 .reg_readl = pci_azx_readl,
2092 .reg_writew = pci_azx_writew,
2093 .reg_readw = pci_azx_readw,
2094 .reg_writeb = pci_azx_writeb,
2095 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002096 .dma_alloc_pages = dma_alloc_pages,
2097 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002098};
2099
2100static const struct hda_controller_ops pci_hda_ops = {
2101 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002102 .substream_alloc_pages = substream_alloc_pages,
2103 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002104 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002105 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002106 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002107};
2108
Bill Pembertone23e7a12012-12-06 12:35:10 -05002109static int azx_probe(struct pci_dev *pci,
2110 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002112 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002113 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002114 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002115 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002116 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002117 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002119 if (dev >= SNDRV_CARDS)
2120 return -ENODEV;
2121 if (!enable[dev]) {
2122 dev++;
2123 return -ENOENT;
2124 }
2125
Takashi Iwai60c57722014-01-29 14:20:19 +01002126 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2127 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002128 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002129 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002130 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 }
2132
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002133 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002134 if (err < 0)
2135 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002136 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002137 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002138
2139 pci_set_drvdata(pci, card);
2140
2141 err = register_vga_switcheroo(chip);
2142 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002143 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002144 goto out_free;
2145 }
2146
2147 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002148 dev_info(card->dev, "VGA controller is disabled\n");
2149 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002150 chip->disabled = true;
2151 }
2152
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002153 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Takashi Iwai4918cda2012-08-09 12:33:28 +02002155#ifdef CONFIG_SND_HDA_PATCH_LOADER
2156 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002157 dev_info(card->dev, "Applying patch firmware '%s'\n",
2158 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002159 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2160 &pci->dev, GFP_KERNEL, card,
2161 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002162 if (err < 0)
2163 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002164 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002165 }
2166#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2167
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002168#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002169 if (CONTROLLER_IN_GPU(pci))
2170 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002171#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002172
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002173 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002174 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002175
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002176 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002177 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002178 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002179 return 0;
2180
2181out_free:
2182 snd_card_free(card);
2183 return err;
2184}
2185
Dylan Reide62a42a2014-02-28 15:41:19 -08002186/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2187static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2188 [AZX_DRIVER_NVIDIA] = 8,
2189 [AZX_DRIVER_TERA] = 1,
2190};
2191
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002192static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002193{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002194 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002195 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002196 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002197 int dev = chip->dev_index;
2198 int err;
2199
Takashi Iwaia41d1222015-04-14 22:13:18 +02002200 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002201
2202 /* Request display power well for the HDA controller or codec. For
2203 * Haswell/Broadwell, both the display HDA controller and codec need
2204 * this power. For other platforms, like Baytrail/Braswell, only the
2205 * display codec needs the power and it can be released after probe.
2206 */
Wang Xingchao99a20082013-05-30 22:07:10 +08002207 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Libin Yang03b135c2015-06-03 09:30:15 +08002208 /* HSW/BDW controllers need this power */
2209 if (CONTROLLER_IN_GPU(pci))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002210 hda->need_i915_power = 1;
2211
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002212 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002213 if (err < 0) {
2214 /* if the controller is bound only with HDMI/DP
2215 * (for HSW and BDW), we need to abort the probe;
2216 * for other chips, still continue probing as other
2217 * codecs can be on the same link.
2218 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002219 if (CONTROLLER_IN_GPU(pci)) {
2220 dev_err(chip->card->dev,
2221 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002222 goto out_free;
Takashi Iwaibed2e982016-01-20 15:00:26 +01002223 } else
Takashi Iwai535115b2015-06-12 07:53:58 +02002224 goto skip_i915;
2225 }
Mengdong Lin795614d2015-04-29 17:43:36 +08002226
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002227 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002228 if (err < 0) {
2229 dev_err(chip->card->dev,
2230 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002231 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002232 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002233 }
2234
Takashi Iwaibf068482015-06-10 12:03:49 +02002235 skip_i915:
Takashi Iwai5c906802013-05-30 22:07:09 +08002236 err = azx_first_init(chip);
2237 if (err < 0)
2238 goto out_free;
2239
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002240#ifdef CONFIG_SND_HDA_INPUT_BEEP
2241 chip->beep_mode = beep_mode[dev];
2242#endif
2243
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002245 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2246 if (err < 0)
2247 goto out_free;
2248
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002249#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002250 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002251 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002252 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002253 if (err < 0)
2254 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002255#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002256 release_firmware(chip->fw); /* no longer needed */
2257 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002258#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002259 }
2260#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002261 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002262 err = azx_codec_configure(chip);
2263 if (err < 0)
2264 goto out_free;
2265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002267 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002268 if (err < 0)
2269 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
Takashi Iwaicb53c622007-08-10 17:21:45 +02002271 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002272 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002273 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002274 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002275 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002277out_free:
Mengdong Lin795614d2015-04-29 17:43:36 +08002278 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
2279 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002280 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002281
2282i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002283 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002284 hda->init_failed = 1;
2285 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002286 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287}
2288
Bill Pembertone23e7a12012-12-06 12:35:10 -05002289static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290{
Takashi Iwai91219472012-04-26 12:13:25 +02002291 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002292 struct azx *chip;
2293 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002294
Takashi Iwai991f86d2016-01-20 17:19:02 +01002295 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002296 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002297 chip = card->private_data;
2298 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002299 /* FIXME: below is an ugly workaround.
2300 * Both device_release_driver() and driver_probe_device()
2301 * take *both* the device's and its parent's lock before
2302 * calling the remove() and probe() callbacks. The codec
2303 * probe takes the locks of both the codec itself and its
2304 * parent, i.e. the PCI controller dev. Meanwhile, when
2305 * the PCI controller is unbound, it takes its lock, too
2306 * ==> ouch, a deadlock!
2307 * As a workaround, we unlock temporarily here the controller
2308 * device during cancel_work_sync() call.
2309 */
2310 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002311 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002312 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002313
Takashi Iwai91219472012-04-26 12:13:25 +02002314 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316}
2317
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002318static void azx_shutdown(struct pci_dev *pci)
2319{
2320 struct snd_card *card = pci_get_drvdata(pci);
2321 struct azx *chip;
2322
2323 if (!card)
2324 return;
2325 chip = card->private_data;
2326 if (chip && chip->running)
2327 azx_stop_chip(chip);
2328}
2329
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002331static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002332 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002333 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002334 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002335 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002336 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002337 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002338 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002339 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002340 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002341 /* Lynx Point */
2342 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002343 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f07802014-05-23 09:02:44 +02002344 /* 9 Series */
2345 { PCI_DEVICE(0x8086, 0x8ca0),
2346 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002347 /* Wellsburg */
2348 { PCI_DEVICE(0x8086, 0x8d20),
2349 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2350 { PCI_DEVICE(0x8086, 0x8d21),
2351 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002352 /* Lewisburg */
2353 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002354 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002355 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002356 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002357 /* Lynx Point-LP */
2358 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002359 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002360 /* Lynx Point-LP */
2361 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002362 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002363 /* Wildcat Point-LP */
2364 { PCI_DEVICE(0x8086, 0x9ca0),
2365 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002366 /* Sunrise Point */
2367 { PCI_DEVICE(0x8086, 0xa170),
Libin Yangdb48abf2015-03-26 13:28:39 +08002368 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002369 /* Sunrise Point-LP */
2370 { PCI_DEVICE(0x8086, 0x9d70),
Libin Yangd6795822014-12-19 08:44:31 +08002371 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302372 /* Kabylake */
2373 { PCI_DEVICE(0x8086, 0xa171),
2374 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2375 /* Kabylake-LP */
2376 { PCI_DEVICE(0x8086, 0x9d71),
2377 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302378 /* Kabylake-H */
2379 { PCI_DEVICE(0x8086, 0xa2f0),
2380 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Lu, Hanc87693d2015-11-19 23:25:12 +08002381 /* Broxton-P(Apollolake) */
2382 { PCI_DEVICE(0x8086, 0x5a98),
2383 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002384 /* Broxton-T */
2385 { PCI_DEVICE(0x8086, 0x1a98),
2386 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302387 /* Gemini-Lake */
2388 { PCI_DEVICE(0x8086, 0x3198),
2389 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002390 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002391 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002392 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002393 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002394 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002395 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002396 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002397 /* Broadwell */
2398 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002399 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002400 /* 5 Series/3400 */
2401 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002402 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002403 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002404 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002405 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002406 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002407 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002408 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002409 /* BayTrail */
2410 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002411 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002412 /* Braswell */
2413 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002414 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002415 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002416 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002417 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2418 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002419 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002420 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2421 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002422 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002423 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2424 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002425 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002426 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2427 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002428 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002429 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2430 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002431 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002432 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2433 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002434 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002435 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2436 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002437 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002438 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002439 /* Generic Intel */
2440 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2441 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2442 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002443 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002444 /* ATI SB 450/600/700/800/900 */
2445 { PCI_DEVICE(0x1002, 0x437b),
2446 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2447 { PCI_DEVICE(0x1002, 0x4383),
2448 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2449 /* AMD Hudson */
2450 { PCI_DEVICE(0x1022, 0x780d),
2451 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002452 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302453 { PCI_DEVICE(0x1002, 0x0002),
2454 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002455 { PCI_DEVICE(0x1002, 0x1308),
2456 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302457 { PCI_DEVICE(0x1002, 0x157a),
2458 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002459 { PCI_DEVICE(0x1002, 0x15b3),
2460 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002461 { PCI_DEVICE(0x1002, 0x793b),
2462 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2463 { PCI_DEVICE(0x1002, 0x7919),
2464 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2465 { PCI_DEVICE(0x1002, 0x960f),
2466 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2467 { PCI_DEVICE(0x1002, 0x970f),
2468 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002469 { PCI_DEVICE(0x1002, 0x9840),
2470 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002471 { PCI_DEVICE(0x1002, 0xaa00),
2472 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2473 { PCI_DEVICE(0x1002, 0xaa08),
2474 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2475 { PCI_DEVICE(0x1002, 0xaa10),
2476 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2477 { PCI_DEVICE(0x1002, 0xaa18),
2478 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2479 { PCI_DEVICE(0x1002, 0xaa20),
2480 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2481 { PCI_DEVICE(0x1002, 0xaa28),
2482 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2483 { PCI_DEVICE(0x1002, 0xaa30),
2484 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2485 { PCI_DEVICE(0x1002, 0xaa38),
2486 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2487 { PCI_DEVICE(0x1002, 0xaa40),
2488 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2489 { PCI_DEVICE(0x1002, 0xaa48),
2490 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002491 { PCI_DEVICE(0x1002, 0xaa50),
2492 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2493 { PCI_DEVICE(0x1002, 0xaa58),
2494 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2495 { PCI_DEVICE(0x1002, 0xaa60),
2496 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2497 { PCI_DEVICE(0x1002, 0xaa68),
2498 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2499 { PCI_DEVICE(0x1002, 0xaa80),
2500 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2501 { PCI_DEVICE(0x1002, 0xaa88),
2502 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2503 { PCI_DEVICE(0x1002, 0xaa90),
2504 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2505 { PCI_DEVICE(0x1002, 0xaa98),
2506 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002507 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002508 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002509 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002510 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002511 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002512 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002513 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002514 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302515 { PCI_DEVICE(0x1002, 0xaac0),
2516 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002517 { PCI_DEVICE(0x1002, 0xaac8),
2518 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302519 { PCI_DEVICE(0x1002, 0xaad8),
2520 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2521 { PCI_DEVICE(0x1002, 0xaae8),
2522 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302523 { PCI_DEVICE(0x1002, 0xaae0),
2524 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2525 { PCI_DEVICE(0x1002, 0xaaf0),
2526 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002527 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002528 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002529 /* VIA GFX VT7122/VX900 */
2530 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2531 /* VIA GFX VT6122/VX11 */
2532 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002533 /* SIS966 */
2534 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2535 /* ULI M5461 */
2536 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2537 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002538 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2539 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2540 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002541 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002542 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002543 { PCI_DEVICE(0x6549, 0x1200),
2544 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002545 { PCI_DEVICE(0x6549, 0x2200),
2546 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002547 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002548 /* CTHDA chips */
2549 { PCI_DEVICE(0x1102, 0x0010),
2550 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2551 { PCI_DEVICE(0x1102, 0x0012),
2552 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002553#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002554 /* the following entry conflicts with snd-ctxfi driver,
2555 * as ctxfi driver mutates from HD-audio to native mode with
2556 * a special command sequence.
2557 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002558 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2559 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2560 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002561 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002562 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002563#else
2564 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002565 { PCI_DEVICE(0x1102, 0x0009),
2566 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002567 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002568#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002569 /* CM8888 */
2570 { PCI_DEVICE(0x13f6, 0x5011),
2571 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002572 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002573 /* Vortex86MX */
2574 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002575 /* VMware HDAudio */
2576 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002577 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002578 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2579 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2580 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002581 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002582 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2583 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2584 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002585 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 { 0, }
2587};
2588MODULE_DEVICE_TABLE(pci, azx_ids);
2589
2590/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002591static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002592 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593 .id_table = azx_ids,
2594 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002595 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002596 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002597 .driver = {
2598 .pm = AZX_PM_OPS,
2599 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600};
2601
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002602module_pci_driver(azx_driver);