blob: 573b80f0c1536e970f7693b8ff283316e298091d [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Mika Kuoppala59bad942015-01-16 11:34:40 +0200542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800799 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
800 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
801 * polygons in the same 8x4 pixel/sample area to be processed without
802 * stalling waiting for the earlier ones to write to Hierarchical Z
803 * buffer."
804 *
805 * This optimization is off by default for Broadwell; turn it on.
806 */
807 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
808
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(CACHE_MODE_1,
811 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
813 /*
814 * BSpec recommends 8x4 when MSAA is used,
815 * however in practice 16x4 seems fastest.
816 *
817 * Note that PS/WM thread counts depend on the WIZ hashing
818 * disable bit, which we don't touch here, but it's good
819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
820 */
Damien Lespiau98533252014-12-08 17:33:51 +0000821 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
822 GEN6_WIZ_HASHING_MASK,
823 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100824
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 return 0;
826}
827
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828static int chv_init_workarounds(struct intel_engine_cs *ring)
829{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830 struct drm_device *dev = ring->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
832
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300833 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300834 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300835 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000836 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
837 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300838
Arun Siluvery952890092014-10-28 18:33:14 +0000839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
843 /* WaForceEnableNonCoherent:chv */
844 /* WaHdcDisableFetchWhenMasked:chv */
845 WA_SET_BIT_MASKED(HDC_CHICKEN0,
846 HDC_FORCE_NON_COHERENT |
847 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
848
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800849 /* According to the CACHE_MODE_0 default value documentation, some
850 * CHV platforms disable this optimization by default. Turn it on.
851 */
852 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
853
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200854 /* Wa4x4STCOptimizationDisable:chv */
855 WA_SET_BIT_MASKED(CACHE_MODE_1,
856 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
857
Kenneth Graunked60de812015-01-10 18:02:22 -0800858 /* Improve HiZ throughput on CHV. */
859 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
860
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200861 /*
862 * BSpec recommends 8x4 when MSAA is used,
863 * however in practice 16x4 seems fastest.
864 *
865 * Note that PS/WM thread counts depend on the WIZ hashing
866 * disable bit, which we don't touch here, but it's good
867 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
868 */
869 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
870 GEN6_WIZ_HASHING_MASK,
871 GEN6_WIZ_HASHING_16x4);
872
Mika Kuoppala72253422014-10-07 17:21:26 +0300873 return 0;
874}
875
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000876static int gen9_init_workarounds(struct intel_engine_cs *ring)
877{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000878 struct drm_device *dev = ring->dev;
879 struct drm_i915_private *dev_priv = dev->dev_private;
880
881 /* WaDisablePartialInstShootdown:skl */
882 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
883 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
884
Nick Hoath84241712015-02-05 10:47:20 +0000885 /* Syncing dependencies between camera and graphics */
886 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
887 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
888
Nick Hoath1de45822015-02-05 10:47:19 +0000889 if (INTEL_REVID(dev) == SKL_REVID_A0) {
890 /*
891 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
892 * This is a pre-production w/a.
893 */
894 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
895 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
896 ~GEN9_DG_MIRROR_FIX_ENABLE);
897 }
898
Nick Hoathcac23df2015-02-05 10:47:22 +0000899 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
900 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
901 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
902 GEN9_ENABLE_YV12_BUGFIX);
903 }
904
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000905 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
906 /*
907 *Use Force Non-Coherent whenever executing a 3D context. This
908 * is a workaround for a possible hang in the unlikely event
909 * a TLB invalidation occurs during a PSD flush.
910 */
911 /* WaForceEnableNonCoherent:skl */
912 WA_SET_BIT_MASKED(HDC_CHICKEN0,
913 HDC_FORCE_NON_COHERENT);
914 }
915
Hoath, Nicholas18404812015-02-05 10:47:23 +0000916 /* Wa4x4STCOptimizationDisable:skl */
917 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
918
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000919 return 0;
920}
921
Michel Thierry771b9a52014-11-11 16:47:33 +0000922int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300923{
924 struct drm_device *dev = ring->dev;
925 struct drm_i915_private *dev_priv = dev->dev_private;
926
927 WARN_ON(ring->id != RCS);
928
929 dev_priv->workarounds.count = 0;
930
931 if (IS_BROADWELL(dev))
932 return bdw_init_workarounds(ring);
933
934 if (IS_CHERRYVIEW(dev))
935 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300936
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000937 if (IS_GEN9(dev))
938 return gen9_init_workarounds(ring);
939
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300940 return 0;
941}
942
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100943static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800944{
Chris Wilson78501ea2010-10-27 12:18:21 +0100945 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100947 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200948 if (ret)
949 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800950
Akash Goel61a563a2014-03-25 18:01:50 +0530951 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
952 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200953 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000954
955 /* We need to disable the AsyncFlip performance optimisations in order
956 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
957 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100958 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300959 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000960 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000961 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000962 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
963
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000964 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530965 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000966 if (INTEL_INFO(dev)->gen == 6)
967 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000968 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000969
Akash Goel01fa0302014-03-24 23:00:04 +0530970 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000971 if (IS_GEN7(dev))
972 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530973 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000974 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100975
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200976 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700977 /* From the Sandybridge PRM, volume 1 part 3, page 24:
978 * "If this bit is set, STCunit will have LRA as replacement
979 * policy. [...] This bit must be reset. LRA replacement
980 * policy is not supported."
981 */
982 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200983 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800984 }
985
Daniel Vetter6b26c862012-04-24 14:04:12 +0200986 if (INTEL_INFO(dev)->gen >= 6)
987 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000988
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700989 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700990 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700991
Mika Kuoppala72253422014-10-07 17:21:26 +0300992 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800993}
994
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100995static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000996{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100997 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700998 struct drm_i915_private *dev_priv = dev->dev_private;
999
1000 if (dev_priv->semaphore_obj) {
1001 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1002 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1003 dev_priv->semaphore_obj = NULL;
1004 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001005
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001006 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001007}
1008
Ben Widawsky3e789982014-06-30 09:53:37 -07001009static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1010 unsigned int num_dwords)
1011{
1012#define MBOX_UPDATE_DWORDS 8
1013 struct drm_device *dev = signaller->dev;
1014 struct drm_i915_private *dev_priv = dev->dev_private;
1015 struct intel_engine_cs *waiter;
1016 int i, ret, num_rings;
1017
1018 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1019 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1020#undef MBOX_UPDATE_DWORDS
1021
1022 ret = intel_ring_begin(signaller, num_dwords);
1023 if (ret)
1024 return ret;
1025
1026 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001027 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001028 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1029 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1030 continue;
1031
John Harrison6259cea2014-11-24 18:49:29 +00001032 seqno = i915_gem_request_get_seqno(
1033 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001034 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1035 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1036 PIPE_CONTROL_QW_WRITE |
1037 PIPE_CONTROL_FLUSH_ENABLE);
1038 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1039 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001040 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001041 intel_ring_emit(signaller, 0);
1042 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1043 MI_SEMAPHORE_TARGET(waiter->id));
1044 intel_ring_emit(signaller, 0);
1045 }
1046
1047 return 0;
1048}
1049
1050static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1051 unsigned int num_dwords)
1052{
1053#define MBOX_UPDATE_DWORDS 6
1054 struct drm_device *dev = signaller->dev;
1055 struct drm_i915_private *dev_priv = dev->dev_private;
1056 struct intel_engine_cs *waiter;
1057 int i, ret, num_rings;
1058
1059 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1060 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1061#undef MBOX_UPDATE_DWORDS
1062
1063 ret = intel_ring_begin(signaller, num_dwords);
1064 if (ret)
1065 return ret;
1066
1067 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001068 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001069 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1070 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1071 continue;
1072
John Harrison6259cea2014-11-24 18:49:29 +00001073 seqno = i915_gem_request_get_seqno(
1074 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001075 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1076 MI_FLUSH_DW_OP_STOREDW);
1077 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1078 MI_FLUSH_DW_USE_GTT);
1079 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001080 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001081 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1082 MI_SEMAPHORE_TARGET(waiter->id));
1083 intel_ring_emit(signaller, 0);
1084 }
1085
1086 return 0;
1087}
1088
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001089static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001090 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001091{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001092 struct drm_device *dev = signaller->dev;
1093 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001094 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001095 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001096
Ben Widawskya1444b72014-06-30 09:53:35 -07001097#define MBOX_UPDATE_DWORDS 3
1098 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1099 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1100#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001101
1102 ret = intel_ring_begin(signaller, num_dwords);
1103 if (ret)
1104 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001105
Ben Widawsky78325f22014-04-29 14:52:29 -07001106 for_each_ring(useless, dev_priv, i) {
1107 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1108 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001109 u32 seqno = i915_gem_request_get_seqno(
1110 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001111 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1112 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001113 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001114 }
1115 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001116
Ben Widawskya1444b72014-06-30 09:53:35 -07001117 /* If num_dwords was rounded, make sure the tail pointer is correct */
1118 if (num_rings % 2 == 0)
1119 intel_ring_emit(signaller, MI_NOOP);
1120
Ben Widawsky024a43e2014-04-29 14:52:30 -07001121 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001122}
1123
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001124/**
1125 * gen6_add_request - Update the semaphore mailbox registers
1126 *
1127 * @ring - ring that is adding a request
1128 * @seqno - return seqno stuck into the ring
1129 *
1130 * Update the mailbox registers in the *other* rings with the current seqno.
1131 * This acts like a signal in the canonical semaphore.
1132 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001133static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001134gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001135{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001136 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001137
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001138 if (ring->semaphore.signal)
1139 ret = ring->semaphore.signal(ring, 4);
1140 else
1141 ret = intel_ring_begin(ring, 4);
1142
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001143 if (ret)
1144 return ret;
1145
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001146 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1147 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001148 intel_ring_emit(ring,
1149 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001150 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001151 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001152
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001153 return 0;
1154}
1155
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001156static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1157 u32 seqno)
1158{
1159 struct drm_i915_private *dev_priv = dev->dev_private;
1160 return dev_priv->last_seqno < seqno;
1161}
1162
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001163/**
1164 * intel_ring_sync - sync the waiter to the signaller on seqno
1165 *
1166 * @waiter - ring that is waiting
1167 * @signaller - ring which has, or will signal
1168 * @seqno - seqno which the waiter will block on
1169 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001170
1171static int
1172gen8_ring_sync(struct intel_engine_cs *waiter,
1173 struct intel_engine_cs *signaller,
1174 u32 seqno)
1175{
1176 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1177 int ret;
1178
1179 ret = intel_ring_begin(waiter, 4);
1180 if (ret)
1181 return ret;
1182
1183 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1184 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001185 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001186 MI_SEMAPHORE_SAD_GTE_SDD);
1187 intel_ring_emit(waiter, seqno);
1188 intel_ring_emit(waiter,
1189 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1190 intel_ring_emit(waiter,
1191 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1192 intel_ring_advance(waiter);
1193 return 0;
1194}
1195
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001196static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001197gen6_ring_sync(struct intel_engine_cs *waiter,
1198 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001199 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001200{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001201 u32 dw1 = MI_SEMAPHORE_MBOX |
1202 MI_SEMAPHORE_COMPARE |
1203 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001204 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1205 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001206
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001207 /* Throughout all of the GEM code, seqno passed implies our current
1208 * seqno is >= the last seqno executed. However for hardware the
1209 * comparison is strictly greater than.
1210 */
1211 seqno -= 1;
1212
Ben Widawskyebc348b2014-04-29 14:52:28 -07001213 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001214
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001215 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001216 if (ret)
1217 return ret;
1218
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001219 /* If seqno wrap happened, omit the wait with no-ops */
1220 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001221 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001222 intel_ring_emit(waiter, seqno);
1223 intel_ring_emit(waiter, 0);
1224 intel_ring_emit(waiter, MI_NOOP);
1225 } else {
1226 intel_ring_emit(waiter, MI_NOOP);
1227 intel_ring_emit(waiter, MI_NOOP);
1228 intel_ring_emit(waiter, MI_NOOP);
1229 intel_ring_emit(waiter, MI_NOOP);
1230 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001231 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001232
1233 return 0;
1234}
1235
Chris Wilsonc6df5412010-12-15 09:56:50 +00001236#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1237do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001238 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1239 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001240 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1241 intel_ring_emit(ring__, 0); \
1242 intel_ring_emit(ring__, 0); \
1243} while (0)
1244
1245static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001246pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001247{
Chris Wilson18393f62014-04-09 09:19:40 +01001248 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001249 int ret;
1250
1251 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1252 * incoherent with writes to memory, i.e. completely fubar,
1253 * so we need to use PIPE_NOTIFY instead.
1254 *
1255 * However, we also need to workaround the qword write
1256 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1257 * memory before requesting an interrupt.
1258 */
1259 ret = intel_ring_begin(ring, 32);
1260 if (ret)
1261 return ret;
1262
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001263 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001264 PIPE_CONTROL_WRITE_FLUSH |
1265 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001266 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001267 intel_ring_emit(ring,
1268 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001269 intel_ring_emit(ring, 0);
1270 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001271 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001272 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001273 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001274 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001275 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001276 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001277 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001278 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001279 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001280 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001281
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001282 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001283 PIPE_CONTROL_WRITE_FLUSH |
1284 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001285 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001286 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001287 intel_ring_emit(ring,
1288 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001289 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001290 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001291
Chris Wilsonc6df5412010-12-15 09:56:50 +00001292 return 0;
1293}
1294
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001295static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001296gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001297{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001298 /* Workaround to force correct ordering between irq and seqno writes on
1299 * ivb (and maybe also on snb) by reading from a CS register (like
1300 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001301 if (!lazy_coherency) {
1302 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1303 POSTING_READ(RING_ACTHD(ring->mmio_base));
1304 }
1305
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001306 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1307}
1308
1309static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001310ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001311{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001312 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1313}
1314
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001315static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001317{
1318 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1319}
1320
Chris Wilsonc6df5412010-12-15 09:56:50 +00001321static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001322pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001323{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001324 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001325}
1326
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001327static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001328pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001329{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001330 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001331}
1332
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001333static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001334gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001335{
1336 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001337 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001338 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001339
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001340 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001341 return false;
1342
Chris Wilson7338aef2012-04-24 21:48:47 +01001343 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001344 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001345 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001346 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001347
1348 return true;
1349}
1350
1351static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001352gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001353{
1354 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001355 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001356 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001357
Chris Wilson7338aef2012-04-24 21:48:47 +01001358 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001359 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001360 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001361 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001362}
1363
1364static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001365i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001366{
Chris Wilson78501ea2010-10-27 12:18:21 +01001367 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001368 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001369 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001370
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001371 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001372 return false;
1373
Chris Wilson7338aef2012-04-24 21:48:47 +01001374 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001375 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001376 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1377 I915_WRITE(IMR, dev_priv->irq_mask);
1378 POSTING_READ(IMR);
1379 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001380 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001381
1382 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001383}
1384
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001385static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001386i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001387{
Chris Wilson78501ea2010-10-27 12:18:21 +01001388 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001389 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001390 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001391
Chris Wilson7338aef2012-04-24 21:48:47 +01001392 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001393 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001394 dev_priv->irq_mask |= ring->irq_enable_mask;
1395 I915_WRITE(IMR, dev_priv->irq_mask);
1396 POSTING_READ(IMR);
1397 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001398 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001399}
1400
Chris Wilsonc2798b12012-04-22 21:13:57 +01001401static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001402i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001403{
1404 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001406 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001407
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001408 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001409 return false;
1410
Chris Wilson7338aef2012-04-24 21:48:47 +01001411 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001412 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001413 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1414 I915_WRITE16(IMR, dev_priv->irq_mask);
1415 POSTING_READ16(IMR);
1416 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001417 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001418
1419 return true;
1420}
1421
1422static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001423i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001424{
1425 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001427 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001428
Chris Wilson7338aef2012-04-24 21:48:47 +01001429 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001430 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001431 dev_priv->irq_mask |= ring->irq_enable_mask;
1432 I915_WRITE16(IMR, dev_priv->irq_mask);
1433 POSTING_READ16(IMR);
1434 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001435 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001436}
1437
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001438void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001439{
Eric Anholt45930102011-05-06 17:12:35 -07001440 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001442 u32 mmio = 0;
1443
1444 /* The ring status page addresses are no longer next to the rest of
1445 * the ring registers as of gen7.
1446 */
1447 if (IS_GEN7(dev)) {
1448 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001449 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001450 mmio = RENDER_HWS_PGA_GEN7;
1451 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001452 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001453 mmio = BLT_HWS_PGA_GEN7;
1454 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001455 /*
1456 * VCS2 actually doesn't exist on Gen7. Only shut up
1457 * gcc switch check warning
1458 */
1459 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001460 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001461 mmio = BSD_HWS_PGA_GEN7;
1462 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001463 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001464 mmio = VEBOX_HWS_PGA_GEN7;
1465 break;
Eric Anholt45930102011-05-06 17:12:35 -07001466 }
1467 } else if (IS_GEN6(ring->dev)) {
1468 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1469 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001470 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001471 mmio = RING_HWS_PGA(ring->mmio_base);
1472 }
1473
Chris Wilson78501ea2010-10-27 12:18:21 +01001474 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1475 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001476
Damien Lespiaudc616b82014-03-13 01:40:28 +00001477 /*
1478 * Flush the TLB for this page
1479 *
1480 * FIXME: These two bits have disappeared on gen8, so a question
1481 * arises: do we still need this and if so how should we go about
1482 * invalidating the TLB?
1483 */
1484 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001485 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301486
1487 /* ring should be idle before issuing a sync flush*/
1488 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1489
Chris Wilson884020b2013-08-06 19:01:14 +01001490 I915_WRITE(reg,
1491 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1492 INSTPM_SYNC_FLUSH));
1493 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1494 1000))
1495 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1496 ring->name);
1497 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001498}
1499
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001500static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001501bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001502 u32 invalidate_domains,
1503 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001504{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001505 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001507 ret = intel_ring_begin(ring, 2);
1508 if (ret)
1509 return ret;
1510
1511 intel_ring_emit(ring, MI_FLUSH);
1512 intel_ring_emit(ring, MI_NOOP);
1513 intel_ring_advance(ring);
1514 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001515}
1516
Chris Wilson3cce4692010-10-27 16:11:02 +01001517static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001519{
Chris Wilson3cce4692010-10-27 16:11:02 +01001520 int ret;
1521
1522 ret = intel_ring_begin(ring, 4);
1523 if (ret)
1524 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001525
Chris Wilson3cce4692010-10-27 16:11:02 +01001526 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1527 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001528 intel_ring_emit(ring,
1529 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001530 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001531 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001532
Chris Wilson3cce4692010-10-27 16:11:02 +01001533 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534}
1535
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001536static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001537gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001538{
1539 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001540 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001541 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001542
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001543 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1544 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001545
Chris Wilson7338aef2012-04-24 21:48:47 +01001546 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001547 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001548 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001549 I915_WRITE_IMR(ring,
1550 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001551 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001552 else
1553 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001554 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001555 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001557
1558 return true;
1559}
1560
1561static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001562gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001563{
1564 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001565 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001566 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001567
Chris Wilson7338aef2012-04-24 21:48:47 +01001568 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001569 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001570 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001571 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001572 else
1573 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001574 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001575 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001577}
1578
Ben Widawskya19d2932013-05-28 19:22:30 -07001579static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001580hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001581{
1582 struct drm_device *dev = ring->dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
1584 unsigned long flags;
1585
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001586 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001587 return false;
1588
Daniel Vetter59cdb632013-07-04 23:35:28 +02001589 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001590 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001591 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001592 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001593 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001594 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001595
1596 return true;
1597}
1598
1599static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001600hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001601{
1602 struct drm_device *dev = ring->dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 unsigned long flags;
1605
Daniel Vetter59cdb632013-07-04 23:35:28 +02001606 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001607 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001608 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001609 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001610 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001611 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001612}
1613
Ben Widawskyabd58f02013-11-02 21:07:09 -07001614static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001616{
1617 struct drm_device *dev = ring->dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 unsigned long flags;
1620
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001621 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001622 return false;
1623
1624 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1625 if (ring->irq_refcount++ == 0) {
1626 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1627 I915_WRITE_IMR(ring,
1628 ~(ring->irq_enable_mask |
1629 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1630 } else {
1631 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1632 }
1633 POSTING_READ(RING_IMR(ring->mmio_base));
1634 }
1635 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1636
1637 return true;
1638}
1639
1640static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001641gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001642{
1643 struct drm_device *dev = ring->dev;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 unsigned long flags;
1646
1647 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1648 if (--ring->irq_refcount == 0) {
1649 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1650 I915_WRITE_IMR(ring,
1651 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1652 } else {
1653 I915_WRITE_IMR(ring, ~0);
1654 }
1655 POSTING_READ(RING_IMR(ring->mmio_base));
1656 }
1657 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1658}
1659
Zou Nan haid1b851f2010-05-21 09:08:57 +08001660static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001661i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001662 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001663 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001664{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001665 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001666
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001667 ret = intel_ring_begin(ring, 2);
1668 if (ret)
1669 return ret;
1670
Chris Wilson78501ea2010-10-27 12:18:21 +01001671 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001672 MI_BATCH_BUFFER_START |
1673 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001674 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001675 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001676 intel_ring_advance(ring);
1677
Zou Nan haid1b851f2010-05-21 09:08:57 +08001678 return 0;
1679}
1680
Daniel Vetterb45305f2012-12-17 16:21:27 +01001681/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1682#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001683#define I830_TLB_ENTRIES (2)
1684#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001685static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001686i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001687 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001688 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001689{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001690 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001691 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001692
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001693 ret = intel_ring_begin(ring, 6);
1694 if (ret)
1695 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001696
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001697 /* Evict the invalid PTE TLBs */
1698 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1699 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1700 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1701 intel_ring_emit(ring, cs_offset);
1702 intel_ring_emit(ring, 0xdeadbeef);
1703 intel_ring_emit(ring, MI_NOOP);
1704 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001705
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001706 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001707 if (len > I830_BATCH_LIMIT)
1708 return -ENOSPC;
1709
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001710 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001711 if (ret)
1712 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001713
1714 /* Blit the batch (which has now all relocs applied) to the
1715 * stable batch scratch bo area (so that the CS never
1716 * stumbles over its tlb invalidation bug) ...
1717 */
1718 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1719 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001720 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001721 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001722 intel_ring_emit(ring, 4096);
1723 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001724
Daniel Vetterb45305f2012-12-17 16:21:27 +01001725 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001726 intel_ring_emit(ring, MI_NOOP);
1727 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001728
1729 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001730 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001731 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001732
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001733 ret = intel_ring_begin(ring, 4);
1734 if (ret)
1735 return ret;
1736
1737 intel_ring_emit(ring, MI_BATCH_BUFFER);
1738 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1739 intel_ring_emit(ring, offset + len - 8);
1740 intel_ring_emit(ring, MI_NOOP);
1741 intel_ring_advance(ring);
1742
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001743 return 0;
1744}
1745
1746static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001747i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001748 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001749 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001750{
1751 int ret;
1752
1753 ret = intel_ring_begin(ring, 2);
1754 if (ret)
1755 return ret;
1756
Chris Wilson65f56872012-04-17 16:38:12 +01001757 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001758 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001759 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001760
Eric Anholt62fdfea2010-05-21 13:26:39 -07001761 return 0;
1762}
1763
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001764static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001765{
Chris Wilson05394f32010-11-08 19:18:58 +00001766 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001767
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001768 obj = ring->status_page.obj;
1769 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001770 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001771
Chris Wilson9da3da62012-06-01 15:20:22 +01001772 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001773 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001774 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001775 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001776}
1777
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001778static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001779{
Chris Wilson05394f32010-11-08 19:18:58 +00001780 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001781
Chris Wilsone3efda42014-04-09 09:19:41 +01001782 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001783 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001784 int ret;
1785
1786 obj = i915_gem_alloc_object(ring->dev, 4096);
1787 if (obj == NULL) {
1788 DRM_ERROR("Failed to allocate status page\n");
1789 return -ENOMEM;
1790 }
1791
1792 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1793 if (ret)
1794 goto err_unref;
1795
Chris Wilson1f767e02014-07-03 17:33:03 -04001796 flags = 0;
1797 if (!HAS_LLC(ring->dev))
1798 /* On g33, we cannot place HWS above 256MiB, so
1799 * restrict its pinning to the low mappable arena.
1800 * Though this restriction is not documented for
1801 * gen4, gen5, or byt, they also behave similarly
1802 * and hang if the HWS is placed at the top of the
1803 * GTT. To generalise, it appears that all !llc
1804 * platforms have issues with us placing the HWS
1805 * above the mappable region (even though we never
1806 * actualy map it).
1807 */
1808 flags |= PIN_MAPPABLE;
1809 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001810 if (ret) {
1811err_unref:
1812 drm_gem_object_unreference(&obj->base);
1813 return ret;
1814 }
1815
1816 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001817 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001818
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001819 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001820 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001821 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001822
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001823 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1824 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825
1826 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001827}
1828
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001829static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001830{
1831 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001832
1833 if (!dev_priv->status_page_dmah) {
1834 dev_priv->status_page_dmah =
1835 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1836 if (!dev_priv->status_page_dmah)
1837 return -ENOMEM;
1838 }
1839
Chris Wilson6b8294a2012-11-16 11:43:20 +00001840 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1841 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1842
1843 return 0;
1844}
1845
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001846void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1847{
1848 iounmap(ringbuf->virtual_start);
1849 ringbuf->virtual_start = NULL;
1850 i915_gem_object_ggtt_unpin(ringbuf->obj);
1851}
1852
1853int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1854 struct intel_ringbuffer *ringbuf)
1855{
1856 struct drm_i915_private *dev_priv = to_i915(dev);
1857 struct drm_i915_gem_object *obj = ringbuf->obj;
1858 int ret;
1859
1860 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1861 if (ret)
1862 return ret;
1863
1864 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1865 if (ret) {
1866 i915_gem_object_ggtt_unpin(obj);
1867 return ret;
1868 }
1869
1870 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1871 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1872 if (ringbuf->virtual_start == NULL) {
1873 i915_gem_object_ggtt_unpin(obj);
1874 return -EINVAL;
1875 }
1876
1877 return 0;
1878}
1879
Oscar Mateo84c23772014-07-24 17:04:15 +01001880void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001881{
Oscar Mateo2919d292014-07-03 16:28:02 +01001882 drm_gem_object_unreference(&ringbuf->obj->base);
1883 ringbuf->obj = NULL;
1884}
1885
Oscar Mateo84c23772014-07-24 17:04:15 +01001886int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1887 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001888{
Chris Wilsone3efda42014-04-09 09:19:41 +01001889 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001890
1891 obj = NULL;
1892 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001893 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001894 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001895 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001896 if (obj == NULL)
1897 return -ENOMEM;
1898
Akash Goel24f3a8c2014-06-17 10:59:42 +05301899 /* mark ring buffers as read-only from GPU side by default */
1900 obj->gt_ro = 1;
1901
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001902 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001903
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001904 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001905}
1906
Ben Widawskyc43b5632012-04-16 14:07:40 -07001907static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001908 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001909{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001910 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001911 int ret;
1912
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001913 WARN_ON(ring->buffer);
1914
1915 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1916 if (!ringbuf)
1917 return -ENOMEM;
1918 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001919
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001920 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001921 INIT_LIST_HEAD(&ring->active_list);
1922 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001923 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001924 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001925 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001926 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001927
Chris Wilsonb259f672011-03-29 13:19:09 +01001928 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001929
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001930 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001931 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001932 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001933 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001934 } else {
1935 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001936 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001937 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001938 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001939 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001940
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001941 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001942
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001943 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1944 if (ret) {
1945 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1946 ring->name, ret);
1947 goto error;
1948 }
1949
1950 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1951 if (ret) {
1952 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1953 ring->name, ret);
1954 intel_destroy_ringbuffer_obj(ringbuf);
1955 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001956 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001957
Chris Wilson55249ba2010-12-22 14:04:47 +00001958 /* Workaround an erratum on the i830 which causes a hang if
1959 * the TAIL pointer points to within the last 2 cachelines
1960 * of the buffer.
1961 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001962 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001963 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001964 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001965
Brad Volkin44e895a2014-05-10 14:10:43 -07001966 ret = i915_cmd_parser_init_ring(ring);
1967 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001968 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001969
Oscar Mateo8ee14972014-05-22 14:13:34 +01001970 return 0;
1971
1972error:
1973 kfree(ringbuf);
1974 ring->buffer = NULL;
1975 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976}
1977
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001978void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001979{
John Harrison6402c332014-10-31 12:00:26 +00001980 struct drm_i915_private *dev_priv;
1981 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001982
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001983 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001984 return;
1985
John Harrison6402c332014-10-31 12:00:26 +00001986 dev_priv = to_i915(ring->dev);
1987 ringbuf = ring->buffer;
1988
Chris Wilsone3efda42014-04-09 09:19:41 +01001989 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001990 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001991
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001992 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001993 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001994 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001995
Zou Nan hai8d192152010-11-02 16:31:01 +08001996 if (ring->cleanup)
1997 ring->cleanup(ring);
1998
Chris Wilson78501ea2010-10-27 12:18:21 +01001999 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002000
2001 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002002
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002003 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002004 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002005}
2006
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002007static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002008{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002009 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002010 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002011 int ret;
2012
Dave Gordonebd0fd42014-11-27 11:22:49 +00002013 if (intel_ring_space(ringbuf) >= n)
2014 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002015
2016 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002017 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002018 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002019 break;
2020 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002021 }
2022
Daniel Vettera4b3a572014-11-26 14:17:05 +01002023 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002024 return -ENOSPC;
2025
Daniel Vettera4b3a572014-11-26 14:17:05 +01002026 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002027 if (ret)
2028 return ret;
2029
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002030 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002031
2032 return 0;
2033}
2034
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002035static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002036{
Chris Wilson78501ea2010-10-27 12:18:21 +01002037 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002038 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002039 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002040 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002041 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002042
Chris Wilsona71d8d92012-02-15 11:25:36 +00002043 ret = intel_ring_wait_request(ring, n);
2044 if (ret != -ENOSPC)
2045 return ret;
2046
Chris Wilson09246732013-08-10 22:16:32 +01002047 /* force the tail write in case we have been skipping them */
2048 __intel_ring_advance(ring);
2049
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002050 /* With GEM the hangcheck timer should kick us out of the loop,
2051 * leaving it early runs the risk of corrupting GEM state (due
2052 * to running on almost untested codepaths). But on resume
2053 * timers don't work yet, so prevent a complete hang in that
2054 * case by choosing an insanely large timeout. */
2055 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002056
Dave Gordonebd0fd42014-11-27 11:22:49 +00002057 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002058 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002059 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002060 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002061 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002062 ringbuf->head = I915_READ_HEAD(ring);
2063 if (intel_ring_space(ringbuf) >= n)
2064 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002065
Chris Wilsone60a0b12010-10-13 10:09:14 +01002066 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002067
Chris Wilsondcfe0502014-05-05 09:07:32 +01002068 if (dev_priv->mm.interruptible && signal_pending(current)) {
2069 ret = -ERESTARTSYS;
2070 break;
2071 }
2072
Daniel Vetter33196de2012-11-14 17:14:05 +01002073 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2074 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002075 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002076 break;
2077
2078 if (time_after(jiffies, end)) {
2079 ret = -EBUSY;
2080 break;
2081 }
2082 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002083 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002084 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002086
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002087static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002088{
2089 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002090 struct intel_ringbuffer *ringbuf = ring->buffer;
2091 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002092
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002094 int ret = ring_wait_for_space(ring, rem);
2095 if (ret)
2096 return ret;
2097 }
2098
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002099 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002100 rem /= 4;
2101 while (rem--)
2102 iowrite32(MI_NOOP, virt++);
2103
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002104 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002105 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002106
2107 return 0;
2108}
2109
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002110int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002111{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002112 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002113 int ret;
2114
2115 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002116 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002117 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002118 if (ret)
2119 return ret;
2120 }
2121
2122 /* Wait upon the last request to be completed */
2123 if (list_empty(&ring->request_list))
2124 return 0;
2125
Daniel Vettera4b3a572014-11-26 14:17:05 +01002126 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002127 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002128 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002129
Daniel Vettera4b3a572014-11-26 14:17:05 +01002130 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002131}
2132
Chris Wilson9d7730912012-11-27 16:22:52 +00002133static int
John Harrison6259cea2014-11-24 18:49:29 +00002134intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002135{
John Harrison9eba5d42014-11-24 18:49:23 +00002136 int ret;
2137 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002138 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002139
John Harrison6259cea2014-11-24 18:49:29 +00002140 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002141 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002142
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002143 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002144 if (request == NULL)
2145 return -ENOMEM;
2146
John Harrisonabfe2622014-11-24 18:49:24 +00002147 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002148 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002149 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002150
John Harrison6259cea2014-11-24 18:49:29 +00002151 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002152 if (ret) {
2153 kfree(request);
2154 return ret;
2155 }
2156
John Harrison6259cea2014-11-24 18:49:29 +00002157 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002158 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002159}
2160
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002161static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002162 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002163{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002164 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002165 int ret;
2166
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002167 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002168 ret = intel_wrap_ring_buffer(ring);
2169 if (unlikely(ret))
2170 return ret;
2171 }
2172
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002173 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002174 ret = ring_wait_for_space(ring, bytes);
2175 if (unlikely(ret))
2176 return ret;
2177 }
2178
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002179 return 0;
2180}
2181
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002182int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002183 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002184{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002185 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002186 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002187
Daniel Vetter33196de2012-11-14 17:14:05 +01002188 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2189 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002190 if (ret)
2191 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002192
Chris Wilson304d6952014-01-02 14:32:35 +00002193 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2194 if (ret)
2195 return ret;
2196
Chris Wilson9d7730912012-11-27 16:22:52 +00002197 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002198 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002199 if (ret)
2200 return ret;
2201
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002202 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002203 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002204}
2205
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002206/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002208{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002209 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002210 int ret;
2211
2212 if (num_dwords == 0)
2213 return 0;
2214
Chris Wilson18393f62014-04-09 09:19:40 +01002215 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002216 ret = intel_ring_begin(ring, num_dwords);
2217 if (ret)
2218 return ret;
2219
2220 while (num_dwords--)
2221 intel_ring_emit(ring, MI_NOOP);
2222
2223 intel_ring_advance(ring);
2224
2225 return 0;
2226}
2227
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002228void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002229{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002230 struct drm_device *dev = ring->dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002232
John Harrison6259cea2014-11-24 18:49:29 +00002233 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002234
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002235 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002236 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2237 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002238 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002239 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002240 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002241
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002242 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002243 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002244}
2245
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002246static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002247 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002248{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002249 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002250
2251 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002252
Chris Wilson12f55812012-07-05 17:14:01 +01002253 /* Disable notification that the ring is IDLE. The GT
2254 * will then assume that it is busy and bring it out of rc6.
2255 */
2256 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2257 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2258
2259 /* Clear the context id. Here be magic! */
2260 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2261
2262 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002263 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002264 GEN6_BSD_SLEEP_INDICATOR) == 0,
2265 50))
2266 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002267
Chris Wilson12f55812012-07-05 17:14:01 +01002268 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002269 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002270 POSTING_READ(RING_TAIL(ring->mmio_base));
2271
2272 /* Let the ring send IDLE messages to the GT again,
2273 * and so let it sleep to conserve power when idle.
2274 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002275 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002276 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002277}
2278
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002279static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002280 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002281{
Chris Wilson71a77e02011-02-02 12:13:49 +00002282 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002283 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002284
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002285 ret = intel_ring_begin(ring, 4);
2286 if (ret)
2287 return ret;
2288
Chris Wilson71a77e02011-02-02 12:13:49 +00002289 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002290 if (INTEL_INFO(ring->dev)->gen >= 8)
2291 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002292 /*
2293 * Bspec vol 1c.5 - video engine command streamer:
2294 * "If ENABLED, all TLBs will be invalidated once the flush
2295 * operation is complete. This bit is only valid when the
2296 * Post-Sync Operation field is a value of 1h or 3h."
2297 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002298 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002299 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2300 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002301 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002302 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002303 if (INTEL_INFO(ring->dev)->gen >= 8) {
2304 intel_ring_emit(ring, 0); /* upper addr */
2305 intel_ring_emit(ring, 0); /* value */
2306 } else {
2307 intel_ring_emit(ring, 0);
2308 intel_ring_emit(ring, MI_NOOP);
2309 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002310 intel_ring_advance(ring);
2311 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002312}
2313
2314static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002315gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002316 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002317 unsigned flags)
2318{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002319 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002320 int ret;
2321
2322 ret = intel_ring_begin(ring, 4);
2323 if (ret)
2324 return ret;
2325
2326 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002327 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002328 intel_ring_emit(ring, lower_32_bits(offset));
2329 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002330 intel_ring_emit(ring, MI_NOOP);
2331 intel_ring_advance(ring);
2332
2333 return 0;
2334}
2335
2336static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002337hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002338 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002339 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002340{
Akshay Joshi0206e352011-08-16 15:34:10 -04002341 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002342
Akshay Joshi0206e352011-08-16 15:34:10 -04002343 ret = intel_ring_begin(ring, 2);
2344 if (ret)
2345 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002346
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002347 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002348 MI_BATCH_BUFFER_START |
2349 (flags & I915_DISPATCH_SECURE ?
2350 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002351 /* bit0-7 is the length on GEN6+ */
2352 intel_ring_emit(ring, offset);
2353 intel_ring_advance(ring);
2354
2355 return 0;
2356}
2357
2358static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002359gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002360 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002361 unsigned flags)
2362{
2363 int ret;
2364
2365 ret = intel_ring_begin(ring, 2);
2366 if (ret)
2367 return ret;
2368
2369 intel_ring_emit(ring,
2370 MI_BATCH_BUFFER_START |
2371 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002372 /* bit0-7 is the length on GEN6+ */
2373 intel_ring_emit(ring, offset);
2374 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002375
Akshay Joshi0206e352011-08-16 15:34:10 -04002376 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002377}
2378
Chris Wilson549f7362010-10-19 11:19:32 +01002379/* Blitter support (SandyBridge+) */
2380
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002381static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002382 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002383{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002384 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002386 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002387 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002388
Daniel Vetter6a233c72011-12-14 13:57:07 +01002389 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002390 if (ret)
2391 return ret;
2392
Chris Wilson71a77e02011-02-02 12:13:49 +00002393 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002394 if (INTEL_INFO(ring->dev)->gen >= 8)
2395 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002396 /*
2397 * Bspec vol 1c.3 - blitter engine command streamer:
2398 * "If ENABLED, all TLBs will be invalidated once the flush
2399 * operation is complete. This bit is only valid when the
2400 * Post-Sync Operation field is a value of 1h or 3h."
2401 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002402 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002403 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002404 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002405 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002406 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002407 if (INTEL_INFO(ring->dev)->gen >= 8) {
2408 intel_ring_emit(ring, 0); /* upper addr */
2409 intel_ring_emit(ring, 0); /* value */
2410 } else {
2411 intel_ring_emit(ring, 0);
2412 intel_ring_emit(ring, MI_NOOP);
2413 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002414 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002415
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002416 if (!invalidate && flush) {
2417 if (IS_GEN7(dev))
2418 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2419 else if (IS_BROADWELL(dev))
2420 dev_priv->fbc.need_sw_cache_clean = true;
2421 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002422
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002423 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002424}
2425
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002426int intel_init_render_ring_buffer(struct drm_device *dev)
2427{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002428 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002429 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002430 struct drm_i915_gem_object *obj;
2431 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002432
Daniel Vetter59465b52012-04-11 22:12:48 +02002433 ring->name = "render ring";
2434 ring->id = RCS;
2435 ring->mmio_base = RENDER_RING_BASE;
2436
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002437 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002438 if (i915_semaphore_is_enabled(dev)) {
2439 obj = i915_gem_alloc_object(dev, 4096);
2440 if (obj == NULL) {
2441 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2442 i915.semaphores = 0;
2443 } else {
2444 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2445 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2446 if (ret != 0) {
2447 drm_gem_object_unreference(&obj->base);
2448 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2449 i915.semaphores = 0;
2450 } else
2451 dev_priv->semaphore_obj = obj;
2452 }
2453 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002454
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002455 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002456 ring->add_request = gen6_add_request;
2457 ring->flush = gen8_render_ring_flush;
2458 ring->irq_get = gen8_ring_get_irq;
2459 ring->irq_put = gen8_ring_put_irq;
2460 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2461 ring->get_seqno = gen6_ring_get_seqno;
2462 ring->set_seqno = ring_set_seqno;
2463 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002464 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002465 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002466 ring->semaphore.signal = gen8_rcs_signal;
2467 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002468 }
2469 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002470 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002471 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002472 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002473 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002474 ring->irq_get = gen6_ring_get_irq;
2475 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002476 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002477 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002478 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002479 if (i915_semaphore_is_enabled(dev)) {
2480 ring->semaphore.sync_to = gen6_ring_sync;
2481 ring->semaphore.signal = gen6_signal;
2482 /*
2483 * The current semaphore is only applied on pre-gen8
2484 * platform. And there is no VCS2 ring on the pre-gen8
2485 * platform. So the semaphore between RCS and VCS2 is
2486 * initialized as INVALID. Gen8 will initialize the
2487 * sema between VCS2 and RCS later.
2488 */
2489 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2490 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2491 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2492 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2493 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2494 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2495 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2496 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2497 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2498 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2499 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002500 } else if (IS_GEN5(dev)) {
2501 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002502 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002503 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002504 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002505 ring->irq_get = gen5_ring_get_irq;
2506 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002507 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2508 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002509 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002510 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002511 if (INTEL_INFO(dev)->gen < 4)
2512 ring->flush = gen2_render_ring_flush;
2513 else
2514 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002515 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002516 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002517 if (IS_GEN2(dev)) {
2518 ring->irq_get = i8xx_ring_get_irq;
2519 ring->irq_put = i8xx_ring_put_irq;
2520 } else {
2521 ring->irq_get = i9xx_ring_get_irq;
2522 ring->irq_put = i9xx_ring_put_irq;
2523 }
Daniel Vettere3670312012-04-11 22:12:53 +02002524 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002525 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002526 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002527
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002528 if (IS_HASWELL(dev))
2529 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002530 else if (IS_GEN8(dev))
2531 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002532 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002533 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2534 else if (INTEL_INFO(dev)->gen >= 4)
2535 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2536 else if (IS_I830(dev) || IS_845G(dev))
2537 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2538 else
2539 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002540 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002541 ring->cleanup = render_ring_cleanup;
2542
Daniel Vetterb45305f2012-12-17 16:21:27 +01002543 /* Workaround batchbuffer to combat CS tlb bug. */
2544 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002545 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002546 if (obj == NULL) {
2547 DRM_ERROR("Failed to allocate batch bo\n");
2548 return -ENOMEM;
2549 }
2550
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002551 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002552 if (ret != 0) {
2553 drm_gem_object_unreference(&obj->base);
2554 DRM_ERROR("Failed to ping batch bo\n");
2555 return ret;
2556 }
2557
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002558 ring->scratch.obj = obj;
2559 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002560 }
2561
Daniel Vetter99be1df2014-11-20 00:33:06 +01002562 ret = intel_init_ring_buffer(dev, ring);
2563 if (ret)
2564 return ret;
2565
2566 if (INTEL_INFO(dev)->gen >= 5) {
2567 ret = intel_init_pipe_control(ring);
2568 if (ret)
2569 return ret;
2570 }
2571
2572 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002573}
2574
2575int intel_init_bsd_ring_buffer(struct drm_device *dev)
2576{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002577 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002578 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002579
Daniel Vetter58fa3832012-04-11 22:12:49 +02002580 ring->name = "bsd ring";
2581 ring->id = VCS;
2582
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002583 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002584 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002585 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002586 /* gen6 bsd needs a special wa for tail updates */
2587 if (IS_GEN6(dev))
2588 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002589 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002590 ring->add_request = gen6_add_request;
2591 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002592 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002593 if (INTEL_INFO(dev)->gen >= 8) {
2594 ring->irq_enable_mask =
2595 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2596 ring->irq_get = gen8_ring_get_irq;
2597 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002598 ring->dispatch_execbuffer =
2599 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002600 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002601 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002602 ring->semaphore.signal = gen8_xcs_signal;
2603 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002604 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002605 } else {
2606 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2607 ring->irq_get = gen6_ring_get_irq;
2608 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002609 ring->dispatch_execbuffer =
2610 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002611 if (i915_semaphore_is_enabled(dev)) {
2612 ring->semaphore.sync_to = gen6_ring_sync;
2613 ring->semaphore.signal = gen6_signal;
2614 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2615 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2616 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2617 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2618 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2619 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2620 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2621 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2622 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2623 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2624 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002625 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002626 } else {
2627 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002628 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002629 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002630 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002631 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002632 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002633 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002634 ring->irq_get = gen5_ring_get_irq;
2635 ring->irq_put = gen5_ring_put_irq;
2636 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002637 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002638 ring->irq_get = i9xx_ring_get_irq;
2639 ring->irq_put = i9xx_ring_put_irq;
2640 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002641 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002642 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002643 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002644
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002645 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002646}
Chris Wilson549f7362010-10-19 11:19:32 +01002647
Zhao Yakui845f74a2014-04-17 10:37:37 +08002648/**
Damien Lespiau62659922015-01-29 14:13:40 +00002649 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002650 */
2651int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2652{
2653 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002654 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002655
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002656 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002657 ring->id = VCS2;
2658
2659 ring->write_tail = ring_write_tail;
2660 ring->mmio_base = GEN8_BSD2_RING_BASE;
2661 ring->flush = gen6_bsd_ring_flush;
2662 ring->add_request = gen6_add_request;
2663 ring->get_seqno = gen6_ring_get_seqno;
2664 ring->set_seqno = ring_set_seqno;
2665 ring->irq_enable_mask =
2666 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2667 ring->irq_get = gen8_ring_get_irq;
2668 ring->irq_put = gen8_ring_put_irq;
2669 ring->dispatch_execbuffer =
2670 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002671 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002672 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002673 ring->semaphore.signal = gen8_xcs_signal;
2674 GEN8_RING_SEMAPHORE_INIT;
2675 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002676 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002677
2678 return intel_init_ring_buffer(dev, ring);
2679}
2680
Chris Wilson549f7362010-10-19 11:19:32 +01002681int intel_init_blt_ring_buffer(struct drm_device *dev)
2682{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002683 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002684 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002685
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002686 ring->name = "blitter ring";
2687 ring->id = BCS;
2688
2689 ring->mmio_base = BLT_RING_BASE;
2690 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002691 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002692 ring->add_request = gen6_add_request;
2693 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002694 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002695 if (INTEL_INFO(dev)->gen >= 8) {
2696 ring->irq_enable_mask =
2697 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2698 ring->irq_get = gen8_ring_get_irq;
2699 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002700 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002701 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002702 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002703 ring->semaphore.signal = gen8_xcs_signal;
2704 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002705 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706 } else {
2707 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2708 ring->irq_get = gen6_ring_get_irq;
2709 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002710 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002711 if (i915_semaphore_is_enabled(dev)) {
2712 ring->semaphore.signal = gen6_signal;
2713 ring->semaphore.sync_to = gen6_ring_sync;
2714 /*
2715 * The current semaphore is only applied on pre-gen8
2716 * platform. And there is no VCS2 ring on the pre-gen8
2717 * platform. So the semaphore between BCS and VCS2 is
2718 * initialized as INVALID. Gen8 will initialize the
2719 * sema between BCS and VCS2 later.
2720 */
2721 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2722 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2723 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2724 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2725 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2726 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2727 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2728 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2729 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2730 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2731 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002732 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002733 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002734
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002735 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002736}
Chris Wilsona7b97612012-07-20 12:41:08 +01002737
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002738int intel_init_vebox_ring_buffer(struct drm_device *dev)
2739{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002740 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002741 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002742
2743 ring->name = "video enhancement ring";
2744 ring->id = VECS;
2745
2746 ring->mmio_base = VEBOX_RING_BASE;
2747 ring->write_tail = ring_write_tail;
2748 ring->flush = gen6_ring_flush;
2749 ring->add_request = gen6_add_request;
2750 ring->get_seqno = gen6_ring_get_seqno;
2751 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752
2753 if (INTEL_INFO(dev)->gen >= 8) {
2754 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002755 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002756 ring->irq_get = gen8_ring_get_irq;
2757 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002758 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002759 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002760 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002761 ring->semaphore.signal = gen8_xcs_signal;
2762 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002763 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002764 } else {
2765 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2766 ring->irq_get = hsw_vebox_get_irq;
2767 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002768 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002769 if (i915_semaphore_is_enabled(dev)) {
2770 ring->semaphore.sync_to = gen6_ring_sync;
2771 ring->semaphore.signal = gen6_signal;
2772 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2773 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2774 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2775 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2776 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2777 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2778 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2779 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2780 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2781 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2782 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002783 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002784 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002785
2786 return intel_init_ring_buffer(dev, ring);
2787}
2788
Chris Wilsona7b97612012-07-20 12:41:08 +01002789int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002790intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002791{
2792 int ret;
2793
2794 if (!ring->gpu_caches_dirty)
2795 return 0;
2796
2797 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2798 if (ret)
2799 return ret;
2800
2801 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2802
2803 ring->gpu_caches_dirty = false;
2804 return 0;
2805}
2806
2807int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002809{
2810 uint32_t flush_domains;
2811 int ret;
2812
2813 flush_domains = 0;
2814 if (ring->gpu_caches_dirty)
2815 flush_domains = I915_GEM_GPU_DOMAINS;
2816
2817 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2818 if (ret)
2819 return ret;
2820
2821 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2822
2823 ring->gpu_caches_dirty = false;
2824 return 0;
2825}
Chris Wilsone3efda42014-04-09 09:19:41 +01002826
2827void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002828intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002829{
2830 int ret;
2831
2832 if (!intel_ring_initialized(ring))
2833 return;
2834
2835 ret = intel_ring_idle(ring);
2836 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2837 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2838 ring->name, ret);
2839
2840 stop_ring(ring);
2841}