blob: 9772f49a483712af73f375f4935207f86e1650b3 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053055static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000056{
57 int i;
58 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59 u32 cmd_privileges = adapter->cmd_privileges;
60
61 for (i = 0; i < num_entries; i++)
62 if (opcode == cmd_priv_map[i].opcode &&
63 subsystem == cmd_priv_map[i].subsystem)
64 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65 return false;
66
67 return true;
68}
69
Somnath Kotur3de09452011-09-30 07:25:05 +000070static inline void *embedded_payload(struct be_mcc_wrb *wrb)
71{
72 return wrb->payload.embedded_payload;
73}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000074
Sathya Perla8788fdc2009-07-27 22:52:03 +000075static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
Sathya Perla8788fdc2009-07-27 22:52:03 +000077 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 u32 val = 0;
79
Sathya Perla6589ade2011-11-10 19:18:00 +000080 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000081 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
84 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000085
86 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000087 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000088}
89
90/* To check if valid bit is set, check the entire word as we don't know
91 * the endianness of the data (old entry is host endian while a new entry is
92 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000093static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000094{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000095 u32 flags;
96
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000098 flags = le32_to_cpu(compl->flags);
99 if (flags & CQE_FLAGS_VALID_MASK) {
100 compl->flags = flags;
101 return true;
102 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000104 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000105}
106
107/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000108static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000109{
110 compl->flags = 0;
111}
112
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000113static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114{
115 unsigned long addr;
116
117 addr = tag1;
118 addr = ((addr << 16) << 16) | tag0;
119 return (void *)addr;
120}
121
Kalesh AP4c600052014-05-30 19:06:26 +0530122static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
123{
124 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
125 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
126 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
127 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
128 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
129 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
130 return true;
131 else
132 return false;
133}
134
Sathya Perla559b6332014-05-30 19:06:27 +0530135/* Place holder for all the async MCC cmds wherein the caller is not in a busy
136 * loop (has not issued be_mcc_notify_wait())
137 */
138static void be_async_cmd_process(struct be_adapter *adapter,
139 struct be_mcc_compl *compl,
140 struct be_cmd_resp_hdr *resp_hdr)
141{
142 enum mcc_base_status base_status = base_status(compl->status);
143 u8 opcode = 0, subsystem = 0;
144
145 if (resp_hdr) {
146 opcode = resp_hdr->opcode;
147 subsystem = resp_hdr->subsystem;
148 }
149
150 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
151 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
152 complete(&adapter->et_cmd_compl);
153 return;
154 }
155
156 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
157 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
158 subsystem == CMD_SUBSYSTEM_COMMON) {
159 adapter->flash_status = compl->status;
160 complete(&adapter->et_cmd_compl);
161 return;
162 }
163
164 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
165 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
166 subsystem == CMD_SUBSYSTEM_ETH &&
167 base_status == MCC_STATUS_SUCCESS) {
168 be_parse_stats(adapter);
169 adapter->stats_cmd_sent = false;
170 return;
171 }
172
173 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 if (base_status == MCC_STATUS_SUCCESS) {
176 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
177 (void *)resp_hdr;
178 adapter->drv_stats.be_on_die_temperature =
179 resp->on_die_temperature;
180 } else {
181 adapter->be_get_temp_freq = 0;
182 }
183 return;
184 }
185}
186
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000188 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189{
Kalesh AP4c600052014-05-30 19:06:26 +0530190 enum mcc_base_status base_status;
191 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000192 struct be_cmd_resp_hdr *resp_hdr;
193 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194
195 /* Just swap the status to host endian; mcc tag is opaquely copied
196 * from mcc_wrb */
197 be_dws_le_to_cpu(compl, 4);
198
Kalesh AP4c600052014-05-30 19:06:26 +0530199 base_status = base_status(compl->status);
200 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530201
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000202 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000203 if (resp_hdr) {
204 opcode = resp_hdr->opcode;
205 subsystem = resp_hdr->subsystem;
206 }
207
Sathya Perla559b6332014-05-30 19:06:27 +0530208 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530209
Sathya Perla559b6332014-05-30 19:06:27 +0530210 if (base_status != MCC_STATUS_SUCCESS &&
211 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530212 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000213 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000214 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000215 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000216 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000217 dev_err(&adapter->pdev->dev,
218 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530219 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000220 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000221 }
Kalesh AP4c600052014-05-30 19:06:26 +0530222 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000223}
224
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000225/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000226static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530227 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000228{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530229 struct be_async_event_link_state *evt =
230 (struct be_async_event_link_state *)compl;
231
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000232 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000233 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000234
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530235 /* On BEx the FW does not send a separate link status
236 * notification for physical and logical link.
237 * On other chips just process the logical link
238 * status notification
239 */
240 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000241 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
242 return;
243
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000244 /* For the initial link status do not rely on the ASYNC event as
245 * it may not be received in some cases.
246 */
247 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530248 be_link_status_update(adapter,
249 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000250}
251
Somnath Koturcc4ce022010-10-21 07:11:14 -0700252/* Grp5 CoS Priority evt */
253static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530254 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700255{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530256 struct be_async_event_grp5_cos_priority *evt =
257 (struct be_async_event_grp5_cos_priority *)compl;
258
Somnath Koturcc4ce022010-10-21 07:11:14 -0700259 if (evt->valid) {
260 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000261 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700262 adapter->recommended_prio =
263 evt->reco_default_priority << VLAN_PRIO_SHIFT;
264 }
265}
266
Sathya Perla323ff712012-09-28 04:39:43 +0000267/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700268static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530269 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700270{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530271 struct be_async_event_grp5_qos_link_speed *evt =
272 (struct be_async_event_grp5_qos_link_speed *)compl;
273
Sathya Perla323ff712012-09-28 04:39:43 +0000274 if (adapter->phy.link_speed >= 0 &&
275 evt->physical_port == adapter->port_num)
276 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700277}
278
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000279/*Grp5 PVID evt*/
280static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530281 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000282{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530283 struct be_async_event_grp5_pvid_state *evt =
284 (struct be_async_event_grp5_pvid_state *)compl;
285
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530286 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700287 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530288 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
289 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000290 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530291 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000292}
293
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530295 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700296{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530297 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
298 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700299
300 switch (event_type) {
301 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530302 be_async_grp5_cos_priority_process(adapter, compl);
303 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700304 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530305 be_async_grp5_qos_speed_process(adapter, compl);
306 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000307 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530308 be_async_grp5_pvid_state_process(adapter, compl);
309 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700310 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700311 break;
312 }
313}
314
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000315static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530316 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000317{
318 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530319 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000320
Sathya Perla3acf19d2014-05-30 19:06:28 +0530321 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
322 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000323
324 switch (event_type) {
325 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
326 if (evt->valid)
327 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
328 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
329 break;
330 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530331 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
332 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000333 break;
334 }
335}
336
Sathya Perla3acf19d2014-05-30 19:06:28 +0530337static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000338{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530339 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
340 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000341}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000342
Sathya Perla3acf19d2014-05-30 19:06:28 +0530343static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700344{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530345 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
346 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700347}
348
Sathya Perla3acf19d2014-05-30 19:06:28 +0530349static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000350{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530351 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
352 ASYNC_EVENT_CODE_QNQ;
353}
354
355static void be_mcc_event_process(struct be_adapter *adapter,
356 struct be_mcc_compl *compl)
357{
358 if (is_link_state_evt(compl->flags))
359 be_async_link_state_process(adapter, compl);
360 else if (is_grp5_evt(compl->flags))
361 be_async_grp5_evt_process(adapter, compl);
362 else if (is_dbg_evt(compl->flags))
363 be_async_dbg_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000364}
365
Sathya Perlaefd2e402009-07-27 22:53:10 +0000366static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000367{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000368 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000369 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000370
371 if (be_mcc_compl_is_new(compl)) {
372 queue_tail_inc(mcc_cq);
373 return compl;
374 }
375 return NULL;
376}
377
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000378void be_async_mcc_enable(struct be_adapter *adapter)
379{
380 spin_lock_bh(&adapter->mcc_cq_lock);
381
382 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
383 adapter->mcc_obj.rearm_cq = true;
384
385 spin_unlock_bh(&adapter->mcc_cq_lock);
386}
387
388void be_async_mcc_disable(struct be_adapter *adapter)
389{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000390 spin_lock_bh(&adapter->mcc_cq_lock);
391
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000392 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000393 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
394
395 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000396}
397
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000398int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000399{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000400 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000401 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000402 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000403
Amerigo Wang072a9c42012-08-24 21:41:11 +0000404 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530405
Sathya Perla8788fdc2009-07-27 22:52:03 +0000406 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000407 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530408 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700409 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530410 status = be_mcc_compl_process(adapter, compl);
411 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000412 }
413 be_mcc_compl_use(compl);
414 num++;
415 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700416
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000417 if (num)
418 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
419
Amerigo Wang072a9c42012-08-24 21:41:11 +0000420 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000421 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000422}
423
Sathya Perla6ac7b682009-06-18 00:05:54 +0000424/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700425static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000426{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700427#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000428 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800429 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700430
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800431 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000432 if (be_error(adapter))
433 return -EIO;
434
Amerigo Wang072a9c42012-08-24 21:41:11 +0000435 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000436 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000437 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800438
439 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000440 break;
441 udelay(100);
442 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700443 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000444 dev_err(&adapter->pdev->dev, "FW not responding\n");
445 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000446 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700447 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800448 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000449}
450
451/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700452static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000453{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000454 int status;
455 struct be_mcc_wrb *wrb;
456 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
457 u16 index = mcc_obj->q.head;
458 struct be_cmd_resp_hdr *resp;
459
460 index_dec(&index, mcc_obj->q.len);
461 wrb = queue_index_node(&mcc_obj->q, index);
462
463 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
464
Sathya Perla8788fdc2009-07-27 22:52:03 +0000465 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000466
467 status = be_mcc_wait_compl(adapter);
468 if (status == -EIO)
469 goto out;
470
Kalesh AP4c600052014-05-30 19:06:26 +0530471 status = (resp->base_status |
472 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
473 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000474out:
475 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000476}
477
Sathya Perla5f0b8492009-07-27 22:52:56 +0000478static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700479{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000480 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700481 u32 ready;
482
483 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000484 if (be_error(adapter))
485 return -EIO;
486
Sathya Perlacf588472010-02-14 21:22:01 +0000487 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000488 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000489 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000490
491 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492 if (ready)
493 break;
494
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000495 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000496 dev_err(&adapter->pdev->dev, "FW not responding\n");
497 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000498 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700499 return -1;
500 }
501
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000502 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000503 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504 } while (true);
505
506 return 0;
507}
508
509/*
510 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000511 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700512 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700513static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514{
515 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700516 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000517 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
518 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000520 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521
Sathya Perlacf588472010-02-14 21:22:01 +0000522 /* wait for ready to be set */
523 status = be_mbox_db_ready_wait(adapter, db);
524 if (status != 0)
525 return status;
526
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700527 val |= MPU_MAILBOX_DB_HI_MASK;
528 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
529 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
530 iowrite32(val, db);
531
532 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000533 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700534 if (status != 0)
535 return status;
536
537 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700538 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
539 val |= (u32)(mbox_mem->dma >> 4) << 2;
540 iowrite32(val, db);
541
Sathya Perla5f0b8492009-07-27 22:52:56 +0000542 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700543 if (status != 0)
544 return status;
545
Sathya Perla5fb379e2009-06-18 00:02:59 +0000546 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000547 if (be_mcc_compl_is_new(compl)) {
548 status = be_mcc_compl_process(adapter, &mbox->compl);
549 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000550 if (status)
551 return status;
552 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000553 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700554 return -1;
555 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000556 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557}
558
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000559static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000561 u32 sem;
562
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000563 if (BEx_chip(adapter))
564 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000566 pci_read_config_dword(adapter->pdev,
567 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
568
569 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570}
571
Gavin Shan87f20c22013-10-29 17:30:57 +0800572static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000573{
574#define SLIPORT_READY_TIMEOUT 30
575 u32 sliport_status;
576 int status = 0, i;
577
578 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
579 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
580 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
581 break;
582
583 msleep(1000);
584 }
585
586 if (i == SLIPORT_READY_TIMEOUT)
587 status = -1;
588
589 return status;
590}
591
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000592static bool lancer_provisioning_error(struct be_adapter *adapter)
593{
594 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
Kalesh AP03d28ff2014-09-19 15:46:56 +0530595
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000596 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
597 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530598 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
599 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000600
601 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
602 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
603 return true;
604 }
605 return false;
606}
607
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000608int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
609{
610 int status;
611 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000612 bool resource_error;
613
614 resource_error = lancer_provisioning_error(adapter);
615 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000616 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000617
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000618 status = lancer_wait_ready(adapter);
619 if (!status) {
620 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
621 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
622 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
623 if (err && reset_needed) {
624 iowrite32(SLI_PORT_CONTROL_IP_MASK,
625 adapter->db + SLIPORT_CONTROL_OFFSET);
626
627 /* check adapter has corrected the error */
628 status = lancer_wait_ready(adapter);
629 sliport_status = ioread32(adapter->db +
630 SLIPORT_STATUS_OFFSET);
631 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
632 SLIPORT_STATUS_RN_MASK);
633 if (status || sliport_status)
634 status = -1;
635 } else if (err || reset_needed) {
636 status = -1;
637 }
638 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000639 /* Stop error recovery if error is not recoverable.
640 * No resource error is temporary errors and will go away
641 * when PF provisions resources.
642 */
643 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000644 if (resource_error)
645 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000646
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000647 return status;
648}
649
650int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000652 u16 stage;
653 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000654 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700655
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000656 if (lancer_chip(adapter)) {
657 status = lancer_wait_ready(adapter);
658 return status;
659 }
660
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000661 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000662 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000663 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000664 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000665
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530666 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000667 if (msleep_interruptible(2000)) {
668 dev_err(dev, "Waiting for POST aborted\n");
669 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000670 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000671 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000672 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000674 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000675 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700676}
677
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
679{
680 return &wrb->payload.sgl[0];
681}
682
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530683static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530684{
685 wrb->tag0 = addr & 0xFFFFFFFF;
686 wrb->tag1 = upper_32_bits(addr);
687}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688
689/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000690/* mem will be NULL for embedded commands */
691static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530692 u8 subsystem, u8 opcode, int cmd_len,
693 struct be_mcc_wrb *wrb,
694 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700695{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000696 struct be_sge *sge;
697
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698 req_hdr->opcode = opcode;
699 req_hdr->subsystem = subsystem;
700 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000701 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530702 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000703 wrb->payload_length = cmd_len;
704 if (mem) {
705 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
706 MCC_WRB_SGE_CNT_SHIFT;
707 sge = nonembedded_sgl(wrb);
708 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
709 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
710 sge->len = cpu_to_le32(mem->size);
711 } else
712 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
713 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714}
715
716static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530717 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718{
719 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
720 u64 dma = (u64)mem->dma;
721
722 for (i = 0; i < buf_pages; i++) {
723 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
724 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
725 dma += PAGE_SIZE_4K;
726 }
727}
728
Sathya Perlab31c50a2009-09-17 10:30:13 -0700729static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700731 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
732 struct be_mcc_wrb *wrb
733 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
734 memset(wrb, 0, sizeof(*wrb));
735 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736}
737
Sathya Perlab31c50a2009-09-17 10:30:13 -0700738static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000739{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700740 struct be_queue_info *mccq = &adapter->mcc_obj.q;
741 struct be_mcc_wrb *wrb;
742
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000743 if (!mccq->created)
744 return NULL;
745
Vasundhara Volam4d277122013-04-21 23:28:15 +0000746 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000747 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000748
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 wrb = queue_head_node(mccq);
750 queue_head_inc(mccq);
751 atomic_inc(&mccq->used);
752 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000753 return wrb;
754}
755
Sathya Perlabea50982013-08-27 16:57:33 +0530756static bool use_mcc(struct be_adapter *adapter)
757{
758 return adapter->mcc_obj.q.created;
759}
760
761/* Must be used only in process context */
762static int be_cmd_lock(struct be_adapter *adapter)
763{
764 if (use_mcc(adapter)) {
765 spin_lock_bh(&adapter->mcc_lock);
766 return 0;
767 } else {
768 return mutex_lock_interruptible(&adapter->mbox_lock);
769 }
770}
771
772/* Must be used only in process context */
773static void be_cmd_unlock(struct be_adapter *adapter)
774{
775 if (use_mcc(adapter))
776 spin_unlock_bh(&adapter->mcc_lock);
777 else
778 return mutex_unlock(&adapter->mbox_lock);
779}
780
781static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
782 struct be_mcc_wrb *wrb)
783{
784 struct be_mcc_wrb *dest_wrb;
785
786 if (use_mcc(adapter)) {
787 dest_wrb = wrb_from_mccq(adapter);
788 if (!dest_wrb)
789 return NULL;
790 } else {
791 dest_wrb = wrb_from_mbox(adapter);
792 }
793
794 memcpy(dest_wrb, wrb, sizeof(*wrb));
795 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
796 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
797
798 return dest_wrb;
799}
800
801/* Must be used only in process context */
802static int be_cmd_notify_wait(struct be_adapter *adapter,
803 struct be_mcc_wrb *wrb)
804{
805 struct be_mcc_wrb *dest_wrb;
806 int status;
807
808 status = be_cmd_lock(adapter);
809 if (status)
810 return status;
811
812 dest_wrb = be_cmd_copy(adapter, wrb);
813 if (!dest_wrb)
814 return -EBUSY;
815
816 if (use_mcc(adapter))
817 status = be_mcc_notify_wait(adapter);
818 else
819 status = be_mbox_notify_wait(adapter);
820
821 if (!status)
822 memcpy(wrb, dest_wrb, sizeof(*wrb));
823
824 be_cmd_unlock(adapter);
825 return status;
826}
827
Sathya Perla2243e2e2009-11-22 22:02:03 +0000828/* Tell fw we're about to start firing cmds by writing a
829 * special pattern across the wrb hdr; uses mbox
830 */
831int be_cmd_fw_init(struct be_adapter *adapter)
832{
833 u8 *wrb;
834 int status;
835
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000836 if (lancer_chip(adapter))
837 return 0;
838
Ivan Vecera29849612010-12-14 05:43:19 +0000839 if (mutex_lock_interruptible(&adapter->mbox_lock))
840 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000841
842 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000843 *wrb++ = 0xFF;
844 *wrb++ = 0x12;
845 *wrb++ = 0x34;
846 *wrb++ = 0xFF;
847 *wrb++ = 0xFF;
848 *wrb++ = 0x56;
849 *wrb++ = 0x78;
850 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000851
852 status = be_mbox_notify_wait(adapter);
853
Ivan Vecera29849612010-12-14 05:43:19 +0000854 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000855 return status;
856}
857
858/* Tell fw we're done with firing cmds by writing a
859 * special pattern across the wrb hdr; uses mbox
860 */
861int be_cmd_fw_clean(struct be_adapter *adapter)
862{
863 u8 *wrb;
864 int status;
865
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000866 if (lancer_chip(adapter))
867 return 0;
868
Ivan Vecera29849612010-12-14 05:43:19 +0000869 if (mutex_lock_interruptible(&adapter->mbox_lock))
870 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000871
872 wrb = (u8 *)wrb_from_mbox(adapter);
873 *wrb++ = 0xFF;
874 *wrb++ = 0xAA;
875 *wrb++ = 0xBB;
876 *wrb++ = 0xFF;
877 *wrb++ = 0xFF;
878 *wrb++ = 0xCC;
879 *wrb++ = 0xDD;
880 *wrb = 0xFF;
881
882 status = be_mbox_notify_wait(adapter);
883
Ivan Vecera29849612010-12-14 05:43:19 +0000884 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000885 return status;
886}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000887
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530888int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700889{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890 struct be_mcc_wrb *wrb;
891 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530892 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
893 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894
Ivan Vecera29849612010-12-14 05:43:19 +0000895 if (mutex_lock_interruptible(&adapter->mbox_lock))
896 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700897
898 wrb = wrb_from_mbox(adapter);
899 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700900
Somnath Kotur106df1e2011-10-27 07:12:13 +0000901 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530902 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
903 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700904
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530905 /* Support for EQ_CREATEv2 available only SH-R onwards */
906 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
907 ver = 2;
908
909 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700910 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
911
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700912 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
913 /* 4byte eqe*/
914 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
915 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530916 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 be_dws_cpu_to_le(req->context, sizeof(req->context));
918
919 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
920
Sathya Perlab31c50a2009-09-17 10:30:13 -0700921 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700923 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530924
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530925 eqo->q.id = le16_to_cpu(resp->eq_id);
926 eqo->msix_idx =
927 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
928 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930
Ivan Vecera29849612010-12-14 05:43:19 +0000931 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932 return status;
933}
934
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000935/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000936int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000937 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939 struct be_mcc_wrb *wrb;
940 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941 int status;
942
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000943 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700944
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000945 wrb = wrb_from_mccq(adapter);
946 if (!wrb) {
947 status = -EBUSY;
948 goto err;
949 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700950 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951
Somnath Kotur106df1e2011-10-27 07:12:13 +0000952 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530953 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
954 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000955 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 if (permanent) {
957 req->permanent = 1;
958 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +0530959 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000960 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 req->permanent = 0;
962 }
963
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000964 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 if (!status) {
966 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530967
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700968 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700969 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000971err:
972 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 return status;
974}
975
Sathya Perlab31c50a2009-09-17 10:30:13 -0700976/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000977int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530978 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700980 struct be_mcc_wrb *wrb;
981 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 int status;
983
Sathya Perlab31c50a2009-09-17 10:30:13 -0700984 spin_lock_bh(&adapter->mcc_lock);
985
986 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000987 if (!wrb) {
988 status = -EBUSY;
989 goto err;
990 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700991 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700992
Somnath Kotur106df1e2011-10-27 07:12:13 +0000993 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530994 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
995 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996
Ajit Khapardef8617e02011-02-11 13:36:37 +0000997 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700998 req->if_id = cpu_to_le32(if_id);
999 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1000
Sathya Perlab31c50a2009-09-17 10:30:13 -07001001 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001002 if (!status) {
1003 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301004
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 *pmac_id = le32_to_cpu(resp->pmac_id);
1006 }
1007
Sathya Perla713d03942009-11-22 22:02:45 +00001008err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001010
1011 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1012 status = -EPERM;
1013
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 return status;
1015}
1016
Sathya Perlab31c50a2009-09-17 10:30:13 -07001017/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001018int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 struct be_mcc_wrb *wrb;
1021 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022 int status;
1023
Sathya Perla30128032011-11-10 19:17:57 +00001024 if (pmac_id == -1)
1025 return 0;
1026
Sathya Perlab31c50a2009-09-17 10:30:13 -07001027 spin_lock_bh(&adapter->mcc_lock);
1028
1029 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001030 if (!wrb) {
1031 status = -EBUSY;
1032 goto err;
1033 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001034 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
Somnath Kotur106df1e2011-10-27 07:12:13 +00001036 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301037 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1038 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001039
Ajit Khapardef8617e02011-02-11 13:36:37 +00001040 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041 req->if_id = cpu_to_le32(if_id);
1042 req->pmac_id = cpu_to_le32(pmac_id);
1043
Sathya Perlab31c50a2009-09-17 10:30:13 -07001044 status = be_mcc_notify_wait(adapter);
1045
Sathya Perla713d03942009-11-22 22:02:45 +00001046err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001047 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 return status;
1049}
1050
Sathya Perlab31c50a2009-09-17 10:30:13 -07001051/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001052int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301053 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001055 struct be_mcc_wrb *wrb;
1056 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001057 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001058 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001059 int status;
1060
Ivan Vecera29849612010-12-14 05:43:19 +00001061 if (mutex_lock_interruptible(&adapter->mbox_lock))
1062 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063
1064 wrb = wrb_from_mbox(adapter);
1065 req = embedded_payload(wrb);
1066 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067
Somnath Kotur106df1e2011-10-27 07:12:13 +00001068 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301069 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1070 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071
1072 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001073
1074 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001075 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301076 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001077 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301078 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001079 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301080 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001081 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001082 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1083 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001084 } else {
1085 req->hdr.version = 2;
1086 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001087
1088 /* coalesce-wm field in this cmd is not relevant to Lancer.
1089 * Lancer uses COMMON_MODIFY_CQ to set this field
1090 */
1091 if (!lancer_chip(adapter))
1092 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1093 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001094 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301095 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001096 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301097 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001098 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301099 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1100 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001101 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001102
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1104
1105 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1106
Sathya Perlab31c50a2009-09-17 10:30:13 -07001107 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001109 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301110
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111 cq->id = le16_to_cpu(resp->cq_id);
1112 cq->created = true;
1113 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001114
Ivan Vecera29849612010-12-14 05:43:19 +00001115 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001116
1117 return status;
1118}
1119
1120static u32 be_encoded_q_len(int q_len)
1121{
1122 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301123
Sathya Perla5fb379e2009-06-18 00:02:59 +00001124 if (len_encoded == 16)
1125 len_encoded = 0;
1126 return len_encoded;
1127}
1128
Jingoo Han4188e7d2013-08-05 18:02:02 +09001129static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301130 struct be_queue_info *mccq,
1131 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001132{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001133 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001134 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001135 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001137 int status;
1138
Ivan Vecera29849612010-12-14 05:43:19 +00001139 if (mutex_lock_interruptible(&adapter->mbox_lock))
1140 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001141
1142 wrb = wrb_from_mbox(adapter);
1143 req = embedded_payload(wrb);
1144 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001145
Somnath Kotur106df1e2011-10-27 07:12:13 +00001146 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301147 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1148 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001149
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001150 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301151 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001152 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1153 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301154 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001155 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301156 } else {
1157 req->hdr.version = 1;
1158 req->cq_id = cpu_to_le16(cq->id);
1159
1160 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1161 be_encoded_q_len(mccq->len));
1162 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1163 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1164 ctxt, cq->id);
1165 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1166 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001167 }
1168
Somnath Koturcc4ce022010-10-21 07:11:14 -07001169 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001170 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001171 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001172 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1173
1174 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1175
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001177 if (!status) {
1178 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301179
Sathya Perla5fb379e2009-06-18 00:02:59 +00001180 mccq->id = le16_to_cpu(resp->id);
1181 mccq->created = true;
1182 }
Ivan Vecera29849612010-12-14 05:43:19 +00001183 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001184
1185 return status;
1186}
1187
Jingoo Han4188e7d2013-08-05 18:02:02 +09001188static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301189 struct be_queue_info *mccq,
1190 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001191{
1192 struct be_mcc_wrb *wrb;
1193 struct be_cmd_req_mcc_create *req;
1194 struct be_dma_mem *q_mem = &mccq->dma_mem;
1195 void *ctxt;
1196 int status;
1197
1198 if (mutex_lock_interruptible(&adapter->mbox_lock))
1199 return -1;
1200
1201 wrb = wrb_from_mbox(adapter);
1202 req = embedded_payload(wrb);
1203 ctxt = &req->context;
1204
Somnath Kotur106df1e2011-10-27 07:12:13 +00001205 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301206 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1207 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001208
1209 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1210
1211 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1212 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301213 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001214 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1215
1216 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1217
1218 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1219
1220 status = be_mbox_notify_wait(adapter);
1221 if (!status) {
1222 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301223
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001224 mccq->id = le16_to_cpu(resp->id);
1225 mccq->created = true;
1226 }
1227
1228 mutex_unlock(&adapter->mbox_lock);
1229 return status;
1230}
1231
1232int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301233 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001234{
1235 int status;
1236
1237 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301238 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001239 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1240 "or newer to avoid conflicting priorities between NIC "
1241 "and FCoE traffic");
1242 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1243 }
1244 return status;
1245}
1246
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001247int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248{
Sathya Perla77071332013-08-27 16:57:34 +05301249 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001250 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001251 struct be_queue_info *txq = &txo->q;
1252 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001254 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001255
Sathya Perla77071332013-08-27 16:57:34 +05301256 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001257 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301258 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001259
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001260 if (lancer_chip(adapter)) {
1261 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001262 } else if (BEx_chip(adapter)) {
1263 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1264 req->hdr.version = 2;
1265 } else { /* For SH */
1266 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001267 }
1268
Vasundhara Volam81b02652013-10-01 15:59:57 +05301269 if (req->hdr.version > 0)
1270 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1272 req->ulp_num = BE_ULP1_NUM;
1273 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001274 req->cq_id = cpu_to_le16(cq->id);
1275 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001277 ver = req->hdr.version;
1278
Sathya Perla77071332013-08-27 16:57:34 +05301279 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301281 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301282
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001284 if (ver == 2)
1285 txo->db_offset = le32_to_cpu(resp->db_offset);
1286 else
1287 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001288 txq->created = true;
1289 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001290
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001291 return status;
1292}
1293
Sathya Perla482c9e72011-06-29 23:33:17 +00001294/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001295int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301296 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1297 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299 struct be_mcc_wrb *wrb;
1300 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301 struct be_dma_mem *q_mem = &rxq->dma_mem;
1302 int status;
1303
Sathya Perla482c9e72011-06-29 23:33:17 +00001304 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001305
Sathya Perla482c9e72011-06-29 23:33:17 +00001306 wrb = wrb_from_mccq(adapter);
1307 if (!wrb) {
1308 status = -EBUSY;
1309 goto err;
1310 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001311 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001312
Somnath Kotur106df1e2011-10-27 07:12:13 +00001313 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301314 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315
1316 req->cq_id = cpu_to_le16(cq_id);
1317 req->frag_size = fls(frag_size) - 1;
1318 req->num_pages = 2;
1319 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1320 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001321 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001322 req->rss_queue = cpu_to_le32(rss);
1323
Sathya Perla482c9e72011-06-29 23:33:17 +00001324 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325 if (!status) {
1326 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301327
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001328 rxq->id = le16_to_cpu(resp->id);
1329 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001330 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001331 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001332
Sathya Perla482c9e72011-06-29 23:33:17 +00001333err:
1334 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001335 return status;
1336}
1337
Sathya Perlab31c50a2009-09-17 10:30:13 -07001338/* Generic destroyer function for all types of queues
1339 * Uses Mbox
1340 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001341int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301342 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001343{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001344 struct be_mcc_wrb *wrb;
1345 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 u8 subsys = 0, opcode = 0;
1347 int status;
1348
Ivan Vecera29849612010-12-14 05:43:19 +00001349 if (mutex_lock_interruptible(&adapter->mbox_lock))
1350 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351
Sathya Perlab31c50a2009-09-17 10:30:13 -07001352 wrb = wrb_from_mbox(adapter);
1353 req = embedded_payload(wrb);
1354
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001355 switch (queue_type) {
1356 case QTYPE_EQ:
1357 subsys = CMD_SUBSYSTEM_COMMON;
1358 opcode = OPCODE_COMMON_EQ_DESTROY;
1359 break;
1360 case QTYPE_CQ:
1361 subsys = CMD_SUBSYSTEM_COMMON;
1362 opcode = OPCODE_COMMON_CQ_DESTROY;
1363 break;
1364 case QTYPE_TXQ:
1365 subsys = CMD_SUBSYSTEM_ETH;
1366 opcode = OPCODE_ETH_TX_DESTROY;
1367 break;
1368 case QTYPE_RXQ:
1369 subsys = CMD_SUBSYSTEM_ETH;
1370 opcode = OPCODE_ETH_RX_DESTROY;
1371 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001372 case QTYPE_MCCQ:
1373 subsys = CMD_SUBSYSTEM_COMMON;
1374 opcode = OPCODE_COMMON_MCC_DESTROY;
1375 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001376 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001377 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001379
Somnath Kotur106df1e2011-10-27 07:12:13 +00001380 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301381 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001382 req->id = cpu_to_le16(q->id);
1383
Sathya Perlab31c50a2009-09-17 10:30:13 -07001384 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001385 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001386
Ivan Vecera29849612010-12-14 05:43:19 +00001387 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001388 return status;
1389}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001390
Sathya Perla482c9e72011-06-29 23:33:17 +00001391/* Uses MCC */
1392int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1393{
1394 struct be_mcc_wrb *wrb;
1395 struct be_cmd_req_q_destroy *req;
1396 int status;
1397
1398 spin_lock_bh(&adapter->mcc_lock);
1399
1400 wrb = wrb_from_mccq(adapter);
1401 if (!wrb) {
1402 status = -EBUSY;
1403 goto err;
1404 }
1405 req = embedded_payload(wrb);
1406
Somnath Kotur106df1e2011-10-27 07:12:13 +00001407 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301408 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001409 req->id = cpu_to_le16(q->id);
1410
1411 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001412 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001413
1414err:
1415 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001416 return status;
1417}
1418
Sathya Perlab31c50a2009-09-17 10:30:13 -07001419/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301420 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001421 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001422int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001423 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001424{
Sathya Perlabea50982013-08-27 16:57:33 +05301425 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001426 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001427 int status;
1428
Sathya Perlabea50982013-08-27 16:57:33 +05301429 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001430 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301431 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1432 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001433 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001434 req->capability_flags = cpu_to_le32(cap_flags);
1435 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001436 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001437
Sathya Perlabea50982013-08-27 16:57:33 +05301438 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301440 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301441
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301443
1444 /* Hack to retrieve VF's pmac-id on BE3 */
1445 if (BE3_chip(adapter) && !be_physfn(adapter))
1446 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448 return status;
1449}
1450
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001451/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001452int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001454 struct be_mcc_wrb *wrb;
1455 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001456 int status;
1457
Sathya Perla30128032011-11-10 19:17:57 +00001458 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001459 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001460
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001461 spin_lock_bh(&adapter->mcc_lock);
1462
1463 wrb = wrb_from_mccq(adapter);
1464 if (!wrb) {
1465 status = -EBUSY;
1466 goto err;
1467 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001468 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469
Somnath Kotur106df1e2011-10-27 07:12:13 +00001470 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301471 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1472 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001473 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001475
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001476 status = be_mcc_notify_wait(adapter);
1477err:
1478 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479 return status;
1480}
1481
1482/* Get stats is a non embedded command: the request is not embedded inside
1483 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001484 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001485 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001486int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001488 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001489 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001490 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001491
Sathya Perlab31c50a2009-09-17 10:30:13 -07001492 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001493
Sathya Perlab31c50a2009-09-17 10:30:13 -07001494 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001495 if (!wrb) {
1496 status = -EBUSY;
1497 goto err;
1498 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001499 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001500
Somnath Kotur106df1e2011-10-27 07:12:13 +00001501 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301502 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1503 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001504
Sathya Perlaca34fe32012-11-06 17:48:56 +00001505 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001506 if (BE2_chip(adapter))
1507 hdr->version = 0;
1508 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001509 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001510 else
1511 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001512
Sathya Perlab31c50a2009-09-17 10:30:13 -07001513 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001514 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515
Sathya Perla713d03942009-11-22 22:02:45 +00001516err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001517 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001518 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001519}
1520
Selvin Xavier005d5692011-05-16 07:36:35 +00001521/* Lancer Stats */
1522int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301523 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001524{
Selvin Xavier005d5692011-05-16 07:36:35 +00001525 struct be_mcc_wrb *wrb;
1526 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001527 int status = 0;
1528
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001529 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1530 CMD_SUBSYSTEM_ETH))
1531 return -EPERM;
1532
Selvin Xavier005d5692011-05-16 07:36:35 +00001533 spin_lock_bh(&adapter->mcc_lock);
1534
1535 wrb = wrb_from_mccq(adapter);
1536 if (!wrb) {
1537 status = -EBUSY;
1538 goto err;
1539 }
1540 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001541
Somnath Kotur106df1e2011-10-27 07:12:13 +00001542 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301543 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1544 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001545
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001546 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001547 req->cmd_params.params.reset_stats = 0;
1548
Selvin Xavier005d5692011-05-16 07:36:35 +00001549 be_mcc_notify(adapter);
1550 adapter->stats_cmd_sent = true;
1551
1552err:
1553 spin_unlock_bh(&adapter->mcc_lock);
1554 return status;
1555}
1556
Sathya Perla323ff712012-09-28 04:39:43 +00001557static int be_mac_to_link_speed(int mac_speed)
1558{
1559 switch (mac_speed) {
1560 case PHY_LINK_SPEED_ZERO:
1561 return 0;
1562 case PHY_LINK_SPEED_10MBPS:
1563 return 10;
1564 case PHY_LINK_SPEED_100MBPS:
1565 return 100;
1566 case PHY_LINK_SPEED_1GBPS:
1567 return 1000;
1568 case PHY_LINK_SPEED_10GBPS:
1569 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301570 case PHY_LINK_SPEED_20GBPS:
1571 return 20000;
1572 case PHY_LINK_SPEED_25GBPS:
1573 return 25000;
1574 case PHY_LINK_SPEED_40GBPS:
1575 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001576 }
1577 return 0;
1578}
1579
1580/* Uses synchronous mcc
1581 * Returns link_speed in Mbps
1582 */
1583int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1584 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001585{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001586 struct be_mcc_wrb *wrb;
1587 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001588 int status;
1589
Sathya Perlab31c50a2009-09-17 10:30:13 -07001590 spin_lock_bh(&adapter->mcc_lock);
1591
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001592 if (link_status)
1593 *link_status = LINK_DOWN;
1594
Sathya Perlab31c50a2009-09-17 10:30:13 -07001595 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001596 if (!wrb) {
1597 status = -EBUSY;
1598 goto err;
1599 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001600 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001601
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001602 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301603 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1604 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001605
Sathya Perlaca34fe32012-11-06 17:48:56 +00001606 /* version 1 of the cmd is not supported only by BE2 */
1607 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001608 req->hdr.version = 1;
1609
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001610 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001611
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001613 if (!status) {
1614 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301615
Sathya Perla323ff712012-09-28 04:39:43 +00001616 if (link_speed) {
1617 *link_speed = resp->link_speed ?
1618 le16_to_cpu(resp->link_speed) * 10 :
1619 be_mac_to_link_speed(resp->mac_speed);
1620
1621 if (!resp->logical_link_status)
1622 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001623 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001624 if (link_status)
1625 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001626 }
1627
Sathya Perla713d03942009-11-22 22:02:45 +00001628err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001629 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001630 return status;
1631}
1632
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001633/* Uses synchronous mcc */
1634int be_cmd_get_die_temperature(struct be_adapter *adapter)
1635{
1636 struct be_mcc_wrb *wrb;
1637 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301638 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001639
1640 spin_lock_bh(&adapter->mcc_lock);
1641
1642 wrb = wrb_from_mccq(adapter);
1643 if (!wrb) {
1644 status = -EBUSY;
1645 goto err;
1646 }
1647 req = embedded_payload(wrb);
1648
Somnath Kotur106df1e2011-10-27 07:12:13 +00001649 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301650 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1651 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001652
Somnath Kotur3de09452011-09-30 07:25:05 +00001653 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001654
1655err:
1656 spin_unlock_bh(&adapter->mcc_lock);
1657 return status;
1658}
1659
Somnath Kotur311fddc2011-03-16 21:22:43 +00001660/* Uses synchronous mcc */
1661int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1662{
1663 struct be_mcc_wrb *wrb;
1664 struct be_cmd_req_get_fat *req;
1665 int status;
1666
1667 spin_lock_bh(&adapter->mcc_lock);
1668
1669 wrb = wrb_from_mccq(adapter);
1670 if (!wrb) {
1671 status = -EBUSY;
1672 goto err;
1673 }
1674 req = embedded_payload(wrb);
1675
Somnath Kotur106df1e2011-10-27 07:12:13 +00001676 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301677 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1678 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001679 req->fat_operation = cpu_to_le32(QUERY_FAT);
1680 status = be_mcc_notify_wait(adapter);
1681 if (!status) {
1682 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301683
Somnath Kotur311fddc2011-03-16 21:22:43 +00001684 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001685 *log_size = le32_to_cpu(resp->log_size) -
1686 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001687 }
1688err:
1689 spin_unlock_bh(&adapter->mcc_lock);
1690 return status;
1691}
1692
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301693int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001694{
1695 struct be_dma_mem get_fat_cmd;
1696 struct be_mcc_wrb *wrb;
1697 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001698 u32 offset = 0, total_size, buf_size,
1699 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301700 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001701
1702 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301703 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001704
1705 total_size = buf_len;
1706
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001707 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1708 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301709 get_fat_cmd.size,
1710 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001711 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001712 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301713 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301714 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001715 }
1716
Somnath Kotur311fddc2011-03-16 21:22:43 +00001717 spin_lock_bh(&adapter->mcc_lock);
1718
Somnath Kotur311fddc2011-03-16 21:22:43 +00001719 while (total_size) {
1720 buf_size = min(total_size, (u32)60*1024);
1721 total_size -= buf_size;
1722
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001723 wrb = wrb_from_mccq(adapter);
1724 if (!wrb) {
1725 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001726 goto err;
1727 }
1728 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001729
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001730 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001731 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301732 OPCODE_COMMON_MANAGE_FAT, payload_len,
1733 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001734
1735 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1736 req->read_log_offset = cpu_to_le32(log_offset);
1737 req->read_log_length = cpu_to_le32(buf_size);
1738 req->data_buffer_size = cpu_to_le32(buf_size);
1739
1740 status = be_mcc_notify_wait(adapter);
1741 if (!status) {
1742 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301743
Somnath Kotur311fddc2011-03-16 21:22:43 +00001744 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301745 resp->data_buffer,
1746 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001747 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001748 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001749 goto err;
1750 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001751 offset += buf_size;
1752 log_offset += buf_size;
1753 }
1754err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001755 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301756 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001757 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301758 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001759}
1760
Sathya Perla04b71172011-09-27 13:30:27 -04001761/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301762int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001764 struct be_mcc_wrb *wrb;
1765 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001766 int status;
1767
Sathya Perla04b71172011-09-27 13:30:27 -04001768 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001769
Sathya Perla04b71172011-09-27 13:30:27 -04001770 wrb = wrb_from_mccq(adapter);
1771 if (!wrb) {
1772 status = -EBUSY;
1773 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001774 }
1775
Sathya Perla04b71172011-09-27 13:30:27 -04001776 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001777
Somnath Kotur106df1e2011-10-27 07:12:13 +00001778 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301779 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1780 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001781 status = be_mcc_notify_wait(adapter);
1782 if (!status) {
1783 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301784
Vasundhara Volam242eb472014-09-12 17:39:15 +05301785 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1786 sizeof(adapter->fw_ver));
1787 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1788 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001789 }
1790err:
1791 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792 return status;
1793}
1794
Sathya Perlab31c50a2009-09-17 10:30:13 -07001795/* set the EQ delay interval of an EQ to specified value
1796 * Uses async mcc
1797 */
Kalesh APb502ae82014-09-19 15:46:51 +05301798static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1799 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001800{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001801 struct be_mcc_wrb *wrb;
1802 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301803 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001804
Sathya Perlab31c50a2009-09-17 10:30:13 -07001805 spin_lock_bh(&adapter->mcc_lock);
1806
1807 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001808 if (!wrb) {
1809 status = -EBUSY;
1810 goto err;
1811 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001812 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001813
Somnath Kotur106df1e2011-10-27 07:12:13 +00001814 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301815 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1816 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817
Sathya Perla2632baf2013-10-01 16:00:00 +05301818 req->num_eq = cpu_to_le32(num);
1819 for (i = 0; i < num; i++) {
1820 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1821 req->set_eqd[i].phase = 0;
1822 req->set_eqd[i].delay_multiplier =
1823 cpu_to_le32(set_eqd[i].delay_multiplier);
1824 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001825
Sathya Perlab31c50a2009-09-17 10:30:13 -07001826 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001827err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001828 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001829 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001830}
1831
Kalesh AP93676702014-09-12 17:39:20 +05301832int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1833 int num)
1834{
1835 int num_eqs, i = 0;
1836
1837 if (lancer_chip(adapter) && num > 8) {
1838 while (num) {
1839 num_eqs = min(num, 8);
1840 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1841 i += num_eqs;
1842 num -= num_eqs;
1843 }
1844 } else {
1845 __be_cmd_modify_eqd(adapter, set_eqd, num);
1846 }
1847
1848 return 0;
1849}
1850
Sathya Perlab31c50a2009-09-17 10:30:13 -07001851/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001852int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301853 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001854{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001855 struct be_mcc_wrb *wrb;
1856 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001857 int status;
1858
Sathya Perlab31c50a2009-09-17 10:30:13 -07001859 spin_lock_bh(&adapter->mcc_lock);
1860
1861 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001862 if (!wrb) {
1863 status = -EBUSY;
1864 goto err;
1865 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001866 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001867
Somnath Kotur106df1e2011-10-27 07:12:13 +00001868 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301869 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1870 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871
1872 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001873 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001874 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301875 memcpy(req->normal_vlan, vtag_array,
1876 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001877
Sathya Perlab31c50a2009-09-17 10:30:13 -07001878 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001879err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001880 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001881 return status;
1882}
1883
Sathya Perla5b8821b2011-08-02 19:57:44 +00001884int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001886 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001887 struct be_dma_mem *mem = &adapter->rx_filter;
1888 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001889 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001890
Sathya Perla8788fdc2009-07-27 22:52:03 +00001891 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001892
Sathya Perlab31c50a2009-09-17 10:30:13 -07001893 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001894 if (!wrb) {
1895 status = -EBUSY;
1896 goto err;
1897 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001898 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001899 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301900 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1901 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001902
Sathya Perla5b8821b2011-08-02 19:57:44 +00001903 req->if_id = cpu_to_le32(adapter->if_handle);
1904 if (flags & IFF_PROMISC) {
1905 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301906 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1907 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001908 if (value == ON)
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301909 req->if_flags =
1910 cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1911 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1912 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001913 } else if (flags & IFF_ALLMULTI) {
Kalesh AP5f820b62014-09-19 15:47:01 +05301914 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1915 req->if_flags = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001916 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1917 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1918
1919 if (value == ON)
1920 req->if_flags =
1921 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001922 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001923 struct netdev_hw_addr *ha;
1924 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925
Kalesh AP5f820b62014-09-19 15:47:01 +05301926 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1927 req->if_flags = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001928
1929 /* Reset mcast promisc mode if already set by setting mask
1930 * and not setting flags field
1931 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001932 req->if_flags_mask |=
1933 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301934 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001935 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001936 netdev_for_each_mc_addr(ha, adapter->netdev)
1937 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1938 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939
Ajit Khaparde012bd382013-11-18 10:44:24 -06001940 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301941 req->if_flags_mask) {
Ajit Khaparde012bd382013-11-18 10:44:24 -06001942 dev_warn(&adapter->pdev->dev,
1943 "Cannot set rx filter flags 0x%x\n",
1944 req->if_flags_mask);
1945 dev_warn(&adapter->pdev->dev,
1946 "Interface is capable of 0x%x flags only\n",
1947 be_if_cap_flags(adapter));
1948 }
1949 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1950
Sathya Perla0d1d5872011-08-03 05:19:27 -07001951 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001952
Sathya Perla713d03942009-11-22 22:02:45 +00001953err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001954 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001955 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001956}
1957
Sathya Perlab31c50a2009-09-17 10:30:13 -07001958/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001959int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001960{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001961 struct be_mcc_wrb *wrb;
1962 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001963 int status;
1964
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001965 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1966 CMD_SUBSYSTEM_COMMON))
1967 return -EPERM;
1968
Sathya Perlab31c50a2009-09-17 10:30:13 -07001969 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001970
Sathya Perlab31c50a2009-09-17 10:30:13 -07001971 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001972 if (!wrb) {
1973 status = -EBUSY;
1974 goto err;
1975 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001976 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001977
Somnath Kotur106df1e2011-10-27 07:12:13 +00001978 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301979 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1980 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001981
Suresh Reddyb29812c2014-09-12 17:39:17 +05301982 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001983 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1984 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1985
Sathya Perlab31c50a2009-09-17 10:30:13 -07001986 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001987
Sathya Perla713d03942009-11-22 22:02:45 +00001988err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001989 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05301990
1991 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
1992 return -EOPNOTSUPP;
1993
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001994 return status;
1995}
1996
Sathya Perlab31c50a2009-09-17 10:30:13 -07001997/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001998int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001999{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002000 struct be_mcc_wrb *wrb;
2001 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002002 int status;
2003
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002004 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2005 CMD_SUBSYSTEM_COMMON))
2006 return -EPERM;
2007
Sathya Perlab31c50a2009-09-17 10:30:13 -07002008 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002009
Sathya Perlab31c50a2009-09-17 10:30:13 -07002010 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002011 if (!wrb) {
2012 status = -EBUSY;
2013 goto err;
2014 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002015 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002016
Somnath Kotur106df1e2011-10-27 07:12:13 +00002017 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302018 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2019 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002020
Sathya Perlab31c50a2009-09-17 10:30:13 -07002021 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002022 if (!status) {
2023 struct be_cmd_resp_get_flow_control *resp =
2024 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302025
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002026 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2027 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2028 }
2029
Sathya Perla713d03942009-11-22 22:02:45 +00002030err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002031 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002032 return status;
2033}
2034
Sathya Perlab31c50a2009-09-17 10:30:13 -07002035/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302036int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002037{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002038 struct be_mcc_wrb *wrb;
2039 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002040 int status;
2041
Ivan Vecera29849612010-12-14 05:43:19 +00002042 if (mutex_lock_interruptible(&adapter->mbox_lock))
2043 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002044
Sathya Perlab31c50a2009-09-17 10:30:13 -07002045 wrb = wrb_from_mbox(adapter);
2046 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002047
Somnath Kotur106df1e2011-10-27 07:12:13 +00002048 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302049 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2050 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002051
Sathya Perlab31c50a2009-09-17 10:30:13 -07002052 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002053 if (!status) {
2054 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302055
Kalesh APe97e3cd2014-07-17 16:20:26 +05302056 adapter->port_num = le32_to_cpu(resp->phys_port);
2057 adapter->function_mode = le32_to_cpu(resp->function_mode);
2058 adapter->function_caps = le32_to_cpu(resp->function_caps);
2059 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302060 dev_info(&adapter->pdev->dev,
2061 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2062 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002063 }
2064
Ivan Vecera29849612010-12-14 05:43:19 +00002065 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002066 return status;
2067}
sarveshwarb14074ea2009-08-05 13:05:24 -07002068
Sathya Perlab31c50a2009-09-17 10:30:13 -07002069/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002070int be_cmd_reset_function(struct be_adapter *adapter)
2071{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002072 struct be_mcc_wrb *wrb;
2073 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002074 int status;
2075
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002076 if (lancer_chip(adapter)) {
2077 status = lancer_wait_ready(adapter);
2078 if (!status) {
2079 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2080 adapter->db + SLIPORT_CONTROL_OFFSET);
2081 status = lancer_test_and_set_rdy_state(adapter);
2082 }
2083 if (status) {
2084 dev_err(&adapter->pdev->dev,
2085 "Adapter in non recoverable error\n");
2086 }
2087 return status;
2088 }
2089
Ivan Vecera29849612010-12-14 05:43:19 +00002090 if (mutex_lock_interruptible(&adapter->mbox_lock))
2091 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002092
Sathya Perlab31c50a2009-09-17 10:30:13 -07002093 wrb = wrb_from_mbox(adapter);
2094 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002095
Somnath Kotur106df1e2011-10-27 07:12:13 +00002096 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302097 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2098 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002099
Sathya Perlab31c50a2009-09-17 10:30:13 -07002100 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002101
Ivan Vecera29849612010-12-14 05:43:19 +00002102 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002103 return status;
2104}
Ajit Khaparde84517482009-09-04 03:12:16 +00002105
Suresh Reddy594ad542013-04-25 23:03:20 +00002106int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002107 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002108{
2109 struct be_mcc_wrb *wrb;
2110 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002111 int status;
2112
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302113 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2114 return 0;
2115
Kalesh APb51aa362014-05-09 13:29:19 +05302116 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002117
Kalesh APb51aa362014-05-09 13:29:19 +05302118 wrb = wrb_from_mccq(adapter);
2119 if (!wrb) {
2120 status = -EBUSY;
2121 goto err;
2122 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002123 req = embedded_payload(wrb);
2124
Somnath Kotur106df1e2011-10-27 07:12:13 +00002125 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302126 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002127
2128 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002129 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002130 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002131
Kalesh APb51aa362014-05-09 13:29:19 +05302132 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002133 req->hdr.version = 1;
2134
Sathya Perla3abcded2010-10-03 22:12:27 -07002135 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302136 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002137 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2138
Kalesh APb51aa362014-05-09 13:29:19 +05302139 status = be_mcc_notify_wait(adapter);
2140err:
2141 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002142 return status;
2143}
2144
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002145/* Uses sync mcc */
2146int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302147 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002148{
2149 struct be_mcc_wrb *wrb;
2150 struct be_cmd_req_enable_disable_beacon *req;
2151 int status;
2152
2153 spin_lock_bh(&adapter->mcc_lock);
2154
2155 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002156 if (!wrb) {
2157 status = -EBUSY;
2158 goto err;
2159 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002160 req = embedded_payload(wrb);
2161
Somnath Kotur106df1e2011-10-27 07:12:13 +00002162 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302163 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2164 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002165
2166 req->port_num = port_num;
2167 req->beacon_state = state;
2168 req->beacon_duration = bcn;
2169 req->status_duration = sts;
2170
2171 status = be_mcc_notify_wait(adapter);
2172
Sathya Perla713d03942009-11-22 22:02:45 +00002173err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002174 spin_unlock_bh(&adapter->mcc_lock);
2175 return status;
2176}
2177
2178/* Uses sync mcc */
2179int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2180{
2181 struct be_mcc_wrb *wrb;
2182 struct be_cmd_req_get_beacon_state *req;
2183 int status;
2184
2185 spin_lock_bh(&adapter->mcc_lock);
2186
2187 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002188 if (!wrb) {
2189 status = -EBUSY;
2190 goto err;
2191 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002192 req = embedded_payload(wrb);
2193
Somnath Kotur106df1e2011-10-27 07:12:13 +00002194 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302195 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2196 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002197
2198 req->port_num = port_num;
2199
2200 status = be_mcc_notify_wait(adapter);
2201 if (!status) {
2202 struct be_cmd_resp_get_beacon_state *resp =
2203 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302204
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002205 *state = resp->beacon_state;
2206 }
2207
Sathya Perla713d03942009-11-22 22:02:45 +00002208err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002209 spin_unlock_bh(&adapter->mcc_lock);
2210 return status;
2211}
2212
Mark Leonarde36edd92014-09-12 17:39:18 +05302213/* Uses sync mcc */
2214int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2215 u8 page_num, u8 *data)
2216{
2217 struct be_dma_mem cmd;
2218 struct be_mcc_wrb *wrb;
2219 struct be_cmd_req_port_type *req;
2220 int status;
2221
2222 if (page_num > TR_PAGE_A2)
2223 return -EINVAL;
2224
2225 cmd.size = sizeof(struct be_cmd_resp_port_type);
2226 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2227 if (!cmd.va) {
2228 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2229 return -ENOMEM;
2230 }
2231 memset(cmd.va, 0, cmd.size);
2232
2233 spin_lock_bh(&adapter->mcc_lock);
2234
2235 wrb = wrb_from_mccq(adapter);
2236 if (!wrb) {
2237 status = -EBUSY;
2238 goto err;
2239 }
2240 req = cmd.va;
2241
2242 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2243 OPCODE_COMMON_READ_TRANSRECV_DATA,
2244 cmd.size, wrb, &cmd);
2245
2246 req->port = cpu_to_le32(adapter->hba_port_num);
2247 req->page_num = cpu_to_le32(page_num);
2248 status = be_mcc_notify_wait(adapter);
2249 if (!status) {
2250 struct be_cmd_resp_port_type *resp = cmd.va;
2251
2252 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2253 }
2254err:
2255 spin_unlock_bh(&adapter->mcc_lock);
2256 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2257 return status;
2258}
2259
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002260int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002261 u32 data_size, u32 data_offset,
2262 const char *obj_name, u32 *data_written,
2263 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002264{
2265 struct be_mcc_wrb *wrb;
2266 struct lancer_cmd_req_write_object *req;
2267 struct lancer_cmd_resp_write_object *resp;
2268 void *ctxt = NULL;
2269 int status;
2270
2271 spin_lock_bh(&adapter->mcc_lock);
2272 adapter->flash_status = 0;
2273
2274 wrb = wrb_from_mccq(adapter);
2275 if (!wrb) {
2276 status = -EBUSY;
2277 goto err_unlock;
2278 }
2279
2280 req = embedded_payload(wrb);
2281
Somnath Kotur106df1e2011-10-27 07:12:13 +00002282 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302283 OPCODE_COMMON_WRITE_OBJECT,
2284 sizeof(struct lancer_cmd_req_write_object), wrb,
2285 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002286
2287 ctxt = &req->context;
2288 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302289 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002290
2291 if (data_size == 0)
2292 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302293 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002294 else
2295 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302296 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002297
2298 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2299 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302300 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002301 req->descriptor_count = cpu_to_le32(1);
2302 req->buf_len = cpu_to_le32(data_size);
2303 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302304 sizeof(struct lancer_cmd_req_write_object))
2305 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002306 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2307 sizeof(struct lancer_cmd_req_write_object)));
2308
2309 be_mcc_notify(adapter);
2310 spin_unlock_bh(&adapter->mcc_lock);
2311
Suresh Reddy5eeff632014-01-06 13:02:24 +05302312 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002313 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302314 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002315 else
2316 status = adapter->flash_status;
2317
2318 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002319 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002321 *change_status = resp->change_status;
2322 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002323 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002324 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002325
2326 return status;
2327
2328err_unlock:
2329 spin_unlock_bh(&adapter->mcc_lock);
2330 return status;
2331}
2332
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302333int be_cmd_query_cable_type(struct be_adapter *adapter)
2334{
2335 u8 page_data[PAGE_DATA_LEN];
2336 int status;
2337
2338 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2339 page_data);
2340 if (!status) {
2341 switch (adapter->phy.interface_type) {
2342 case PHY_TYPE_QSFP:
2343 adapter->phy.cable_type =
2344 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2345 break;
2346 case PHY_TYPE_SFP_PLUS_10GB:
2347 adapter->phy.cable_type =
2348 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2349 break;
2350 default:
2351 adapter->phy.cable_type = 0;
2352 break;
2353 }
2354 }
2355 return status;
2356}
2357
Kalesh APf0613382014-08-01 17:47:32 +05302358int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2359{
2360 struct lancer_cmd_req_delete_object *req;
2361 struct be_mcc_wrb *wrb;
2362 int status;
2363
2364 spin_lock_bh(&adapter->mcc_lock);
2365
2366 wrb = wrb_from_mccq(adapter);
2367 if (!wrb) {
2368 status = -EBUSY;
2369 goto err;
2370 }
2371
2372 req = embedded_payload(wrb);
2373
2374 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2375 OPCODE_COMMON_DELETE_OBJECT,
2376 sizeof(*req), wrb, NULL);
2377
Vasundhara Volam242eb472014-09-12 17:39:15 +05302378 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302379
2380 status = be_mcc_notify_wait(adapter);
2381err:
2382 spin_unlock_bh(&adapter->mcc_lock);
2383 return status;
2384}
2385
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002386int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302387 u32 data_size, u32 data_offset, const char *obj_name,
2388 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002389{
2390 struct be_mcc_wrb *wrb;
2391 struct lancer_cmd_req_read_object *req;
2392 struct lancer_cmd_resp_read_object *resp;
2393 int status;
2394
2395 spin_lock_bh(&adapter->mcc_lock);
2396
2397 wrb = wrb_from_mccq(adapter);
2398 if (!wrb) {
2399 status = -EBUSY;
2400 goto err_unlock;
2401 }
2402
2403 req = embedded_payload(wrb);
2404
2405 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302406 OPCODE_COMMON_READ_OBJECT,
2407 sizeof(struct lancer_cmd_req_read_object), wrb,
2408 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002409
2410 req->desired_read_len = cpu_to_le32(data_size);
2411 req->read_offset = cpu_to_le32(data_offset);
2412 strcpy(req->object_name, obj_name);
2413 req->descriptor_count = cpu_to_le32(1);
2414 req->buf_len = cpu_to_le32(data_size);
2415 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2416 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2417
2418 status = be_mcc_notify_wait(adapter);
2419
2420 resp = embedded_payload(wrb);
2421 if (!status) {
2422 *data_read = le32_to_cpu(resp->actual_read_len);
2423 *eof = le32_to_cpu(resp->eof);
2424 } else {
2425 *addn_status = resp->additional_status;
2426 }
2427
2428err_unlock:
2429 spin_unlock_bh(&adapter->mcc_lock);
2430 return status;
2431}
2432
Ajit Khaparde84517482009-09-04 03:12:16 +00002433int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302434 u32 flash_type, u32 flash_opcode, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002435{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002436 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002437 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002438 int status;
2439
Sathya Perlab31c50a2009-09-17 10:30:13 -07002440 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002441 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002442
2443 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002444 if (!wrb) {
2445 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002446 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002447 }
2448 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002449
Somnath Kotur106df1e2011-10-27 07:12:13 +00002450 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302451 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2452 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002453
2454 req->params.op_type = cpu_to_le32(flash_type);
2455 req->params.op_code = cpu_to_le32(flash_opcode);
2456 req->params.data_buf_size = cpu_to_le32(buf_size);
2457
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002458 be_mcc_notify(adapter);
2459 spin_unlock_bh(&adapter->mcc_lock);
2460
Suresh Reddy5eeff632014-01-06 13:02:24 +05302461 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2462 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302463 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002464 else
2465 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002466
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002467 return status;
2468
2469err_unlock:
2470 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002471 return status;
2472}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002473
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002474int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Kalesh APcd3307aa2014-09-19 15:47:02 +05302475 u16 optype, int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002476{
2477 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002478 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002479 int status;
2480
2481 spin_lock_bh(&adapter->mcc_lock);
2482
2483 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002484 if (!wrb) {
2485 status = -EBUSY;
2486 goto err;
2487 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002488 req = embedded_payload(wrb);
2489
Somnath Kotur106df1e2011-10-27 07:12:13 +00002490 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002491 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2492 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002493
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302494 req->params.op_type = cpu_to_le32(optype);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002495 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002496 req->params.offset = cpu_to_le32(offset);
2497 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002498
2499 status = be_mcc_notify_wait(adapter);
2500 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002501 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002502
Sathya Perla713d03942009-11-22 22:02:45 +00002503err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002504 spin_unlock_bh(&adapter->mcc_lock);
2505 return status;
2506}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002507
Dan Carpenterc196b022010-05-26 04:47:39 +00002508int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302509 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002510{
2511 struct be_mcc_wrb *wrb;
2512 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002513 int status;
2514
2515 spin_lock_bh(&adapter->mcc_lock);
2516
2517 wrb = wrb_from_mccq(adapter);
2518 if (!wrb) {
2519 status = -EBUSY;
2520 goto err;
2521 }
2522 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002523
Somnath Kotur106df1e2011-10-27 07:12:13 +00002524 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302525 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2526 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002527 memcpy(req->magic_mac, mac, ETH_ALEN);
2528
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002529 status = be_mcc_notify_wait(adapter);
2530
2531err:
2532 spin_unlock_bh(&adapter->mcc_lock);
2533 return status;
2534}
Suresh Rff33a6e2009-12-03 16:15:52 -08002535
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002536int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2537 u8 loopback_type, u8 enable)
2538{
2539 struct be_mcc_wrb *wrb;
2540 struct be_cmd_req_set_lmode *req;
2541 int status;
2542
2543 spin_lock_bh(&adapter->mcc_lock);
2544
2545 wrb = wrb_from_mccq(adapter);
2546 if (!wrb) {
2547 status = -EBUSY;
2548 goto err;
2549 }
2550
2551 req = embedded_payload(wrb);
2552
Somnath Kotur106df1e2011-10-27 07:12:13 +00002553 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302554 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2555 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002556
2557 req->src_port = port_num;
2558 req->dest_port = port_num;
2559 req->loopback_type = loopback_type;
2560 req->loopback_state = enable;
2561
2562 status = be_mcc_notify_wait(adapter);
2563err:
2564 spin_unlock_bh(&adapter->mcc_lock);
2565 return status;
2566}
2567
Suresh Rff33a6e2009-12-03 16:15:52 -08002568int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302569 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2570 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002571{
2572 struct be_mcc_wrb *wrb;
2573 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302574 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002575 int status;
2576
2577 spin_lock_bh(&adapter->mcc_lock);
2578
2579 wrb = wrb_from_mccq(adapter);
2580 if (!wrb) {
2581 status = -EBUSY;
2582 goto err;
2583 }
2584
2585 req = embedded_payload(wrb);
2586
Somnath Kotur106df1e2011-10-27 07:12:13 +00002587 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302588 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2589 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002590
Suresh Reddy5eeff632014-01-06 13:02:24 +05302591 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002592 req->pattern = cpu_to_le64(pattern);
2593 req->src_port = cpu_to_le32(port_num);
2594 req->dest_port = cpu_to_le32(port_num);
2595 req->pkt_size = cpu_to_le32(pkt_size);
2596 req->num_pkts = cpu_to_le32(num_pkts);
2597 req->loopback_type = cpu_to_le32(loopback_type);
2598
Suresh Reddy5eeff632014-01-06 13:02:24 +05302599 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002600
Suresh Reddy5eeff632014-01-06 13:02:24 +05302601 spin_unlock_bh(&adapter->mcc_lock);
2602
2603 wait_for_completion(&adapter->et_cmd_compl);
2604 resp = embedded_payload(wrb);
2605 status = le32_to_cpu(resp->status);
2606
2607 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002608err:
2609 spin_unlock_bh(&adapter->mcc_lock);
2610 return status;
2611}
2612
2613int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302614 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002615{
2616 struct be_mcc_wrb *wrb;
2617 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002618 int status;
2619 int i, j = 0;
2620
2621 spin_lock_bh(&adapter->mcc_lock);
2622
2623 wrb = wrb_from_mccq(adapter);
2624 if (!wrb) {
2625 status = -EBUSY;
2626 goto err;
2627 }
2628 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002629 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302630 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2631 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002632
2633 req->pattern = cpu_to_le64(pattern);
2634 req->byte_count = cpu_to_le32(byte_cnt);
2635 for (i = 0; i < byte_cnt; i++) {
2636 req->snd_buff[i] = (u8)(pattern >> (j*8));
2637 j++;
2638 if (j > 7)
2639 j = 0;
2640 }
2641
2642 status = be_mcc_notify_wait(adapter);
2643
2644 if (!status) {
2645 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302646
Suresh Rff33a6e2009-12-03 16:15:52 -08002647 resp = cmd->va;
2648 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302649 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002650 status = -1;
2651 }
2652 }
2653
2654err:
2655 spin_unlock_bh(&adapter->mcc_lock);
2656 return status;
2657}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002658
Dan Carpenterc196b022010-05-26 04:47:39 +00002659int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302660 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002661{
2662 struct be_mcc_wrb *wrb;
2663 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002664 int status;
2665
2666 spin_lock_bh(&adapter->mcc_lock);
2667
2668 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002669 if (!wrb) {
2670 status = -EBUSY;
2671 goto err;
2672 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002673 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002674
Somnath Kotur106df1e2011-10-27 07:12:13 +00002675 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302676 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2677 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002678
2679 status = be_mcc_notify_wait(adapter);
2680
Ajit Khapardee45ff012011-02-04 17:18:28 +00002681err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002682 spin_unlock_bh(&adapter->mcc_lock);
2683 return status;
2684}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002685
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002686int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002687{
2688 struct be_mcc_wrb *wrb;
2689 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002690 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002691 int status;
2692
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002693 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2694 CMD_SUBSYSTEM_COMMON))
2695 return -EPERM;
2696
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002697 spin_lock_bh(&adapter->mcc_lock);
2698
2699 wrb = wrb_from_mccq(adapter);
2700 if (!wrb) {
2701 status = -EBUSY;
2702 goto err;
2703 }
Sathya Perla306f1342011-08-02 19:57:45 +00002704 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302705 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002706 if (!cmd.va) {
2707 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2708 status = -ENOMEM;
2709 goto err;
2710 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002711
Sathya Perla306f1342011-08-02 19:57:45 +00002712 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002713
Somnath Kotur106df1e2011-10-27 07:12:13 +00002714 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302715 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2716 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002717
2718 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002719 if (!status) {
2720 struct be_phy_info *resp_phy_info =
2721 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302722
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002723 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2724 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002725 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002726 adapter->phy.auto_speeds_supported =
2727 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2728 adapter->phy.fixed_speeds_supported =
2729 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2730 adapter->phy.misc_params =
2731 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302732
2733 if (BE2_chip(adapter)) {
2734 adapter->phy.fixed_speeds_supported =
2735 BE_SUPPORTED_SPEED_10GBPS |
2736 BE_SUPPORTED_SPEED_1GBPS;
2737 }
Sathya Perla306f1342011-08-02 19:57:45 +00002738 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302739 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002740err:
2741 spin_unlock_bh(&adapter->mcc_lock);
2742 return status;
2743}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002744
2745int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2746{
2747 struct be_mcc_wrb *wrb;
2748 struct be_cmd_req_set_qos *req;
2749 int status;
2750
2751 spin_lock_bh(&adapter->mcc_lock);
2752
2753 wrb = wrb_from_mccq(adapter);
2754 if (!wrb) {
2755 status = -EBUSY;
2756 goto err;
2757 }
2758
2759 req = embedded_payload(wrb);
2760
Somnath Kotur106df1e2011-10-27 07:12:13 +00002761 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302762 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002763
2764 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002765 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2766 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002767
2768 status = be_mcc_notify_wait(adapter);
2769
2770err:
2771 spin_unlock_bh(&adapter->mcc_lock);
2772 return status;
2773}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002774
2775int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2776{
2777 struct be_mcc_wrb *wrb;
2778 struct be_cmd_req_cntl_attribs *req;
2779 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002780 int status;
2781 int payload_len = max(sizeof(*req), sizeof(*resp));
2782 struct mgmt_controller_attrib *attribs;
2783 struct be_dma_mem attribs_cmd;
2784
Suresh Reddyd98ef502013-04-25 00:56:55 +00002785 if (mutex_lock_interruptible(&adapter->mbox_lock))
2786 return -1;
2787
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002788 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2789 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2790 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302791 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002792 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302793 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002794 status = -ENOMEM;
2795 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002796 }
2797
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002798 wrb = wrb_from_mbox(adapter);
2799 if (!wrb) {
2800 status = -EBUSY;
2801 goto err;
2802 }
2803 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002804
Somnath Kotur106df1e2011-10-27 07:12:13 +00002805 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302806 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2807 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002808
2809 status = be_mbox_notify_wait(adapter);
2810 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002811 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002812 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2813 }
2814
2815err:
2816 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002817 if (attribs_cmd.va)
2818 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2819 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002820 return status;
2821}
Sathya Perla2e588f82011-03-11 02:49:26 +00002822
2823/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002824int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002825{
2826 struct be_mcc_wrb *wrb;
2827 struct be_cmd_req_set_func_cap *req;
2828 int status;
2829
2830 if (mutex_lock_interruptible(&adapter->mbox_lock))
2831 return -1;
2832
2833 wrb = wrb_from_mbox(adapter);
2834 if (!wrb) {
2835 status = -EBUSY;
2836 goto err;
2837 }
2838
2839 req = embedded_payload(wrb);
2840
Somnath Kotur106df1e2011-10-27 07:12:13 +00002841 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302842 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2843 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002844
2845 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2846 CAPABILITY_BE3_NATIVE_ERX_API);
2847 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2848
2849 status = be_mbox_notify_wait(adapter);
2850 if (!status) {
2851 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302852
Sathya Perla2e588f82011-03-11 02:49:26 +00002853 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2854 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002855 if (!adapter->be3_native)
2856 dev_warn(&adapter->pdev->dev,
2857 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002858 }
2859err:
2860 mutex_unlock(&adapter->mbox_lock);
2861 return status;
2862}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002863
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002864/* Get privilege(s) for a function */
2865int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2866 u32 domain)
2867{
2868 struct be_mcc_wrb *wrb;
2869 struct be_cmd_req_get_fn_privileges *req;
2870 int status;
2871
2872 spin_lock_bh(&adapter->mcc_lock);
2873
2874 wrb = wrb_from_mccq(adapter);
2875 if (!wrb) {
2876 status = -EBUSY;
2877 goto err;
2878 }
2879
2880 req = embedded_payload(wrb);
2881
2882 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2883 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2884 wrb, NULL);
2885
2886 req->hdr.domain = domain;
2887
2888 status = be_mcc_notify_wait(adapter);
2889 if (!status) {
2890 struct be_cmd_resp_get_fn_privileges *resp =
2891 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302892
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002893 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302894
2895 /* In UMC mode FW does not return right privileges.
2896 * Override with correct privilege equivalent to PF.
2897 */
2898 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2899 be_physfn(adapter))
2900 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002901 }
2902
2903err:
2904 spin_unlock_bh(&adapter->mcc_lock);
2905 return status;
2906}
2907
Sathya Perla04a06022013-07-23 15:25:00 +05302908/* Set privilege(s) for a function */
2909int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2910 u32 domain)
2911{
2912 struct be_mcc_wrb *wrb;
2913 struct be_cmd_req_set_fn_privileges *req;
2914 int status;
2915
2916 spin_lock_bh(&adapter->mcc_lock);
2917
2918 wrb = wrb_from_mccq(adapter);
2919 if (!wrb) {
2920 status = -EBUSY;
2921 goto err;
2922 }
2923
2924 req = embedded_payload(wrb);
2925 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2926 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2927 wrb, NULL);
2928 req->hdr.domain = domain;
2929 if (lancer_chip(adapter))
2930 req->privileges_lancer = cpu_to_le32(privileges);
2931 else
2932 req->privileges = cpu_to_le32(privileges);
2933
2934 status = be_mcc_notify_wait(adapter);
2935err:
2936 spin_unlock_bh(&adapter->mcc_lock);
2937 return status;
2938}
2939
Sathya Perla5a712c12013-07-23 15:24:59 +05302940/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2941 * pmac_id_valid: false => pmac_id or MAC address is requested.
2942 * If pmac_id is returned, pmac_id_valid is returned as true
2943 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002944int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302945 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2946 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002947{
2948 struct be_mcc_wrb *wrb;
2949 struct be_cmd_req_get_mac_list *req;
2950 int status;
2951 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002952 struct be_dma_mem get_mac_list_cmd;
2953 int i;
2954
2955 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2956 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2957 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302958 get_mac_list_cmd.size,
2959 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002960
2961 if (!get_mac_list_cmd.va) {
2962 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302963 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002964 return -ENOMEM;
2965 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002966
2967 spin_lock_bh(&adapter->mcc_lock);
2968
2969 wrb = wrb_from_mccq(adapter);
2970 if (!wrb) {
2971 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002972 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002973 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002974
2975 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002976
2977 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002978 OPCODE_COMMON_GET_MAC_LIST,
2979 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002980 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002981 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302982 if (*pmac_id_valid) {
2983 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302984 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302985 req->perm_override = 0;
2986 } else {
2987 req->perm_override = 1;
2988 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002989
2990 status = be_mcc_notify_wait(adapter);
2991 if (!status) {
2992 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002993 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302994
2995 if (*pmac_id_valid) {
2996 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2997 ETH_ALEN);
2998 goto out;
2999 }
3000
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003001 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3002 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003003 * or one or more true or pseudo permanant mac addresses.
3004 * If an active mac_id is present, return first active mac_id
3005 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003006 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003007 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003008 struct get_list_macaddr *mac_entry;
3009 u16 mac_addr_size;
3010 u32 mac_id;
3011
3012 mac_entry = &resp->macaddr_list[i];
3013 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3014 /* mac_id is a 32 bit value and mac_addr size
3015 * is 6 bytes
3016 */
3017 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303018 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003019 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3020 *pmac_id = le32_to_cpu(mac_id);
3021 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003022 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003023 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003024 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303025 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003026 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303027 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003028 }
3029
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003030out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003031 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003032 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303033 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003034 return status;
3035}
3036
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303037int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3038 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303039{
Suresh Reddyb188f092014-01-15 13:23:39 +05303040 if (!active)
3041 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3042 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303043 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303044 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303045 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303046 else
3047 /* Fetch the MAC address using pmac_id */
3048 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303049 &curr_pmac_id,
3050 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303051}
3052
Sathya Perla95046b92013-07-23 15:25:02 +05303053int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3054{
3055 int status;
3056 bool pmac_valid = false;
3057
3058 memset(mac, 0, ETH_ALEN);
3059
Sathya Perla3175d8c2013-07-23 15:25:03 +05303060 if (BEx_chip(adapter)) {
3061 if (be_physfn(adapter))
3062 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3063 0);
3064 else
3065 status = be_cmd_mac_addr_query(adapter, mac, false,
3066 adapter->if_handle, 0);
3067 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303068 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303069 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303070 }
3071
Sathya Perla95046b92013-07-23 15:25:02 +05303072 return status;
3073}
3074
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003075/* Uses synchronous MCCQ */
3076int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3077 u8 mac_count, u32 domain)
3078{
3079 struct be_mcc_wrb *wrb;
3080 struct be_cmd_req_set_mac_list *req;
3081 int status;
3082 struct be_dma_mem cmd;
3083
3084 memset(&cmd, 0, sizeof(struct be_dma_mem));
3085 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3086 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303087 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003088 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003089 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003090
3091 spin_lock_bh(&adapter->mcc_lock);
3092
3093 wrb = wrb_from_mccq(adapter);
3094 if (!wrb) {
3095 status = -EBUSY;
3096 goto err;
3097 }
3098
3099 req = cmd.va;
3100 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303101 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3102 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003103
3104 req->hdr.domain = domain;
3105 req->mac_count = mac_count;
3106 if (mac_count)
3107 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3108
3109 status = be_mcc_notify_wait(adapter);
3110
3111err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303112 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003113 spin_unlock_bh(&adapter->mcc_lock);
3114 return status;
3115}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003116
Sathya Perla3175d8c2013-07-23 15:25:03 +05303117/* Wrapper to delete any active MACs and provision the new mac.
3118 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3119 * current list are active.
3120 */
3121int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3122{
3123 bool active_mac = false;
3124 u8 old_mac[ETH_ALEN];
3125 u32 pmac_id;
3126 int status;
3127
3128 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303129 &pmac_id, if_id, dom);
3130
Sathya Perla3175d8c2013-07-23 15:25:03 +05303131 if (!status && active_mac)
3132 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3133
3134 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3135}
3136
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003137int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003138 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003139{
3140 struct be_mcc_wrb *wrb;
3141 struct be_cmd_req_set_hsw_config *req;
3142 void *ctxt;
3143 int status;
3144
3145 spin_lock_bh(&adapter->mcc_lock);
3146
3147 wrb = wrb_from_mccq(adapter);
3148 if (!wrb) {
3149 status = -EBUSY;
3150 goto err;
3151 }
3152
3153 req = embedded_payload(wrb);
3154 ctxt = &req->context;
3155
3156 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303157 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3158 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003159
3160 req->hdr.domain = domain;
3161 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3162 if (pvid) {
3163 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3164 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3165 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003166 if (!BEx_chip(adapter) && hsw_mode) {
3167 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3168 ctxt, adapter->hba_port_num);
3169 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3170 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3171 ctxt, hsw_mode);
3172 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003173
3174 be_dws_cpu_to_le(req->context, sizeof(req->context));
3175 status = be_mcc_notify_wait(adapter);
3176
3177err:
3178 spin_unlock_bh(&adapter->mcc_lock);
3179 return status;
3180}
3181
3182/* Get Hyper switch config */
3183int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003184 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003185{
3186 struct be_mcc_wrb *wrb;
3187 struct be_cmd_req_get_hsw_config *req;
3188 void *ctxt;
3189 int status;
3190 u16 vid;
3191
3192 spin_lock_bh(&adapter->mcc_lock);
3193
3194 wrb = wrb_from_mccq(adapter);
3195 if (!wrb) {
3196 status = -EBUSY;
3197 goto err;
3198 }
3199
3200 req = embedded_payload(wrb);
3201 ctxt = &req->context;
3202
3203 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303204 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3205 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003206
3207 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003208 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3209 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003210 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003211
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303212 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003213 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3214 ctxt, adapter->hba_port_num);
3215 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3216 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003217 be_dws_cpu_to_le(req->context, sizeof(req->context));
3218
3219 status = be_mcc_notify_wait(adapter);
3220 if (!status) {
3221 struct be_cmd_resp_get_hsw_config *resp =
3222 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303223
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303224 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003225 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303226 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003227 if (pvid)
3228 *pvid = le16_to_cpu(vid);
3229 if (mode)
3230 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3231 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003232 }
3233
3234err:
3235 spin_unlock_bh(&adapter->mcc_lock);
3236 return status;
3237}
3238
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003239int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3240{
3241 struct be_mcc_wrb *wrb;
3242 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303243 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003244 struct be_dma_mem cmd;
3245
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003246 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3247 CMD_SUBSYSTEM_ETH))
3248 return -EPERM;
3249
Suresh Reddy76a9e082014-01-15 13:23:40 +05303250 if (be_is_wol_excluded(adapter))
3251 return status;
3252
Suresh Reddyd98ef502013-04-25 00:56:55 +00003253 if (mutex_lock_interruptible(&adapter->mbox_lock))
3254 return -1;
3255
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003256 memset(&cmd, 0, sizeof(struct be_dma_mem));
3257 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303258 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003259 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303260 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003261 status = -ENOMEM;
3262 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003263 }
3264
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003265 wrb = wrb_from_mbox(adapter);
3266 if (!wrb) {
3267 status = -EBUSY;
3268 goto err;
3269 }
3270
3271 req = cmd.va;
3272
3273 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3274 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303275 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003276
3277 req->hdr.version = 1;
3278 req->query_options = BE_GET_WOL_CAP;
3279
3280 status = be_mbox_notify_wait(adapter);
3281 if (!status) {
3282 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303283
Kalesh AP504fbf12014-09-19 15:47:00 +05303284 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003285
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003286 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303287 if (adapter->wol_cap & BE_WOL_CAP)
3288 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003289 }
3290err:
3291 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003292 if (cmd.va)
3293 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003294 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003295
3296}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303297
3298int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3299{
3300 struct be_dma_mem extfat_cmd;
3301 struct be_fat_conf_params *cfgs;
3302 int status;
3303 int i, j;
3304
3305 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3306 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3307 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3308 &extfat_cmd.dma);
3309 if (!extfat_cmd.va)
3310 return -ENOMEM;
3311
3312 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3313 if (status)
3314 goto err;
3315
3316 cfgs = (struct be_fat_conf_params *)
3317 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3318 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3319 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303320
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303321 for (j = 0; j < num_modes; j++) {
3322 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3323 cfgs->module[i].trace_lvl[j].dbg_lvl =
3324 cpu_to_le32(level);
3325 }
3326 }
3327
3328 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3329err:
3330 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3331 extfat_cmd.dma);
3332 return status;
3333}
3334
3335int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3336{
3337 struct be_dma_mem extfat_cmd;
3338 struct be_fat_conf_params *cfgs;
3339 int status, j;
3340 int level = 0;
3341
3342 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3343 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3344 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3345 &extfat_cmd.dma);
3346
3347 if (!extfat_cmd.va) {
3348 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3349 __func__);
3350 goto err;
3351 }
3352
3353 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3354 if (!status) {
3355 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3356 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303357
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303358 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3359 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3360 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3361 }
3362 }
3363 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3364 extfat_cmd.dma);
3365err:
3366 return level;
3367}
3368
Somnath Kotur941a77d2012-05-17 22:59:03 +00003369int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3370 struct be_dma_mem *cmd)
3371{
3372 struct be_mcc_wrb *wrb;
3373 struct be_cmd_req_get_ext_fat_caps *req;
3374 int status;
3375
3376 if (mutex_lock_interruptible(&adapter->mbox_lock))
3377 return -1;
3378
3379 wrb = wrb_from_mbox(adapter);
3380 if (!wrb) {
3381 status = -EBUSY;
3382 goto err;
3383 }
3384
3385 req = cmd->va;
3386 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3387 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3388 cmd->size, wrb, cmd);
3389 req->parameter_type = cpu_to_le32(1);
3390
3391 status = be_mbox_notify_wait(adapter);
3392err:
3393 mutex_unlock(&adapter->mbox_lock);
3394 return status;
3395}
3396
3397int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3398 struct be_dma_mem *cmd,
3399 struct be_fat_conf_params *configs)
3400{
3401 struct be_mcc_wrb *wrb;
3402 struct be_cmd_req_set_ext_fat_caps *req;
3403 int status;
3404
3405 spin_lock_bh(&adapter->mcc_lock);
3406
3407 wrb = wrb_from_mccq(adapter);
3408 if (!wrb) {
3409 status = -EBUSY;
3410 goto err;
3411 }
3412
3413 req = cmd->va;
3414 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3415 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3416 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3417 cmd->size, wrb, cmd);
3418
3419 status = be_mcc_notify_wait(adapter);
3420err:
3421 spin_unlock_bh(&adapter->mcc_lock);
3422 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003423}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003424
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003425int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3426{
3427 struct be_mcc_wrb *wrb;
3428 struct be_cmd_req_get_port_name *req;
3429 int status;
3430
3431 if (!lancer_chip(adapter)) {
3432 *port_name = adapter->hba_port_num + '0';
3433 return 0;
3434 }
3435
3436 spin_lock_bh(&adapter->mcc_lock);
3437
3438 wrb = wrb_from_mccq(adapter);
3439 if (!wrb) {
3440 status = -EBUSY;
3441 goto err;
3442 }
3443
3444 req = embedded_payload(wrb);
3445
3446 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3447 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3448 NULL);
3449 req->hdr.version = 1;
3450
3451 status = be_mcc_notify_wait(adapter);
3452 if (!status) {
3453 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303454
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003455 *port_name = resp->port_name[adapter->hba_port_num];
3456 } else {
3457 *port_name = adapter->hba_port_num + '0';
3458 }
3459err:
3460 spin_unlock_bh(&adapter->mcc_lock);
3461 return status;
3462}
3463
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303464/* Descriptor type */
3465enum {
3466 FUNC_DESC = 1,
3467 VFT_DESC = 2
3468};
3469
3470static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3471 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003472{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303473 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303474 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003475 int i;
3476
3477 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303478 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303479 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3480 nic = (struct be_nic_res_desc *)hdr;
3481 if (desc_type == FUNC_DESC ||
3482 (desc_type == VFT_DESC &&
3483 nic->flags & (1 << VFT_SHIFT)))
3484 return nic;
3485 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003486
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303487 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3488 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003489 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303490 return NULL;
3491}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003492
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303493static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3494{
3495 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3496}
3497
3498static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3499{
3500 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3501}
3502
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303503static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3504 u32 desc_count)
3505{
3506 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3507 struct be_pcie_res_desc *pcie;
3508 int i;
3509
3510 for (i = 0; i < desc_count; i++) {
3511 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3512 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3513 pcie = (struct be_pcie_res_desc *)hdr;
3514 if (pcie->pf_num == devfn)
3515 return pcie;
3516 }
3517
3518 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3519 hdr = (void *)hdr + hdr->desc_len;
3520 }
Wei Yang950e2952013-05-22 15:58:22 +00003521 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003522}
3523
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303524static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3525{
3526 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3527 int i;
3528
3529 for (i = 0; i < desc_count; i++) {
3530 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3531 return (struct be_port_res_desc *)hdr;
3532
3533 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3534 hdr = (void *)hdr + hdr->desc_len;
3535 }
3536 return NULL;
3537}
3538
Sathya Perla92bf14a2013-08-27 16:57:32 +05303539static void be_copy_nic_desc(struct be_resources *res,
3540 struct be_nic_res_desc *desc)
3541{
3542 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3543 res->max_vlans = le16_to_cpu(desc->vlan_count);
3544 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3545 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3546 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3547 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3548 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3549 /* Clear flags that driver is not interested in */
3550 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3551 BE_IF_CAP_FLAGS_WANT;
3552 /* Need 1 RXQ as the default RXQ */
3553 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3554 res->max_rss_qs -= 1;
3555}
3556
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003557/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303558int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003559{
3560 struct be_mcc_wrb *wrb;
3561 struct be_cmd_req_get_func_config *req;
3562 int status;
3563 struct be_dma_mem cmd;
3564
Suresh Reddyd98ef502013-04-25 00:56:55 +00003565 if (mutex_lock_interruptible(&adapter->mbox_lock))
3566 return -1;
3567
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003568 memset(&cmd, 0, sizeof(struct be_dma_mem));
3569 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303570 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003571 if (!cmd.va) {
3572 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003573 status = -ENOMEM;
3574 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003575 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003576
3577 wrb = wrb_from_mbox(adapter);
3578 if (!wrb) {
3579 status = -EBUSY;
3580 goto err;
3581 }
3582
3583 req = cmd.va;
3584
3585 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3586 OPCODE_COMMON_GET_FUNC_CONFIG,
3587 cmd.size, wrb, &cmd);
3588
Kalesh AP28710c52013-04-28 22:21:13 +00003589 if (skyhawk_chip(adapter))
3590 req->hdr.version = 1;
3591
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003592 status = be_mbox_notify_wait(adapter);
3593 if (!status) {
3594 struct be_cmd_resp_get_func_config *resp = cmd.va;
3595 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303596 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003597
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303598 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003599 if (!desc) {
3600 status = -EINVAL;
3601 goto err;
3602 }
3603
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003604 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303605 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003606 }
3607err:
3608 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003609 if (cmd.va)
3610 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003611 return status;
3612}
3613
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303614/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303615int be_cmd_get_profile_config(struct be_adapter *adapter,
3616 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003617{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303618 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303619 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303620 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303621 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303622 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303623 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303624 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003625 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303626 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003627 int status;
3628
3629 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303630 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3631 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3632 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003633 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003634
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303635 req = cmd.va;
3636 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3637 OPCODE_COMMON_GET_PROFILE_CONFIG,
3638 cmd.size, &wrb, &cmd);
3639
3640 req->hdr.domain = domain;
3641 if (!lancer_chip(adapter))
3642 req->hdr.version = 1;
3643 req->type = ACTIVE_PROFILE_TYPE;
3644
3645 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303646 if (status)
3647 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003648
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303649 resp = cmd.va;
3650 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003651
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303652 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3653 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303654 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303655 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303656
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303657 port = be_get_port_desc(resp->func_param, desc_count);
3658 if (port)
3659 adapter->mc_type = port->mc_type;
3660
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303661 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303662 if (nic)
3663 be_copy_nic_desc(res, nic);
3664
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303665 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3666 if (vf_res)
3667 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003668err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003669 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303670 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003671 return status;
3672}
3673
Vasundhara Volambec84e62014-06-30 13:01:32 +05303674/* Will use MBOX only if MCCQ has not been created */
3675static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3676 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003677{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003678 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303679 struct be_mcc_wrb wrb = {0};
3680 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003681 int status;
3682
Vasundhara Volambec84e62014-06-30 13:01:32 +05303683 memset(&cmd, 0, sizeof(struct be_dma_mem));
3684 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3685 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3686 if (!cmd.va)
3687 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003688
Vasundhara Volambec84e62014-06-30 13:01:32 +05303689 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003690 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303691 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3692 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303693 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003694 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303695 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303696 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003697
Vasundhara Volambec84e62014-06-30 13:01:32 +05303698 status = be_cmd_notify_wait(adapter, &wrb);
3699
3700 if (cmd.va)
3701 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003702 return status;
3703}
3704
Sathya Perlaa4018012014-03-27 10:46:18 +05303705/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303706static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303707{
3708 memset(nic, 0, sizeof(*nic));
3709 nic->unicast_mac_count = 0xFFFF;
3710 nic->mcc_count = 0xFFFF;
3711 nic->vlan_count = 0xFFFF;
3712 nic->mcast_mac_count = 0xFFFF;
3713 nic->txq_count = 0xFFFF;
3714 nic->rq_count = 0xFFFF;
3715 nic->rssq_count = 0xFFFF;
3716 nic->lro_count = 0xFFFF;
3717 nic->cq_count = 0xFFFF;
3718 nic->toe_conn_count = 0xFFFF;
3719 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303720 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303721 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303722 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303723 nic->acpi_params = 0xFF;
3724 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303725 nic->tunnel_iface_count = 0xFFFF;
3726 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303727 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303728 nic->bw_max = 0xFFFFFFFF;
3729}
3730
Vasundhara Volambec84e62014-06-30 13:01:32 +05303731/* Mark all fields invalid */
3732static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3733{
3734 memset(pcie, 0, sizeof(*pcie));
3735 pcie->sriov_state = 0xFF;
3736 pcie->pf_state = 0xFF;
3737 pcie->pf_type = 0xFF;
3738 pcie->num_vfs = 0xFFFF;
3739}
3740
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303741int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3742 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303743{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303744 struct be_nic_res_desc nic_desc;
3745 u32 bw_percent;
3746 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303747
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303748 if (BE3_chip(adapter))
3749 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3750
3751 be_reset_nic_desc(&nic_desc);
3752 nic_desc.pf_num = adapter->pf_number;
3753 nic_desc.vf_num = domain;
3754 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303755 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3756 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3757 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3758 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303759 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303760 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303761 version = 1;
3762 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3763 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3764 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3765 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3766 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303767 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303768
3769 return be_cmd_set_profile_config(adapter, &nic_desc,
3770 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303771 1, version, domain);
3772}
3773
3774int be_cmd_set_sriov_config(struct be_adapter *adapter,
3775 struct be_resources res, u16 num_vfs)
3776{
3777 struct {
3778 struct be_pcie_res_desc pcie;
3779 struct be_nic_res_desc nic_vft;
3780 } __packed desc;
3781 u16 vf_q_count;
3782
3783 if (BEx_chip(adapter) || lancer_chip(adapter))
3784 return 0;
3785
3786 /* PF PCIE descriptor */
3787 be_reset_pcie_desc(&desc.pcie);
3788 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3789 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3790 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3791 desc.pcie.pf_num = adapter->pdev->devfn;
3792 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3793 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3794
3795 /* VF NIC Template descriptor */
3796 be_reset_nic_desc(&desc.nic_vft);
3797 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3798 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3799 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3800 (1 << NOSV_SHIFT);
3801 desc.nic_vft.pf_num = adapter->pdev->devfn;
3802 desc.nic_vft.vf_num = 0;
3803
3804 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3805 /* If number of VFs requested is 8 less than max supported,
3806 * assign 8 queue pairs to the PF and divide the remaining
3807 * resources evenly among the VFs
3808 */
3809 if (num_vfs < (be_max_vfs(adapter) - 8))
3810 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3811 else
3812 vf_q_count = res.max_rss_qs / num_vfs;
3813
3814 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3815 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3816 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3817 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3818 } else {
3819 desc.nic_vft.txq_count = cpu_to_le16(1);
3820 desc.nic_vft.rq_count = cpu_to_le16(1);
3821 desc.nic_vft.rssq_count = cpu_to_le16(0);
3822 /* One CQ for each TX, RX and MCCQ */
3823 desc.nic_vft.cq_count = cpu_to_le16(3);
3824 }
3825
3826 return be_cmd_set_profile_config(adapter, &desc,
3827 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303828}
3829
3830int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3831{
3832 struct be_mcc_wrb *wrb;
3833 struct be_cmd_req_manage_iface_filters *req;
3834 int status;
3835
3836 if (iface == 0xFFFFFFFF)
3837 return -1;
3838
3839 spin_lock_bh(&adapter->mcc_lock);
3840
3841 wrb = wrb_from_mccq(adapter);
3842 if (!wrb) {
3843 status = -EBUSY;
3844 goto err;
3845 }
3846 req = embedded_payload(wrb);
3847
3848 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3849 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3850 wrb, NULL);
3851 req->op = op;
3852 req->target_iface_id = cpu_to_le32(iface);
3853
3854 status = be_mcc_notify_wait(adapter);
3855err:
3856 spin_unlock_bh(&adapter->mcc_lock);
3857 return status;
3858}
3859
3860int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3861{
3862 struct be_port_res_desc port_desc;
3863
3864 memset(&port_desc, 0, sizeof(port_desc));
3865 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3866 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3867 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3868 port_desc.link_num = adapter->hba_port_num;
3869 if (port) {
3870 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3871 (1 << RCVID_SHIFT);
3872 port_desc.nv_port = swab16(port);
3873 } else {
3874 port_desc.nv_flags = NV_TYPE_DISABLED;
3875 port_desc.nv_port = 0;
3876 }
3877
3878 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303879 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303880}
3881
Sathya Perla4c876612013-02-03 20:30:11 +00003882int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3883 int vf_num)
3884{
3885 struct be_mcc_wrb *wrb;
3886 struct be_cmd_req_get_iface_list *req;
3887 struct be_cmd_resp_get_iface_list *resp;
3888 int status;
3889
3890 spin_lock_bh(&adapter->mcc_lock);
3891
3892 wrb = wrb_from_mccq(adapter);
3893 if (!wrb) {
3894 status = -EBUSY;
3895 goto err;
3896 }
3897 req = embedded_payload(wrb);
3898
3899 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3900 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3901 wrb, NULL);
3902 req->hdr.domain = vf_num + 1;
3903
3904 status = be_mcc_notify_wait(adapter);
3905 if (!status) {
3906 resp = (struct be_cmd_resp_get_iface_list *)req;
3907 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3908 }
3909
3910err:
3911 spin_unlock_bh(&adapter->mcc_lock);
3912 return status;
3913}
3914
Somnath Kotur5c510812013-05-30 02:52:23 +00003915static int lancer_wait_idle(struct be_adapter *adapter)
3916{
3917#define SLIPORT_IDLE_TIMEOUT 30
3918 u32 reg_val;
3919 int status = 0, i;
3920
3921 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3922 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3923 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3924 break;
3925
3926 ssleep(1);
3927 }
3928
3929 if (i == SLIPORT_IDLE_TIMEOUT)
3930 status = -1;
3931
3932 return status;
3933}
3934
3935int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3936{
3937 int status = 0;
3938
3939 status = lancer_wait_idle(adapter);
3940 if (status)
3941 return status;
3942
3943 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3944
3945 return status;
3946}
3947
3948/* Routine to check whether dump image is present or not */
3949bool dump_present(struct be_adapter *adapter)
3950{
3951 u32 sliport_status = 0;
3952
3953 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3954 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3955}
3956
3957int lancer_initiate_dump(struct be_adapter *adapter)
3958{
Kalesh APf0613382014-08-01 17:47:32 +05303959 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00003960 int status;
3961
Kalesh APf0613382014-08-01 17:47:32 +05303962 if (dump_present(adapter)) {
3963 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
3964 return -EEXIST;
3965 }
3966
Somnath Kotur5c510812013-05-30 02:52:23 +00003967 /* give firmware reset and diagnostic dump */
3968 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3969 PHYSDEV_CONTROL_DD_MASK);
3970 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05303971 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00003972 return status;
3973 }
3974
3975 status = lancer_wait_idle(adapter);
3976 if (status)
3977 return status;
3978
3979 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05303980 dev_err(dev, "FW dump not generated\n");
3981 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00003982 }
3983
3984 return 0;
3985}
3986
Kalesh APf0613382014-08-01 17:47:32 +05303987int lancer_delete_dump(struct be_adapter *adapter)
3988{
3989 int status;
3990
3991 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
3992 return be_cmd_status(status);
3993}
3994
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003995/* Uses sync mcc */
3996int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3997{
3998 struct be_mcc_wrb *wrb;
3999 struct be_cmd_enable_disable_vf *req;
4000 int status;
4001
Vasundhara Volam05998632013-10-01 15:59:59 +05304002 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004003 return 0;
4004
4005 spin_lock_bh(&adapter->mcc_lock);
4006
4007 wrb = wrb_from_mccq(adapter);
4008 if (!wrb) {
4009 status = -EBUSY;
4010 goto err;
4011 }
4012
4013 req = embedded_payload(wrb);
4014
4015 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4016 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4017 wrb, NULL);
4018
4019 req->hdr.domain = domain;
4020 req->enable = 1;
4021 status = be_mcc_notify_wait(adapter);
4022err:
4023 spin_unlock_bh(&adapter->mcc_lock);
4024 return status;
4025}
4026
Somnath Kotur68c45a22013-03-14 02:42:07 +00004027int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4028{
4029 struct be_mcc_wrb *wrb;
4030 struct be_cmd_req_intr_set *req;
4031 int status;
4032
4033 if (mutex_lock_interruptible(&adapter->mbox_lock))
4034 return -1;
4035
4036 wrb = wrb_from_mbox(adapter);
4037
4038 req = embedded_payload(wrb);
4039
4040 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4041 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4042 wrb, NULL);
4043
4044 req->intr_enabled = intr_enable;
4045
4046 status = be_mbox_notify_wait(adapter);
4047
4048 mutex_unlock(&adapter->mbox_lock);
4049 return status;
4050}
4051
Vasundhara Volam542963b2014-01-15 13:23:33 +05304052/* Uses MBOX */
4053int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4054{
4055 struct be_cmd_req_get_active_profile *req;
4056 struct be_mcc_wrb *wrb;
4057 int status;
4058
4059 if (mutex_lock_interruptible(&adapter->mbox_lock))
4060 return -1;
4061
4062 wrb = wrb_from_mbox(adapter);
4063 if (!wrb) {
4064 status = -EBUSY;
4065 goto err;
4066 }
4067
4068 req = embedded_payload(wrb);
4069
4070 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4071 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4072 wrb, NULL);
4073
4074 status = be_mbox_notify_wait(adapter);
4075 if (!status) {
4076 struct be_cmd_resp_get_active_profile *resp =
4077 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304078
Vasundhara Volam542963b2014-01-15 13:23:33 +05304079 *profile_id = le16_to_cpu(resp->active_profile_id);
4080 }
4081
4082err:
4083 mutex_unlock(&adapter->mbox_lock);
4084 return status;
4085}
4086
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304087int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4088 int link_state, u8 domain)
4089{
4090 struct be_mcc_wrb *wrb;
4091 struct be_cmd_req_set_ll_link *req;
4092 int status;
4093
4094 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004095 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304096
4097 spin_lock_bh(&adapter->mcc_lock);
4098
4099 wrb = wrb_from_mccq(adapter);
4100 if (!wrb) {
4101 status = -EBUSY;
4102 goto err;
4103 }
4104
4105 req = embedded_payload(wrb);
4106
4107 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4108 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4109 sizeof(*req), wrb, NULL);
4110
4111 req->hdr.version = 1;
4112 req->hdr.domain = domain;
4113
4114 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4115 req->link_config |= 1;
4116
4117 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4118 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4119
4120 status = be_mcc_notify_wait(adapter);
4121err:
4122 spin_unlock_bh(&adapter->mcc_lock);
4123 return status;
4124}
4125
Parav Pandit6a4ab662012-03-26 14:27:12 +00004126int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304127 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004128{
4129 struct be_adapter *adapter = netdev_priv(netdev_handle);
4130 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304131 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004132 struct be_cmd_req_hdr *req;
4133 struct be_cmd_resp_hdr *resp;
4134 int status;
4135
4136 spin_lock_bh(&adapter->mcc_lock);
4137
4138 wrb = wrb_from_mccq(adapter);
4139 if (!wrb) {
4140 status = -EBUSY;
4141 goto err;
4142 }
4143 req = embedded_payload(wrb);
4144 resp = embedded_payload(wrb);
4145
4146 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4147 hdr->opcode, wrb_payload_size, wrb, NULL);
4148 memcpy(req, wrb_payload, wrb_payload_size);
4149 be_dws_cpu_to_le(req, wrb_payload_size);
4150
4151 status = be_mcc_notify_wait(adapter);
4152 if (cmd_status)
4153 *cmd_status = (status & 0xffff);
4154 if (ext_status)
4155 *ext_status = 0;
4156 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4157 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4158err:
4159 spin_unlock_bh(&adapter->mcc_lock);
4160 return status;
4161}
4162EXPORT_SYMBOL(be_roce_mcc_cmd);