blob: 4980911b9f1412a3cbdff779790a0105687d0911 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700190 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300191 int cpu;
192 int launched;
193 struct list_head loaded_vmcss_on_cpu_link;
194};
195
Avi Kivity26bb0982009-09-07 11:14:12 +0300196struct shared_msr_entry {
197 unsigned index;
198 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200199 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300200};
201
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300202/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
204 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
205 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
206 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
207 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
208 * More than one of these structures may exist, if L1 runs multiple L2 guests.
209 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
210 * underlying hardware which will be used to run L2.
211 * This structure is packed to ensure that its layout is identical across
212 * machines (necessary for live migration).
213 * If there are changes in this struct, VMCS12_REVISION must be changed.
214 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300215typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300216struct __packed vmcs12 {
217 /* According to the Intel spec, a VMCS region must start with the
218 * following two fields. Then follow implementation-specific data.
219 */
220 u32 revision_id;
221 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300222
Nadav Har'El27d6c862011-05-25 23:06:59 +0300223 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
224 u32 padding[7]; /* room for future expansion */
225
Nadav Har'El22bd0352011-05-25 23:05:57 +0300226 u64 io_bitmap_a;
227 u64 io_bitmap_b;
228 u64 msr_bitmap;
229 u64 vm_exit_msr_store_addr;
230 u64 vm_exit_msr_load_addr;
231 u64 vm_entry_msr_load_addr;
232 u64 tsc_offset;
233 u64 virtual_apic_page_addr;
234 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800235 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800237 u64 eoi_exit_bitmap0;
238 u64 eoi_exit_bitmap1;
239 u64 eoi_exit_bitmap2;
240 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800241 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 guest_physical_address;
243 u64 vmcs_link_pointer;
244 u64 guest_ia32_debugctl;
245 u64 guest_ia32_pat;
246 u64 guest_ia32_efer;
247 u64 guest_ia32_perf_global_ctrl;
248 u64 guest_pdptr0;
249 u64 guest_pdptr1;
250 u64 guest_pdptr2;
251 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100252 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300253 u64 host_ia32_pat;
254 u64 host_ia32_efer;
255 u64 host_ia32_perf_global_ctrl;
256 u64 padding64[8]; /* room for future expansion */
257 /*
258 * To allow migration of L1 (complete with its L2 guests) between
259 * machines of different natural widths (32 or 64 bit), we cannot have
260 * unsigned long fields with no explict size. We use u64 (aliased
261 * natural_width) instead. Luckily, x86 is little-endian.
262 */
263 natural_width cr0_guest_host_mask;
264 natural_width cr4_guest_host_mask;
265 natural_width cr0_read_shadow;
266 natural_width cr4_read_shadow;
267 natural_width cr3_target_value0;
268 natural_width cr3_target_value1;
269 natural_width cr3_target_value2;
270 natural_width cr3_target_value3;
271 natural_width exit_qualification;
272 natural_width guest_linear_address;
273 natural_width guest_cr0;
274 natural_width guest_cr3;
275 natural_width guest_cr4;
276 natural_width guest_es_base;
277 natural_width guest_cs_base;
278 natural_width guest_ss_base;
279 natural_width guest_ds_base;
280 natural_width guest_fs_base;
281 natural_width guest_gs_base;
282 natural_width guest_ldtr_base;
283 natural_width guest_tr_base;
284 natural_width guest_gdtr_base;
285 natural_width guest_idtr_base;
286 natural_width guest_dr7;
287 natural_width guest_rsp;
288 natural_width guest_rip;
289 natural_width guest_rflags;
290 natural_width guest_pending_dbg_exceptions;
291 natural_width guest_sysenter_esp;
292 natural_width guest_sysenter_eip;
293 natural_width host_cr0;
294 natural_width host_cr3;
295 natural_width host_cr4;
296 natural_width host_fs_base;
297 natural_width host_gs_base;
298 natural_width host_tr_base;
299 natural_width host_gdtr_base;
300 natural_width host_idtr_base;
301 natural_width host_ia32_sysenter_esp;
302 natural_width host_ia32_sysenter_eip;
303 natural_width host_rsp;
304 natural_width host_rip;
305 natural_width paddingl[8]; /* room for future expansion */
306 u32 pin_based_vm_exec_control;
307 u32 cpu_based_vm_exec_control;
308 u32 exception_bitmap;
309 u32 page_fault_error_code_mask;
310 u32 page_fault_error_code_match;
311 u32 cr3_target_count;
312 u32 vm_exit_controls;
313 u32 vm_exit_msr_store_count;
314 u32 vm_exit_msr_load_count;
315 u32 vm_entry_controls;
316 u32 vm_entry_msr_load_count;
317 u32 vm_entry_intr_info_field;
318 u32 vm_entry_exception_error_code;
319 u32 vm_entry_instruction_len;
320 u32 tpr_threshold;
321 u32 secondary_vm_exec_control;
322 u32 vm_instruction_error;
323 u32 vm_exit_reason;
324 u32 vm_exit_intr_info;
325 u32 vm_exit_intr_error_code;
326 u32 idt_vectoring_info_field;
327 u32 idt_vectoring_error_code;
328 u32 vm_exit_instruction_len;
329 u32 vmx_instruction_info;
330 u32 guest_es_limit;
331 u32 guest_cs_limit;
332 u32 guest_ss_limit;
333 u32 guest_ds_limit;
334 u32 guest_fs_limit;
335 u32 guest_gs_limit;
336 u32 guest_ldtr_limit;
337 u32 guest_tr_limit;
338 u32 guest_gdtr_limit;
339 u32 guest_idtr_limit;
340 u32 guest_es_ar_bytes;
341 u32 guest_cs_ar_bytes;
342 u32 guest_ss_ar_bytes;
343 u32 guest_ds_ar_bytes;
344 u32 guest_fs_ar_bytes;
345 u32 guest_gs_ar_bytes;
346 u32 guest_ldtr_ar_bytes;
347 u32 guest_tr_ar_bytes;
348 u32 guest_interruptibility_info;
349 u32 guest_activity_state;
350 u32 guest_sysenter_cs;
351 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100352 u32 vmx_preemption_timer_value;
353 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300354 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800355 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300356 u16 guest_es_selector;
357 u16 guest_cs_selector;
358 u16 guest_ss_selector;
359 u16 guest_ds_selector;
360 u16 guest_fs_selector;
361 u16 guest_gs_selector;
362 u16 guest_ldtr_selector;
363 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800364 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 host_es_selector;
366 u16 host_cs_selector;
367 u16 host_ss_selector;
368 u16 host_ds_selector;
369 u16 host_fs_selector;
370 u16 host_gs_selector;
371 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300372};
373
374/*
375 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
376 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
377 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
378 */
379#define VMCS12_REVISION 0x11e57ed0
380
381/*
382 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
383 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
384 * current implementation, 4K are reserved to avoid future complications.
385 */
386#define VMCS12_SIZE 0x1000
387
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388/* Used to remember the last vmcs02 used for some recently used vmcs12s */
389struct vmcs02_list {
390 struct list_head list;
391 gpa_t vmptr;
392 struct loaded_vmcs vmcs02;
393};
394
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300396 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
397 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
398 */
399struct nested_vmx {
400 /* Has the level1 guest done vmxon? */
401 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400402 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300403
404 /* The guest-physical address of the current VMCS L1 keeps for L2 */
405 gpa_t current_vmptr;
406 /* The host-usable pointer to the above */
407 struct page *current_vmcs12_page;
408 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700409 /*
410 * Cache of the guest's VMCS, existing outside of guest memory.
411 * Loaded from guest memory during VMPTRLD. Flushed to guest
412 * memory during VMXOFF, VMCLEAR, VMPTRLD.
413 */
414 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300415 /*
416 * Indicates if the shadow vmcs must be updated with the
417 * data hold by vmcs12
418 */
419 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300420
421 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
422 struct list_head vmcs02_pool;
423 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200424 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300425 /* L2 must run next, and mustn't decide to exit to L1. */
426 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300427 /*
428 * Guest pages referred to in vmcs02 with host-physical pointers, so
429 * we must keep them pinned while L2 runs.
430 */
431 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800432 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800433 struct page *pi_desc_page;
434 struct pi_desc *pi_desc;
435 bool pi_pending;
436 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100437
Radim Krčmářd048c092016-08-08 20:16:22 +0200438 unsigned long *msr_bitmap;
439
Jan Kiszkaf4124502014-03-07 20:03:13 +0100440 struct hrtimer preemption_timer;
441 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200442
443 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
444 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800445
Wanpeng Li5c614b32015-10-13 09:18:36 -0700446 u16 vpid02;
447 u16 last_vpid;
448
Wincy Vanb9c237b2015-02-03 23:56:30 +0800449 u32 nested_vmx_procbased_ctls_low;
450 u32 nested_vmx_procbased_ctls_high;
451 u32 nested_vmx_true_procbased_ctls_low;
452 u32 nested_vmx_secondary_ctls_low;
453 u32 nested_vmx_secondary_ctls_high;
454 u32 nested_vmx_pinbased_ctls_low;
455 u32 nested_vmx_pinbased_ctls_high;
456 u32 nested_vmx_exit_ctls_low;
457 u32 nested_vmx_exit_ctls_high;
458 u32 nested_vmx_true_exit_ctls_low;
459 u32 nested_vmx_entry_ctls_low;
460 u32 nested_vmx_entry_ctls_high;
461 u32 nested_vmx_true_entry_ctls_low;
462 u32 nested_vmx_misc_low;
463 u32 nested_vmx_misc_high;
464 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700465 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300466};
467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800469#define POSTED_INTR_SN 1
470
Yang Zhang01e439b2013-04-11 19:25:12 +0800471/* Posted-Interrupt Descriptor */
472struct pi_desc {
473 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800474 union {
475 struct {
476 /* bit 256 - Outstanding Notification */
477 u16 on : 1,
478 /* bit 257 - Suppress Notification */
479 sn : 1,
480 /* bit 271:258 - Reserved */
481 rsvd_1 : 14;
482 /* bit 279:272 - Notification Vector */
483 u8 nv;
484 /* bit 287:280 - Reserved */
485 u8 rsvd_2;
486 /* bit 319:288 - Notification Destination */
487 u32 ndst;
488 };
489 u64 control;
490 };
491 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800492} __aligned(64);
493
Yang Zhanga20ed542013-04-11 19:25:15 +0800494static bool pi_test_and_set_on(struct pi_desc *pi_desc)
495{
496 return test_and_set_bit(POSTED_INTR_ON,
497 (unsigned long *)&pi_desc->control);
498}
499
500static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
501{
502 return test_and_clear_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
507{
508 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
509}
510
Feng Wuebbfc762015-09-18 22:29:46 +0800511static inline void pi_clear_sn(struct pi_desc *pi_desc)
512{
513 return clear_bit(POSTED_INTR_SN,
514 (unsigned long *)&pi_desc->control);
515}
516
517static inline void pi_set_sn(struct pi_desc *pi_desc)
518{
519 return set_bit(POSTED_INTR_SN,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline int pi_test_on(struct pi_desc *pi_desc)
524{
525 return test_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static inline int pi_test_sn(struct pi_desc *pi_desc)
530{
531 return test_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400535struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000536 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300537 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300538 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200539 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300540 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200541 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200542 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300543 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400544 int nmsrs;
545 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800546 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400547#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300548 u64 msr_host_kernel_gs_base;
549 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200551 u32 vm_entry_controls_shadow;
552 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300553 /*
554 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
555 * non-nested (L1) guest, it always points to vmcs01. For a nested
556 * guest (L2), it points to a different VMCS.
557 */
558 struct loaded_vmcs vmcs01;
559 struct loaded_vmcs *loaded_vmcs;
560 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300561 struct msr_autoload {
562 unsigned nr;
563 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
564 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
565 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400566 struct {
567 int loaded;
568 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300569#ifdef CONFIG_X86_64
570 u16 ds_sel, es_sel;
571#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200572 int gs_ldt_reload_needed;
573 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000574 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700575 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400576 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200577 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300578 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300579 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300580 struct kvm_segment segs[8];
581 } rmode;
582 struct {
583 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300584 struct kvm_save_segment {
585 u16 selector;
586 unsigned long base;
587 u32 limit;
588 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300589 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300590 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800591 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300592 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200593
594 /* Support for vnmi-less CPUs */
595 int soft_vnmi_blocked;
596 ktime_t entry_time;
597 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800598 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800599
Yang Zhang01e439b2013-04-11 19:25:12 +0800600 /* Posted interrupt descriptor */
601 struct pi_desc pi_desc;
602
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300603 /* Support for a guest hypervisor (nested VMX) */
604 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200605
606 /* Dynamic PLE window. */
607 int ple_window;
608 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800609
610 /* Support for PML */
611#define PML_ENTITY_NUM 512
612 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800613
Yunhong Jiang64672c92016-06-13 14:19:59 -0700614 /* apic deadline value in host tsc */
615 u64 hv_deadline_tsc;
616
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800617 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800618
619 bool guest_pkru_valid;
620 u32 guest_pkru;
621 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800622
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800623 /*
624 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
625 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
626 * in msr_ia32_feature_control_valid_bits.
627 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800628 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800629 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630};
631
Avi Kivity2fb92db2011-04-27 19:42:18 +0300632enum segment_cache_field {
633 SEG_FIELD_SEL = 0,
634 SEG_FIELD_BASE = 1,
635 SEG_FIELD_LIMIT = 2,
636 SEG_FIELD_AR = 3,
637
638 SEG_FIELD_NR = 4
639};
640
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400641static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
642{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000643 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644}
645
Feng Wuefc64402015-09-18 22:29:51 +0800646static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
647{
648 return &(to_vmx(vcpu)->pi_desc);
649}
650
Nadav Har'El22bd0352011-05-25 23:05:57 +0300651#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
652#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
653#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
654 [number##_HIGH] = VMCS12_OFFSET(name)+4
655
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656
Bandan Dasfe2b2012014-04-21 15:20:14 -0400657static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300658 /*
659 * We do NOT shadow fields that are modified when L0
660 * traps and emulates any vmx instruction (e.g. VMPTRLD,
661 * VMXON...) executed by L1.
662 * For example, VM_INSTRUCTION_ERROR is read
663 * by L1 if a vmx instruction fails (part of the error path).
664 * Note the code assumes this logic. If for some reason
665 * we start shadowing these fields then we need to
666 * force a shadow sync when L0 emulates vmx instructions
667 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
668 * by nested_vmx_failValid)
669 */
670 VM_EXIT_REASON,
671 VM_EXIT_INTR_INFO,
672 VM_EXIT_INSTRUCTION_LEN,
673 IDT_VECTORING_INFO_FIELD,
674 IDT_VECTORING_ERROR_CODE,
675 VM_EXIT_INTR_ERROR_CODE,
676 EXIT_QUALIFICATION,
677 GUEST_LINEAR_ADDRESS,
678 GUEST_PHYSICAL_ADDRESS
679};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 ARRAY_SIZE(shadow_read_only_fields);
682
Bandan Dasfe2b2012014-04-21 15:20:14 -0400683static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800684 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 GUEST_RIP,
686 GUEST_RSP,
687 GUEST_CR0,
688 GUEST_CR3,
689 GUEST_CR4,
690 GUEST_INTERRUPTIBILITY_INFO,
691 GUEST_RFLAGS,
692 GUEST_CS_SELECTOR,
693 GUEST_CS_AR_BYTES,
694 GUEST_CS_LIMIT,
695 GUEST_CS_BASE,
696 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100697 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300698 CR0_GUEST_HOST_MASK,
699 CR0_READ_SHADOW,
700 CR4_READ_SHADOW,
701 TSC_OFFSET,
702 EXCEPTION_BITMAP,
703 CPU_BASED_VM_EXEC_CONTROL,
704 VM_ENTRY_EXCEPTION_ERROR_CODE,
705 VM_ENTRY_INTR_INFO_FIELD,
706 VM_ENTRY_INSTRUCTION_LEN,
707 VM_ENTRY_EXCEPTION_ERROR_CODE,
708 HOST_FS_BASE,
709 HOST_GS_BASE,
710 HOST_FS_SELECTOR,
711 HOST_GS_SELECTOR
712};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400713static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300714 ARRAY_SIZE(shadow_read_write_fields);
715
Mathias Krause772e0312012-08-30 01:30:19 +0200716static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800718 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300719 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
720 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
721 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
722 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
723 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
724 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
725 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
726 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800727 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD(HOST_ES_SELECTOR, host_es_selector),
729 FIELD(HOST_CS_SELECTOR, host_cs_selector),
730 FIELD(HOST_SS_SELECTOR, host_ss_selector),
731 FIELD(HOST_DS_SELECTOR, host_ds_selector),
732 FIELD(HOST_FS_SELECTOR, host_fs_selector),
733 FIELD(HOST_GS_SELECTOR, host_gs_selector),
734 FIELD(HOST_TR_SELECTOR, host_tr_selector),
735 FIELD64(IO_BITMAP_A, io_bitmap_a),
736 FIELD64(IO_BITMAP_B, io_bitmap_b),
737 FIELD64(MSR_BITMAP, msr_bitmap),
738 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
739 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
740 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
741 FIELD64(TSC_OFFSET, tsc_offset),
742 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
743 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800744 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300745 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800746 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
747 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
748 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
749 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800750 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
752 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
753 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
754 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
755 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
756 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
757 FIELD64(GUEST_PDPTR0, guest_pdptr0),
758 FIELD64(GUEST_PDPTR1, guest_pdptr1),
759 FIELD64(GUEST_PDPTR2, guest_pdptr2),
760 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100761 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300762 FIELD64(HOST_IA32_PAT, host_ia32_pat),
763 FIELD64(HOST_IA32_EFER, host_ia32_efer),
764 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
765 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
766 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
767 FIELD(EXCEPTION_BITMAP, exception_bitmap),
768 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
769 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
770 FIELD(CR3_TARGET_COUNT, cr3_target_count),
771 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
772 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
773 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
774 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
775 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
776 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
777 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
778 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
779 FIELD(TPR_THRESHOLD, tpr_threshold),
780 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
781 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
782 FIELD(VM_EXIT_REASON, vm_exit_reason),
783 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
784 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
785 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
786 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
787 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
788 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
789 FIELD(GUEST_ES_LIMIT, guest_es_limit),
790 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
791 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
792 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
793 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
794 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
795 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
796 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
797 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
798 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
799 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
800 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
801 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
802 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
803 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
804 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
805 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
806 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
807 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
808 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
809 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
810 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100811 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300812 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
813 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
814 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
815 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
816 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
817 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
818 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
819 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
820 FIELD(EXIT_QUALIFICATION, exit_qualification),
821 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
822 FIELD(GUEST_CR0, guest_cr0),
823 FIELD(GUEST_CR3, guest_cr3),
824 FIELD(GUEST_CR4, guest_cr4),
825 FIELD(GUEST_ES_BASE, guest_es_base),
826 FIELD(GUEST_CS_BASE, guest_cs_base),
827 FIELD(GUEST_SS_BASE, guest_ss_base),
828 FIELD(GUEST_DS_BASE, guest_ds_base),
829 FIELD(GUEST_FS_BASE, guest_fs_base),
830 FIELD(GUEST_GS_BASE, guest_gs_base),
831 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
832 FIELD(GUEST_TR_BASE, guest_tr_base),
833 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
834 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
835 FIELD(GUEST_DR7, guest_dr7),
836 FIELD(GUEST_RSP, guest_rsp),
837 FIELD(GUEST_RIP, guest_rip),
838 FIELD(GUEST_RFLAGS, guest_rflags),
839 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
840 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
841 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
842 FIELD(HOST_CR0, host_cr0),
843 FIELD(HOST_CR3, host_cr3),
844 FIELD(HOST_CR4, host_cr4),
845 FIELD(HOST_FS_BASE, host_fs_base),
846 FIELD(HOST_GS_BASE, host_gs_base),
847 FIELD(HOST_TR_BASE, host_tr_base),
848 FIELD(HOST_GDTR_BASE, host_gdtr_base),
849 FIELD(HOST_IDTR_BASE, host_idtr_base),
850 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
851 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
852 FIELD(HOST_RSP, host_rsp),
853 FIELD(HOST_RIP, host_rip),
854};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300855
856static inline short vmcs_field_to_offset(unsigned long field)
857{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100858 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
859
860 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
861 vmcs_field_to_offset_table[field] == 0)
862 return -ENOENT;
863
Nadav Har'El22bd0352011-05-25 23:05:57 +0300864 return vmcs_field_to_offset_table[field];
865}
866
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300867static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
868{
David Matlack4f2777b2016-07-13 17:16:37 -0700869 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870}
871
872static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
873{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200874 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800875 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300876 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800877
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300878 return page;
879}
880
881static void nested_release_page(struct page *page)
882{
883 kvm_release_page_dirty(page);
884}
885
886static void nested_release_page_clean(struct page *page)
887{
888 kvm_release_page_clean(page);
889}
890
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300891static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800892static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800893static void kvm_cpu_vmxon(u64 addr);
894static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800895static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200896static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300897static void vmx_set_segment(struct kvm_vcpu *vcpu,
898 struct kvm_segment *var, int seg);
899static void vmx_get_segment(struct kvm_vcpu *vcpu,
900 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200901static bool guest_state_valid(struct kvm_vcpu *vcpu);
902static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300903static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300904static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800905static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300906
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907static DEFINE_PER_CPU(struct vmcs *, vmxarea);
908static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300909/*
910 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
911 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
912 */
913static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300914static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915
Feng Wubf9f6ac2015-09-18 22:29:55 +0800916/*
917 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
918 * can find which vCPU should be waken up.
919 */
920static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
921static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
922
Radim Krčmář23611332016-09-29 22:41:33 +0200923enum {
924 VMX_IO_BITMAP_A,
925 VMX_IO_BITMAP_B,
926 VMX_MSR_BITMAP_LEGACY,
927 VMX_MSR_BITMAP_LONGMODE,
928 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
929 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
930 VMX_MSR_BITMAP_LEGACY_X2APIC,
931 VMX_MSR_BITMAP_LONGMODE_X2APIC,
932 VMX_VMREAD_BITMAP,
933 VMX_VMWRITE_BITMAP,
934 VMX_BITMAP_NR
935};
936
937static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
938
939#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
940#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
941#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
942#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
943#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
944#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
945#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
946#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
947#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
948#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300949
Avi Kivity110312c2010-12-21 12:54:20 +0200950static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200951static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200952
Sheng Yang2384d2b2008-01-17 15:14:33 +0800953static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
954static DEFINE_SPINLOCK(vmx_vpid_lock);
955
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300956static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957 int size;
958 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300959 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300961 u32 pin_based_exec_ctrl;
962 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800963 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300964 u32 vmexit_ctrl;
965 u32 vmentry_ctrl;
966} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967
Hannes Ederefff9e52008-11-28 17:02:06 +0100968static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800969 u32 ept;
970 u32 vpid;
971} vmx_capability;
972
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973#define VMX_SEGMENT_FIELD(seg) \
974 [VCPU_SREG_##seg] = { \
975 .selector = GUEST_##seg##_SELECTOR, \
976 .base = GUEST_##seg##_BASE, \
977 .limit = GUEST_##seg##_LIMIT, \
978 .ar_bytes = GUEST_##seg##_AR_BYTES, \
979 }
980
Mathias Krause772e0312012-08-30 01:30:19 +0200981static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982 unsigned selector;
983 unsigned base;
984 unsigned limit;
985 unsigned ar_bytes;
986} kvm_vmx_segment_fields[] = {
987 VMX_SEGMENT_FIELD(CS),
988 VMX_SEGMENT_FIELD(DS),
989 VMX_SEGMENT_FIELD(ES),
990 VMX_SEGMENT_FIELD(FS),
991 VMX_SEGMENT_FIELD(GS),
992 VMX_SEGMENT_FIELD(SS),
993 VMX_SEGMENT_FIELD(TR),
994 VMX_SEGMENT_FIELD(LDTR),
995};
996
Avi Kivity26bb0982009-09-07 11:14:12 +0300997static u64 host_efer;
998
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300999static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1000
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001001/*
Brian Gerst8c065852010-07-17 09:03:26 -04001002 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001003 * away by decrementing the array size.
1004 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001006#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001007 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001009 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001011
Jan Kiszka5bb16012016-02-09 20:14:21 +01001012static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013{
1014 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1015 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001016 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1017}
1018
Jan Kiszka6f054852016-02-09 20:15:18 +01001019static inline bool is_debug(u32 intr_info)
1020{
1021 return is_exception_n(intr_info, DB_VECTOR);
1022}
1023
1024static inline bool is_breakpoint(u32 intr_info)
1025{
1026 return is_exception_n(intr_info, BP_VECTOR);
1027}
1028
Jan Kiszka5bb16012016-02-09 20:14:21 +01001029static inline bool is_page_fault(u32 intr_info)
1030{
1031 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032}
1033
Gui Jianfeng31299942010-03-15 17:29:09 +08001034static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001035{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001037}
1038
Gui Jianfeng31299942010-03-15 17:29:09 +08001039static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001040{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001041 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001045{
1046 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1047 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1048}
1049
Gui Jianfeng31299942010-03-15 17:29:09 +08001050static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001051{
1052 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1053 INTR_INFO_VALID_MASK)) ==
1054 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1055}
1056
Gui Jianfeng31299942010-03-15 17:29:09 +08001057static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001058{
Sheng Yang04547152009-04-01 15:52:31 +08001059 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001060}
1061
Gui Jianfeng31299942010-03-15 17:29:09 +08001062static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001063{
Sheng Yang04547152009-04-01 15:52:31 +08001064 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001065}
1066
Paolo Bonzini35754c92015-07-29 12:05:37 +02001067static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001068{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001069 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001070}
1071
Gui Jianfeng31299942010-03-15 17:29:09 +08001072static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001073{
Sheng Yang04547152009-04-01 15:52:31 +08001074 return vmcs_config.cpu_based_exec_ctrl &
1075 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001076}
1077
Avi Kivity774ead32007-12-26 13:57:04 +02001078static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001079{
Sheng Yang04547152009-04-01 15:52:31 +08001080 return vmcs_config.cpu_based_2nd_exec_ctrl &
1081 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1082}
1083
Yang Zhang8d146952013-01-25 10:18:50 +08001084static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1085{
1086 return vmcs_config.cpu_based_2nd_exec_ctrl &
1087 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1088}
1089
Yang Zhang83d4c282013-01-25 10:18:49 +08001090static inline bool cpu_has_vmx_apic_register_virt(void)
1091{
1092 return vmcs_config.cpu_based_2nd_exec_ctrl &
1093 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1094}
1095
Yang Zhangc7c9c562013-01-25 10:18:51 +08001096static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1097{
1098 return vmcs_config.cpu_based_2nd_exec_ctrl &
1099 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1100}
1101
Yunhong Jiang64672c92016-06-13 14:19:59 -07001102/*
1103 * Comment's format: document - errata name - stepping - processor name.
1104 * Refer from
1105 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1106 */
1107static u32 vmx_preemption_cpu_tfms[] = {
1108/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11090x000206E6,
1110/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1111/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1112/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11130x00020652,
1114/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11150x00020655,
1116/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1117/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1118/*
1119 * 320767.pdf - AAP86 - B1 -
1120 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1121 */
11220x000106E5,
1123/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11240x000106A0,
1125/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11260x000106A1,
1127/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11280x000106A4,
1129 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1130 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1131 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11320x000106A5,
1133};
1134
1135static inline bool cpu_has_broken_vmx_preemption_timer(void)
1136{
1137 u32 eax = cpuid_eax(0x00000001), i;
1138
1139 /* Clear the reserved bits */
1140 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001141 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001142 if (eax == vmx_preemption_cpu_tfms[i])
1143 return true;
1144
1145 return false;
1146}
1147
1148static inline bool cpu_has_vmx_preemption_timer(void)
1149{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001150 return vmcs_config.pin_based_exec_ctrl &
1151 PIN_BASED_VMX_PREEMPTION_TIMER;
1152}
1153
Yang Zhang01e439b2013-04-11 19:25:12 +08001154static inline bool cpu_has_vmx_posted_intr(void)
1155{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001156 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1157 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001158}
1159
1160static inline bool cpu_has_vmx_apicv(void)
1161{
1162 return cpu_has_vmx_apic_register_virt() &&
1163 cpu_has_vmx_virtual_intr_delivery() &&
1164 cpu_has_vmx_posted_intr();
1165}
1166
Sheng Yang04547152009-04-01 15:52:31 +08001167static inline bool cpu_has_vmx_flexpriority(void)
1168{
1169 return cpu_has_vmx_tpr_shadow() &&
1170 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001171}
1172
Marcelo Tosattie7997942009-06-11 12:07:40 -03001173static inline bool cpu_has_vmx_ept_execute_only(void)
1174{
Gui Jianfeng31299942010-03-15 17:29:09 +08001175 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001176}
1177
Marcelo Tosattie7997942009-06-11 12:07:40 -03001178static inline bool cpu_has_vmx_ept_2m_page(void)
1179{
Gui Jianfeng31299942010-03-15 17:29:09 +08001180 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001181}
1182
Sheng Yang878403b2010-01-05 19:02:29 +08001183static inline bool cpu_has_vmx_ept_1g_page(void)
1184{
Gui Jianfeng31299942010-03-15 17:29:09 +08001185 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001186}
1187
Sheng Yang4bc9b982010-06-02 14:05:24 +08001188static inline bool cpu_has_vmx_ept_4levels(void)
1189{
1190 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1191}
1192
Xudong Hao83c3a332012-05-28 19:33:35 +08001193static inline bool cpu_has_vmx_ept_ad_bits(void)
1194{
1195 return vmx_capability.ept & VMX_EPT_AD_BIT;
1196}
1197
Gui Jianfeng31299942010-03-15 17:29:09 +08001198static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001199{
Gui Jianfeng31299942010-03-15 17:29:09 +08001200 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001201}
1202
Gui Jianfeng31299942010-03-15 17:29:09 +08001203static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001204{
Gui Jianfeng31299942010-03-15 17:29:09 +08001205 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001206}
1207
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001208static inline bool cpu_has_vmx_invvpid_single(void)
1209{
1210 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1211}
1212
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001213static inline bool cpu_has_vmx_invvpid_global(void)
1214{
1215 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001219{
Sheng Yang04547152009-04-01 15:52:31 +08001220 return vmcs_config.cpu_based_2nd_exec_ctrl &
1221 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001222}
1223
Gui Jianfeng31299942010-03-15 17:29:09 +08001224static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001225{
1226 return vmcs_config.cpu_based_2nd_exec_ctrl &
1227 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001231{
1232 return vmcs_config.cpu_based_2nd_exec_ctrl &
1233 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1234}
1235
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001236static inline bool cpu_has_vmx_basic_inout(void)
1237{
1238 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1239}
1240
Paolo Bonzini35754c92015-07-29 12:05:37 +02001241static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001242{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001243 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001247{
Sheng Yang04547152009-04-01 15:52:31 +08001248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001253{
1254 return vmcs_config.cpu_based_2nd_exec_ctrl &
1255 SECONDARY_EXEC_RDTSCP;
1256}
1257
Mao, Junjiead756a12012-07-02 01:18:48 +00001258static inline bool cpu_has_vmx_invpcid(void)
1259{
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_ENABLE_INVPCID;
1262}
1263
Gui Jianfeng31299942010-03-15 17:29:09 +08001264static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001265{
1266 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1267}
1268
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001269static inline bool cpu_has_vmx_wbinvd_exit(void)
1270{
1271 return vmcs_config.cpu_based_2nd_exec_ctrl &
1272 SECONDARY_EXEC_WBINVD_EXITING;
1273}
1274
Abel Gordonabc4fc52013-04-18 14:35:25 +03001275static inline bool cpu_has_vmx_shadow_vmcs(void)
1276{
1277 u64 vmx_msr;
1278 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1279 /* check if the cpu supports writing r/o exit information fields */
1280 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1281 return false;
1282
1283 return vmcs_config.cpu_based_2nd_exec_ctrl &
1284 SECONDARY_EXEC_SHADOW_VMCS;
1285}
1286
Kai Huang843e4332015-01-28 10:54:28 +08001287static inline bool cpu_has_vmx_pml(void)
1288{
1289 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1290}
1291
Haozhong Zhang64903d62015-10-20 15:39:09 +08001292static inline bool cpu_has_vmx_tsc_scaling(void)
1293{
1294 return vmcs_config.cpu_based_2nd_exec_ctrl &
1295 SECONDARY_EXEC_TSC_SCALING;
1296}
1297
Sheng Yang04547152009-04-01 15:52:31 +08001298static inline bool report_flexpriority(void)
1299{
1300 return flexpriority_enabled;
1301}
1302
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001303static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1304{
1305 return vmcs12->cpu_based_vm_exec_control & bit;
1306}
1307
1308static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1309{
1310 return (vmcs12->cpu_based_vm_exec_control &
1311 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1312 (vmcs12->secondary_vm_exec_control & bit);
1313}
1314
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001315static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001316{
1317 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1318}
1319
Jan Kiszkaf4124502014-03-07 20:03:13 +01001320static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1321{
1322 return vmcs12->pin_based_vm_exec_control &
1323 PIN_BASED_VMX_PREEMPTION_TIMER;
1324}
1325
Nadav Har'El155a97a2013-08-05 11:07:16 +03001326static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1327{
1328 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1329}
1330
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001331static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1332{
1333 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1334 vmx_xsaves_supported();
1335}
1336
Wincy Vanf2b93282015-02-03 23:56:03 +08001337static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1338{
1339 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1340}
1341
Wanpeng Li5c614b32015-10-13 09:18:36 -07001342static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1343{
1344 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1345}
1346
Wincy Van82f0dd42015-02-03 23:57:18 +08001347static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1348{
1349 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1350}
1351
Wincy Van608406e2015-02-03 23:57:51 +08001352static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1353{
1354 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1355}
1356
Wincy Van705699a2015-02-03 23:58:17 +08001357static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1358{
1359 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1360}
1361
Nadav Har'El644d7112011-05-25 23:12:35 +03001362static inline bool is_exception(u32 intr_info)
1363{
1364 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1365 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1366}
1367
Jan Kiszka533558b2014-01-04 18:47:20 +01001368static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1369 u32 exit_intr_info,
1370 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001371static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1372 struct vmcs12 *vmcs12,
1373 u32 reason, unsigned long qualification);
1374
Rusty Russell8b9cf982007-07-30 16:31:43 +10001375static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001376{
1377 int i;
1378
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001379 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001380 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001381 return i;
1382 return -1;
1383}
1384
Sheng Yang2384d2b2008-01-17 15:14:33 +08001385static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1386{
1387 struct {
1388 u64 vpid : 16;
1389 u64 rsvd : 48;
1390 u64 gva;
1391 } operand = { vpid, 0, gva };
1392
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001393 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001394 /* CF==1 or ZF==1 --> rc = -1 */
1395 "; ja 1f ; ud2 ; 1:"
1396 : : "a"(&operand), "c"(ext) : "cc", "memory");
1397}
1398
Sheng Yang14394422008-04-28 12:24:45 +08001399static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1400{
1401 struct {
1402 u64 eptp, gpa;
1403 } operand = {eptp, gpa};
1404
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001405 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001406 /* CF==1 or ZF==1 --> rc = -1 */
1407 "; ja 1f ; ud2 ; 1:\n"
1408 : : "a" (&operand), "c" (ext) : "cc", "memory");
1409}
1410
Avi Kivity26bb0982009-09-07 11:14:12 +03001411static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001412{
1413 int i;
1414
Rusty Russell8b9cf982007-07-30 16:31:43 +10001415 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001416 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001417 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001418 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001419}
1420
Avi Kivity6aa8b732006-12-10 02:21:36 -08001421static void vmcs_clear(struct vmcs *vmcs)
1422{
1423 u64 phys_addr = __pa(vmcs);
1424 u8 error;
1425
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001426 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001427 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428 : "cc", "memory");
1429 if (error)
1430 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1431 vmcs, phys_addr);
1432}
1433
Nadav Har'Eld462b812011-05-24 15:26:10 +03001434static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1435{
1436 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001437 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1438 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001439 loaded_vmcs->cpu = -1;
1440 loaded_vmcs->launched = 0;
1441}
1442
Dongxiao Xu7725b892010-05-11 18:29:38 +08001443static void vmcs_load(struct vmcs *vmcs)
1444{
1445 u64 phys_addr = __pa(vmcs);
1446 u8 error;
1447
1448 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001449 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001450 : "cc", "memory");
1451 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001452 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001453 vmcs, phys_addr);
1454}
1455
Dave Young2965faa2015-09-09 15:38:55 -07001456#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001457/*
1458 * This bitmap is used to indicate whether the vmclear
1459 * operation is enabled on all cpus. All disabled by
1460 * default.
1461 */
1462static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1463
1464static inline void crash_enable_local_vmclear(int cpu)
1465{
1466 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1467}
1468
1469static inline void crash_disable_local_vmclear(int cpu)
1470{
1471 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1472}
1473
1474static inline int crash_local_vmclear_enabled(int cpu)
1475{
1476 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1477}
1478
1479static void crash_vmclear_local_loaded_vmcss(void)
1480{
1481 int cpu = raw_smp_processor_id();
1482 struct loaded_vmcs *v;
1483
1484 if (!crash_local_vmclear_enabled(cpu))
1485 return;
1486
1487 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1488 loaded_vmcss_on_cpu_link)
1489 vmcs_clear(v->vmcs);
1490}
1491#else
1492static inline void crash_enable_local_vmclear(int cpu) { }
1493static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001494#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001495
Nadav Har'Eld462b812011-05-24 15:26:10 +03001496static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001497{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001498 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001499 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001500
Nadav Har'Eld462b812011-05-24 15:26:10 +03001501 if (loaded_vmcs->cpu != cpu)
1502 return; /* vcpu migration can race with cpu offline */
1503 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001504 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001505 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001506 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001507
1508 /*
1509 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1510 * is before setting loaded_vmcs->vcpu to -1 which is done in
1511 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1512 * then adds the vmcs into percpu list before it is deleted.
1513 */
1514 smp_wmb();
1515
Nadav Har'Eld462b812011-05-24 15:26:10 +03001516 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001517 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001518}
1519
Nadav Har'Eld462b812011-05-24 15:26:10 +03001520static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001521{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001522 int cpu = loaded_vmcs->cpu;
1523
1524 if (cpu != -1)
1525 smp_call_function_single(cpu,
1526 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001527}
1528
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001529static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001530{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001531 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001532 return;
1533
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001534 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001535 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001536}
1537
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001538static inline void vpid_sync_vcpu_global(void)
1539{
1540 if (cpu_has_vmx_invvpid_global())
1541 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1542}
1543
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001544static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001545{
1546 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001547 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001548 else
1549 vpid_sync_vcpu_global();
1550}
1551
Sheng Yang14394422008-04-28 12:24:45 +08001552static inline void ept_sync_global(void)
1553{
1554 if (cpu_has_vmx_invept_global())
1555 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1556}
1557
1558static inline void ept_sync_context(u64 eptp)
1559{
Avi Kivity089d0342009-03-23 18:26:32 +02001560 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001561 if (cpu_has_vmx_invept_context())
1562 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1563 else
1564 ept_sync_global();
1565 }
1566}
1567
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001568static __always_inline void vmcs_check16(unsigned long field)
1569{
1570 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1571 "16-bit accessor invalid for 64-bit field");
1572 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1573 "16-bit accessor invalid for 64-bit high field");
1574 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1575 "16-bit accessor invalid for 32-bit high field");
1576 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1577 "16-bit accessor invalid for natural width field");
1578}
1579
1580static __always_inline void vmcs_check32(unsigned long field)
1581{
1582 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1583 "32-bit accessor invalid for 16-bit field");
1584 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1585 "32-bit accessor invalid for natural width field");
1586}
1587
1588static __always_inline void vmcs_check64(unsigned long field)
1589{
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1591 "64-bit accessor invalid for 16-bit field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1593 "64-bit accessor invalid for 64-bit high field");
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1595 "64-bit accessor invalid for 32-bit field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1597 "64-bit accessor invalid for natural width field");
1598}
1599
1600static __always_inline void vmcs_checkl(unsigned long field)
1601{
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1603 "Natural width accessor invalid for 16-bit field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1605 "Natural width accessor invalid for 64-bit field");
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1607 "Natural width accessor invalid for 64-bit high field");
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1609 "Natural width accessor invalid for 32-bit field");
1610}
1611
1612static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613{
Avi Kivity5e520e62011-05-15 10:13:12 -04001614 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001615
Avi Kivity5e520e62011-05-15 10:13:12 -04001616 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1617 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618 return value;
1619}
1620
Avi Kivity96304212011-05-15 10:13:13 -04001621static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001622{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623 vmcs_check16(field);
1624 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001625}
1626
Avi Kivity96304212011-05-15 10:13:13 -04001627static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001628{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001629 vmcs_check32(field);
1630 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001631}
1632
Avi Kivity96304212011-05-15 10:13:13 -04001633static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001635 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001636#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001637 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001639 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640#endif
1641}
1642
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001643static __always_inline unsigned long vmcs_readl(unsigned long field)
1644{
1645 vmcs_checkl(field);
1646 return __vmcs_readl(field);
1647}
1648
Avi Kivitye52de1b2007-01-05 16:36:56 -08001649static noinline void vmwrite_error(unsigned long field, unsigned long value)
1650{
1651 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1652 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1653 dump_stack();
1654}
1655
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657{
1658 u8 error;
1659
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001660 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001661 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001662 if (unlikely(error))
1663 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664}
1665
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001666static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 vmcs_check16(field);
1669 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001670}
1671
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001673{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001674 vmcs_check32(field);
1675 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001676}
1677
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001679{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680 vmcs_check64(field);
1681 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001682#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001685#endif
1686}
1687
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001688static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001689{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001690 vmcs_checkl(field);
1691 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001692}
1693
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001695{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001696 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1697 "vmcs_clear_bits does not support 64-bit fields");
1698 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1699}
1700
1701static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1702{
1703 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1704 "vmcs_set_bits does not support 64-bit fields");
1705 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001706}
1707
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001708static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1709{
1710 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1711}
1712
Gleb Natapov2961e8762013-11-25 15:37:13 +02001713static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1714{
1715 vmcs_write32(VM_ENTRY_CONTROLS, val);
1716 vmx->vm_entry_controls_shadow = val;
1717}
1718
1719static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1720{
1721 if (vmx->vm_entry_controls_shadow != val)
1722 vm_entry_controls_init(vmx, val);
1723}
1724
1725static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1726{
1727 return vmx->vm_entry_controls_shadow;
1728}
1729
1730
1731static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1732{
1733 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1734}
1735
1736static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1737{
1738 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1739}
1740
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001741static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1742{
1743 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1744}
1745
Gleb Natapov2961e8762013-11-25 15:37:13 +02001746static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1747{
1748 vmcs_write32(VM_EXIT_CONTROLS, val);
1749 vmx->vm_exit_controls_shadow = val;
1750}
1751
1752static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1753{
1754 if (vmx->vm_exit_controls_shadow != val)
1755 vm_exit_controls_init(vmx, val);
1756}
1757
1758static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1759{
1760 return vmx->vm_exit_controls_shadow;
1761}
1762
1763
1764static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1765{
1766 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1767}
1768
1769static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1772}
1773
Avi Kivity2fb92db2011-04-27 19:42:18 +03001774static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1775{
1776 vmx->segment_cache.bitmask = 0;
1777}
1778
1779static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1780 unsigned field)
1781{
1782 bool ret;
1783 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1784
1785 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1786 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1787 vmx->segment_cache.bitmask = 0;
1788 }
1789 ret = vmx->segment_cache.bitmask & mask;
1790 vmx->segment_cache.bitmask |= mask;
1791 return ret;
1792}
1793
1794static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1795{
1796 u16 *p = &vmx->segment_cache.seg[seg].selector;
1797
1798 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1799 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1800 return *p;
1801}
1802
1803static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1804{
1805 ulong *p = &vmx->segment_cache.seg[seg].base;
1806
1807 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1808 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1809 return *p;
1810}
1811
1812static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1813{
1814 u32 *p = &vmx->segment_cache.seg[seg].limit;
1815
1816 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1817 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1818 return *p;
1819}
1820
1821static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1822{
1823 u32 *p = &vmx->segment_cache.seg[seg].ar;
1824
1825 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1826 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1827 return *p;
1828}
1829
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001830static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1831{
1832 u32 eb;
1833
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001834 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001835 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001836 if ((vcpu->guest_debug &
1837 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1838 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1839 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001840 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001841 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001842 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001843 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001844 if (vcpu->fpu_active)
1845 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001846
1847 /* When we are running a nested L2 guest and L1 specified for it a
1848 * certain exception bitmap, we must trap the same exceptions and pass
1849 * them to L1. When running L2, we will only handle the exceptions
1850 * specified above if L1 did not want them.
1851 */
1852 if (is_guest_mode(vcpu))
1853 eb |= get_vmcs12(vcpu)->exception_bitmap;
1854
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001855 vmcs_write32(EXCEPTION_BITMAP, eb);
1856}
1857
Gleb Natapov2961e8762013-11-25 15:37:13 +02001858static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1859 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001860{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001861 vm_entry_controls_clearbit(vmx, entry);
1862 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001863}
1864
Avi Kivity61d2ef22010-04-28 16:40:38 +03001865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1866{
1867 unsigned i;
1868 struct msr_autoload *m = &vmx->msr_autoload;
1869
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001870 switch (msr) {
1871 case MSR_EFER:
1872 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001873 clear_atomic_switch_msr_special(vmx,
1874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001875 VM_EXIT_LOAD_IA32_EFER);
1876 return;
1877 }
1878 break;
1879 case MSR_CORE_PERF_GLOBAL_CTRL:
1880 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1884 return;
1885 }
1886 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001887 }
1888
Avi Kivity61d2ef22010-04-28 16:40:38 +03001889 for (i = 0; i < m->nr; ++i)
1890 if (m->guest[i].index == msr)
1891 break;
1892
1893 if (i == m->nr)
1894 return;
1895 --m->nr;
1896 m->guest[i] = m->guest[m->nr];
1897 m->host[i] = m->host[m->nr];
1898 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1899 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1900}
1901
Gleb Natapov2961e8762013-11-25 15:37:13 +02001902static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1903 unsigned long entry, unsigned long exit,
1904 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1905 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906{
1907 vmcs_write64(guest_val_vmcs, guest_val);
1908 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001909 vm_entry_controls_setbit(vmx, entry);
1910 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001911}
1912
Avi Kivity61d2ef22010-04-28 16:40:38 +03001913static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1914 u64 guest_val, u64 host_val)
1915{
1916 unsigned i;
1917 struct msr_autoload *m = &vmx->msr_autoload;
1918
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001919 switch (msr) {
1920 case MSR_EFER:
1921 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001922 add_atomic_switch_msr_special(vmx,
1923 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001924 VM_EXIT_LOAD_IA32_EFER,
1925 GUEST_IA32_EFER,
1926 HOST_IA32_EFER,
1927 guest_val, host_val);
1928 return;
1929 }
1930 break;
1931 case MSR_CORE_PERF_GLOBAL_CTRL:
1932 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001933 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001934 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1935 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1936 GUEST_IA32_PERF_GLOBAL_CTRL,
1937 HOST_IA32_PERF_GLOBAL_CTRL,
1938 guest_val, host_val);
1939 return;
1940 }
1941 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001942 case MSR_IA32_PEBS_ENABLE:
1943 /* PEBS needs a quiescent period after being disabled (to write
1944 * a record). Disabling PEBS through VMX MSR swapping doesn't
1945 * provide that period, so a CPU could write host's record into
1946 * guest's memory.
1947 */
1948 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001949 }
1950
Avi Kivity61d2ef22010-04-28 16:40:38 +03001951 for (i = 0; i < m->nr; ++i)
1952 if (m->guest[i].index == msr)
1953 break;
1954
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001955 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001956 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001957 "Can't add msr %x\n", msr);
1958 return;
1959 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001960 ++m->nr;
1961 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1962 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1963 }
1964
1965 m->guest[i].index = msr;
1966 m->guest[i].value = guest_val;
1967 m->host[i].index = msr;
1968 m->host[i].value = host_val;
1969}
1970
Avi Kivity33ed6322007-05-02 16:54:03 +03001971static void reload_tss(void)
1972{
Avi Kivity33ed6322007-05-02 16:54:03 +03001973 /*
1974 * VT restores TR but not its size. Useless.
1975 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001976 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001977 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001978
Avi Kivityd3591922010-07-26 18:32:39 +03001979 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001980 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1981 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001982}
1983
Avi Kivity92c0d902009-10-29 11:00:16 +02001984static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001985{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001986 u64 guest_efer = vmx->vcpu.arch.efer;
1987 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001988
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001989 if (!enable_ept) {
1990 /*
1991 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1992 * host CPUID is more efficient than testing guest CPUID
1993 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1994 */
1995 if (boot_cpu_has(X86_FEATURE_SMEP))
1996 guest_efer |= EFER_NX;
1997 else if (!(guest_efer & EFER_NX))
1998 ignore_bits |= EFER_NX;
1999 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002000
Avi Kivity51c6cf62007-08-29 03:48:05 +03002001 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002002 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002003 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002004 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002005#ifdef CONFIG_X86_64
2006 ignore_bits |= EFER_LMA | EFER_LME;
2007 /* SCE is meaningful only in long mode on Intel */
2008 if (guest_efer & EFER_LMA)
2009 ignore_bits &= ~(u64)EFER_SCE;
2010#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002011
2012 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002013
2014 /*
2015 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2016 * On CPUs that support "load IA32_EFER", always switch EFER
2017 * atomically, since it's faster than switching it manually.
2018 */
2019 if (cpu_has_load_ia32_efer ||
2020 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002021 if (!(guest_efer & EFER_LMA))
2022 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002023 if (guest_efer != host_efer)
2024 add_atomic_switch_msr(vmx, MSR_EFER,
2025 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002026 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002027 } else {
2028 guest_efer &= ~ignore_bits;
2029 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002030
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002031 vmx->guest_msrs[efer_offset].data = guest_efer;
2032 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2033
2034 return true;
2035 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002036}
2037
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002038static unsigned long segment_base(u16 selector)
2039{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002040 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002041 struct desc_struct *d;
2042 unsigned long table_base;
2043 unsigned long v;
2044
2045 if (!(selector & ~3))
2046 return 0;
2047
Avi Kivityd3591922010-07-26 18:32:39 +03002048 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002049
2050 if (selector & 4) { /* from ldt */
2051 u16 ldt_selector = kvm_read_ldt();
2052
2053 if (!(ldt_selector & ~3))
2054 return 0;
2055
2056 table_base = segment_base(ldt_selector);
2057 }
2058 d = (struct desc_struct *)(table_base + (selector & ~7));
2059 v = get_desc_base(d);
2060#ifdef CONFIG_X86_64
2061 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2062 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2063#endif
2064 return v;
2065}
2066
2067static inline unsigned long kvm_read_tr_base(void)
2068{
2069 u16 tr;
2070 asm("str %0" : "=g"(tr));
2071 return segment_base(tr);
2072}
2073
Avi Kivity04d2cc72007-09-10 18:10:54 +03002074static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002075{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002076 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002077 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002078
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002079 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002080 return;
2081
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002082 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002083 /*
2084 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2085 * allow segment selectors with cpl > 0 or ti == 1.
2086 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002087 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002088 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002089 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002090 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002091 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002092 vmx->host_state.fs_reload_needed = 0;
2093 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002094 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002095 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002096 }
Avi Kivity9581d442010-10-19 16:46:55 +02002097 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 if (!(vmx->host_state.gs_sel & 7))
2099 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002100 else {
2101 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002102 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002103 }
2104
2105#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002106 savesegment(ds, vmx->host_state.ds_sel);
2107 savesegment(es, vmx->host_state.es_sel);
2108#endif
2109
2110#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2112 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2113#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002114 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2115 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002116#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002117
2118#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002119 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2120 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002121 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002122#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002123 if (boot_cpu_has(X86_FEATURE_MPX))
2124 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002125 for (i = 0; i < vmx->save_nmsrs; ++i)
2126 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002127 vmx->guest_msrs[i].data,
2128 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002129}
2130
Avi Kivitya9b21b62008-06-24 11:48:49 +03002131static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002132{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002133 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002134 return;
2135
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002136 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002137 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002138#ifdef CONFIG_X86_64
2139 if (is_long_mode(&vmx->vcpu))
2140 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2141#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002142 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002143 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002144#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002145 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002146#else
2147 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002148#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002149 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002150 if (vmx->host_state.fs_reload_needed)
2151 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002152#ifdef CONFIG_X86_64
2153 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2154 loadsegment(ds, vmx->host_state.ds_sel);
2155 loadsegment(es, vmx->host_state.es_sel);
2156 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002157#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002158 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002159#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002160 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002161#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002162 if (vmx->host_state.msr_host_bndcfgs)
2163 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002164 /*
2165 * If the FPU is not active (through the host task or
2166 * the guest vcpu), then restore the cr0.TS bit.
2167 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002168 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002169 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002170 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002171}
2172
Avi Kivitya9b21b62008-06-24 11:48:49 +03002173static void vmx_load_host_state(struct vcpu_vmx *vmx)
2174{
2175 preempt_disable();
2176 __vmx_load_host_state(vmx);
2177 preempt_enable();
2178}
2179
Feng Wu28b835d2015-09-18 22:29:54 +08002180static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2181{
2182 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2183 struct pi_desc old, new;
2184 unsigned int dest;
2185
2186 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002187 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2188 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002189 return;
2190
2191 do {
2192 old.control = new.control = pi_desc->control;
2193
2194 /*
2195 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2196 * are two possible cases:
2197 * 1. After running 'pre_block', context switch
2198 * happened. For this case, 'sn' was set in
2199 * vmx_vcpu_put(), so we need to clear it here.
2200 * 2. After running 'pre_block', we were blocked,
2201 * and woken up by some other guy. For this case,
2202 * we don't need to do anything, 'pi_post_block'
2203 * will do everything for us. However, we cannot
2204 * check whether it is case #1 or case #2 here
2205 * (maybe, not needed), so we also clear sn here,
2206 * I think it is not a big deal.
2207 */
2208 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2209 if (vcpu->cpu != cpu) {
2210 dest = cpu_physical_id(cpu);
2211
2212 if (x2apic_enabled())
2213 new.ndst = dest;
2214 else
2215 new.ndst = (dest << 8) & 0xFF00;
2216 }
2217
2218 /* set 'NV' to 'notification vector' */
2219 new.nv = POSTED_INTR_VECTOR;
2220 }
2221
2222 /* Allow posting non-urgent interrupts */
2223 new.sn = 0;
2224 } while (cmpxchg(&pi_desc->control, old.control,
2225 new.control) != old.control);
2226}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002227
Peter Feinerc95ba922016-08-17 09:36:47 -07002228static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2229{
2230 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2231 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2232}
2233
Avi Kivity6aa8b732006-12-10 02:21:36 -08002234/*
2235 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2236 * vcpu mutex is already taken.
2237 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002238static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002240 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002241 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002242 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002244 if (!vmm_exclusive)
2245 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002246 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002247 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002249 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002250 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002251 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002252
2253 /*
2254 * Read loaded_vmcs->cpu should be before fetching
2255 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2256 * See the comments in __loaded_vmcs_clear().
2257 */
2258 smp_rmb();
2259
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002262 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002263 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002264 }
2265
2266 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2268 vmcs_load(vmx->loaded_vmcs->vmcs);
2269 }
2270
2271 if (!already_loaded) {
2272 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2273 unsigned long sysenter_esp;
2274
2275 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002276
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 /*
2278 * Linux uses per-cpu TSS and GDT, so set these when switching
2279 * processors.
2280 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002281 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002282 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283
2284 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2285 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002286
Nadav Har'Eld462b812011-05-24 15:26:10 +03002287 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002288 }
Feng Wu28b835d2015-09-18 22:29:54 +08002289
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002290 /* Setup TSC multiplier */
2291 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002292 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2293 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002294
Feng Wu28b835d2015-09-18 22:29:54 +08002295 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002296 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002297}
2298
2299static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2300{
2301 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2302
2303 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002304 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2305 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002306 return;
2307
2308 /* Set SN when the vCPU is preempted */
2309 if (vcpu->preempted)
2310 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002311}
2312
2313static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2314{
Feng Wu28b835d2015-09-18 22:29:54 +08002315 vmx_vcpu_pi_put(vcpu);
2316
Avi Kivitya9b21b62008-06-24 11:48:49 +03002317 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002318 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002319 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2320 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002321 kvm_cpu_vmxoff();
2322 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323}
2324
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002325static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2326{
Avi Kivity81231c62010-01-24 16:26:40 +02002327 ulong cr0;
2328
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002329 if (vcpu->fpu_active)
2330 return;
2331 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002332 cr0 = vmcs_readl(GUEST_CR0);
2333 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2334 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2335 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002336 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002337 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002338 if (is_guest_mode(vcpu))
2339 vcpu->arch.cr0_guest_owned_bits &=
2340 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002341 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002342}
2343
Avi Kivityedcafe32009-12-30 18:07:40 +02002344static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2345
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002346/*
2347 * Return the cr0 value that a nested guest would read. This is a combination
2348 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2349 * its hypervisor (cr0_read_shadow).
2350 */
2351static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2352{
2353 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2354 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2355}
2356static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2357{
2358 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2359 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2360}
2361
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002362static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2363{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002364 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2365 * set this *before* calling this function.
2366 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002367 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002368 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002369 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002370 vcpu->arch.cr0_guest_owned_bits = 0;
2371 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002372 if (is_guest_mode(vcpu)) {
2373 /*
2374 * L1's specified read shadow might not contain the TS bit,
2375 * so now that we turned on shadowing of this bit, we need to
2376 * set this bit of the shadow. Like in nested_vmx_run we need
2377 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2378 * up-to-date here because we just decached cr0.TS (and we'll
2379 * only update vmcs12->guest_cr0 on nested exit).
2380 */
2381 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2382 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2383 (vcpu->arch.cr0 & X86_CR0_TS);
2384 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2385 } else
2386 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002387}
2388
Avi Kivity6aa8b732006-12-10 02:21:36 -08002389static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2390{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002391 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002392
Avi Kivity6de12732011-03-07 12:51:22 +02002393 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2394 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2395 rflags = vmcs_readl(GUEST_RFLAGS);
2396 if (to_vmx(vcpu)->rmode.vm86_active) {
2397 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2398 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2399 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2400 }
2401 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002402 }
Avi Kivity6de12732011-03-07 12:51:22 +02002403 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002404}
2405
2406static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2407{
Avi Kivity6de12732011-03-07 12:51:22 +02002408 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2409 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002410 if (to_vmx(vcpu)->rmode.vm86_active) {
2411 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002412 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002413 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414 vmcs_writel(GUEST_RFLAGS, rflags);
2415}
2416
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002417static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2418{
2419 return to_vmx(vcpu)->guest_pkru;
2420}
2421
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002422static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002423{
2424 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2425 int ret = 0;
2426
2427 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002428 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002429 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002430 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002431
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002432 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002433}
2434
2435static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2436{
2437 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2438 u32 interruptibility = interruptibility_old;
2439
2440 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2441
Jan Kiszka48005f62010-02-19 19:38:07 +01002442 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002443 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002444 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002445 interruptibility |= GUEST_INTR_STATE_STI;
2446
2447 if ((interruptibility != interruptibility_old))
2448 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2449}
2450
Avi Kivity6aa8b732006-12-10 02:21:36 -08002451static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2452{
2453 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002454
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002455 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002456 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002457 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002458
Glauber Costa2809f5d2009-05-12 16:21:05 -04002459 /* skipping an emulated instruction also counts */
2460 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002461}
2462
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002463/*
2464 * KVM wants to inject page-faults which it got to the guest. This function
2465 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002466 */
Gleb Natapove011c662013-09-25 12:51:35 +03002467static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002468{
2469 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2470
Gleb Natapove011c662013-09-25 12:51:35 +03002471 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002472 return 0;
2473
Jan Kiszka533558b2014-01-04 18:47:20 +01002474 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2475 vmcs_read32(VM_EXIT_INTR_INFO),
2476 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002477 return 1;
2478}
2479
Avi Kivity298101d2007-11-25 13:41:11 +02002480static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002481 bool has_error_code, u32 error_code,
2482 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002483{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002484 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002485 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002486
Gleb Natapove011c662013-09-25 12:51:35 +03002487 if (!reinject && is_guest_mode(vcpu) &&
2488 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002489 return;
2490
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002491 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002492 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002493 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2494 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002495
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002496 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002497 int inc_eip = 0;
2498 if (kvm_exception_is_soft(nr))
2499 inc_eip = vcpu->arch.event_exit_inst_len;
2500 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002501 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002502 return;
2503 }
2504
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002505 if (kvm_exception_is_soft(nr)) {
2506 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2507 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002508 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2509 } else
2510 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2511
2512 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002513}
2514
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002515static bool vmx_rdtscp_supported(void)
2516{
2517 return cpu_has_vmx_rdtscp();
2518}
2519
Mao, Junjiead756a12012-07-02 01:18:48 +00002520static bool vmx_invpcid_supported(void)
2521{
2522 return cpu_has_vmx_invpcid() && enable_ept;
2523}
2524
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525/*
Eddie Donga75beee2007-05-17 18:55:15 +03002526 * Swap MSR entry in host/guest MSR entry array.
2527 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002528static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002529{
Avi Kivity26bb0982009-09-07 11:14:12 +03002530 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002531
2532 tmp = vmx->guest_msrs[to];
2533 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2534 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002535}
2536
Yang Zhang8d146952013-01-25 10:18:50 +08002537static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2538{
2539 unsigned long *msr_bitmap;
2540
Wincy Van670125b2015-03-04 14:31:56 +08002541 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002542 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002543 else if (cpu_has_secondary_exec_ctrls() &&
2544 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2545 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002546 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2547 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002548 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2549 else
2550 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2551 } else {
2552 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002553 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2554 else
2555 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002556 }
Yang Zhang8d146952013-01-25 10:18:50 +08002557 } else {
2558 if (is_long_mode(vcpu))
2559 msr_bitmap = vmx_msr_bitmap_longmode;
2560 else
2561 msr_bitmap = vmx_msr_bitmap_legacy;
2562 }
2563
2564 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2565}
2566
Eddie Donga75beee2007-05-17 18:55:15 +03002567/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002568 * Set up the vmcs to automatically save and restore system
2569 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2570 * mode, as fiddling with msrs is very expensive.
2571 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002572static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002573{
Avi Kivity26bb0982009-09-07 11:14:12 +03002574 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002575
Eddie Donga75beee2007-05-17 18:55:15 +03002576 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002577#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002578 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002579 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002580 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002581 move_msr_up(vmx, index, save_nmsrs++);
2582 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002583 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002584 move_msr_up(vmx, index, save_nmsrs++);
2585 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002586 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002587 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002588 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002589 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002590 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002591 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002592 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002593 * if efer.sce is enabled.
2594 */
Brian Gerst8c065852010-07-17 09:03:26 -04002595 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002596 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002597 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002598 }
Eddie Donga75beee2007-05-17 18:55:15 +03002599#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002600 index = __find_msr_index(vmx, MSR_EFER);
2601 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002602 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002603
Avi Kivity26bb0982009-09-07 11:14:12 +03002604 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002605
Yang Zhang8d146952013-01-25 10:18:50 +08002606 if (cpu_has_vmx_msr_bitmap())
2607 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002608}
2609
2610/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002611 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002612 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2613 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002615static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616{
2617 u64 host_tsc, tsc_offset;
2618
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002619 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002621 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622}
2623
2624/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002625 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002627static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002629 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002630 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002631 * We're here if L1 chose not to trap WRMSR to TSC. According
2632 * to the spec, this should set L1's TSC; The offset that L1
2633 * set for L2 remains unchanged, and still needs to be added
2634 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002635 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002636 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002637 /* recalculate vmcs02.TSC_OFFSET: */
2638 vmcs12 = get_vmcs12(vcpu);
2639 vmcs_write64(TSC_OFFSET, offset +
2640 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2641 vmcs12->tsc_offset : 0));
2642 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002643 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2644 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002645 vmcs_write64(TSC_OFFSET, offset);
2646 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647}
2648
Nadav Har'El801d3422011-05-25 23:02:23 +03002649static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2650{
2651 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2652 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2653}
2654
2655/*
2656 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2657 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2658 * all guests if the "nested" module option is off, and can also be disabled
2659 * for a single guest by disabling its VMX cpuid bit.
2660 */
2661static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2662{
2663 return nested && guest_cpuid_has_vmx(vcpu);
2664}
2665
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002667 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2668 * returned for the various VMX controls MSRs when nested VMX is enabled.
2669 * The same values should also be used to verify that vmcs12 control fields are
2670 * valid during nested entry from L1 to L2.
2671 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2672 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2673 * bit in the high half is on if the corresponding bit in the control field
2674 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002675 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002676static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002677{
2678 /*
2679 * Note that as a general rule, the high half of the MSRs (bits in
2680 * the control fields which may be 1) should be initialized by the
2681 * intersection of the underlying hardware's MSR (i.e., features which
2682 * can be supported) and the list of features we want to expose -
2683 * because they are known to be properly supported in our code.
2684 * Also, usually, the low half of the MSRs (bits which must be 1) can
2685 * be set to 0, meaning that L1 may turn off any of these bits. The
2686 * reason is that if one of these bits is necessary, it will appear
2687 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2688 * fields of vmcs01 and vmcs02, will turn these bits off - and
2689 * nested_vmx_exit_handled() will not pass related exits to L1.
2690 * These rules have exceptions below.
2691 */
2692
2693 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002694 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002695 vmx->nested.nested_vmx_pinbased_ctls_low,
2696 vmx->nested.nested_vmx_pinbased_ctls_high);
2697 vmx->nested.nested_vmx_pinbased_ctls_low |=
2698 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2699 vmx->nested.nested_vmx_pinbased_ctls_high &=
2700 PIN_BASED_EXT_INTR_MASK |
2701 PIN_BASED_NMI_EXITING |
2702 PIN_BASED_VIRTUAL_NMIS;
2703 vmx->nested.nested_vmx_pinbased_ctls_high |=
2704 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002705 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002706 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002707 vmx->nested.nested_vmx_pinbased_ctls_high |=
2708 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002709
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002710 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002711 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002712 vmx->nested.nested_vmx_exit_ctls_low,
2713 vmx->nested.nested_vmx_exit_ctls_high);
2714 vmx->nested.nested_vmx_exit_ctls_low =
2715 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002716
Wincy Vanb9c237b2015-02-03 23:56:30 +08002717 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002718#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002719 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002720#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002721 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002722 vmx->nested.nested_vmx_exit_ctls_high |=
2723 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002724 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002725 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2726
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002727 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002728 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002729
Jan Kiszka2996fca2014-06-16 13:59:43 +02002730 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_true_exit_ctls_low =
2732 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002733 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2734
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002735 /* entry controls */
2736 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002737 vmx->nested.nested_vmx_entry_ctls_low,
2738 vmx->nested.nested_vmx_entry_ctls_high);
2739 vmx->nested.nested_vmx_entry_ctls_low =
2740 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2741 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002742#ifdef CONFIG_X86_64
2743 VM_ENTRY_IA32E_MODE |
2744#endif
2745 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002746 vmx->nested.nested_vmx_entry_ctls_high |=
2747 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002748 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002749 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002750
Jan Kiszka2996fca2014-06-16 13:59:43 +02002751 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 vmx->nested.nested_vmx_true_entry_ctls_low =
2753 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002754 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2755
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002756 /* cpu-based controls */
2757 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002758 vmx->nested.nested_vmx_procbased_ctls_low,
2759 vmx->nested.nested_vmx_procbased_ctls_high);
2760 vmx->nested.nested_vmx_procbased_ctls_low =
2761 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2762 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002763 CPU_BASED_VIRTUAL_INTR_PENDING |
2764 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002765 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2766 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2767 CPU_BASED_CR3_STORE_EXITING |
2768#ifdef CONFIG_X86_64
2769 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2770#endif
2771 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002772 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2773 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2774 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2775 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002776 /*
2777 * We can allow some features even when not supported by the
2778 * hardware. For example, L1 can specify an MSR bitmap - and we
2779 * can use it to avoid exits to L1 - even when L0 runs L2
2780 * without MSR bitmaps.
2781 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002782 vmx->nested.nested_vmx_procbased_ctls_high |=
2783 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002784 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002785
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002786 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002787 vmx->nested.nested_vmx_true_procbased_ctls_low =
2788 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002789 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2790
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 /* secondary cpu-based controls */
2792 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002793 vmx->nested.nested_vmx_secondary_ctls_low,
2794 vmx->nested.nested_vmx_secondary_ctls_high);
2795 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2796 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002797 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002798 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002799 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002800 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002801 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002802 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002803 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002804 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002805
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002806 if (enable_ept) {
2807 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002809 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002810 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002811 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2812 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002813 if (cpu_has_vmx_ept_execute_only())
2814 vmx->nested.nested_vmx_ept_caps |=
2815 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002816 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002817 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2818 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002819 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002820 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002821
Paolo Bonzinief697a72016-03-18 16:58:38 +01002822 /*
2823 * Old versions of KVM use the single-context version without
2824 * checking for support, so declare that it is supported even
2825 * though it is treated as global context. The alternative is
2826 * not failing the single-context invvpid, and it is worse.
2827 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002828 if (enable_vpid)
2829 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002830 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002831 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2832 else
2833 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002834
Radim Krčmář0790ec12015-03-17 14:02:32 +01002835 if (enable_unrestricted_guest)
2836 vmx->nested.nested_vmx_secondary_ctls_high |=
2837 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2838
Jan Kiszkac18911a2013-03-13 16:06:41 +01002839 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002840 rdmsr(MSR_IA32_VMX_MISC,
2841 vmx->nested.nested_vmx_misc_low,
2842 vmx->nested.nested_vmx_misc_high);
2843 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2844 vmx->nested.nested_vmx_misc_low |=
2845 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002846 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002847 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002848}
2849
2850static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2851{
2852 /*
2853 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2854 */
2855 return ((control & high) | low) == control;
2856}
2857
2858static inline u64 vmx_control_msr(u32 low, u32 high)
2859{
2860 return low | ((u64)high << 32);
2861}
2862
Jan Kiszkacae50132014-01-04 18:47:22 +01002863/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002864static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2865{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002866 struct vcpu_vmx *vmx = to_vmx(vcpu);
2867
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002868 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002869 case MSR_IA32_VMX_BASIC:
2870 /*
2871 * This MSR reports some information about VMX support. We
2872 * should return information about the VMX we emulate for the
2873 * guest, and the VMCS structure we give it - not about the
2874 * VMX support of the underlying hardware.
2875 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002876 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002877 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2878 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002879 if (cpu_has_vmx_basic_inout())
2880 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002881 break;
2882 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2883 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002884 *pdata = vmx_control_msr(
2885 vmx->nested.nested_vmx_pinbased_ctls_low,
2886 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002887 break;
2888 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002889 *pdata = vmx_control_msr(
2890 vmx->nested.nested_vmx_true_procbased_ctls_low,
2891 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002892 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002894 *pdata = vmx_control_msr(
2895 vmx->nested.nested_vmx_procbased_ctls_low,
2896 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002897 break;
2898 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002899 *pdata = vmx_control_msr(
2900 vmx->nested.nested_vmx_true_exit_ctls_low,
2901 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002902 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002903 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002904 *pdata = vmx_control_msr(
2905 vmx->nested.nested_vmx_exit_ctls_low,
2906 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002907 break;
2908 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002909 *pdata = vmx_control_msr(
2910 vmx->nested.nested_vmx_true_entry_ctls_low,
2911 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002912 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002913 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002914 *pdata = vmx_control_msr(
2915 vmx->nested.nested_vmx_entry_ctls_low,
2916 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002917 break;
2918 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002919 *pdata = vmx_control_msr(
2920 vmx->nested.nested_vmx_misc_low,
2921 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002922 break;
2923 /*
2924 * These MSRs specify bits which the guest must keep fixed (on or off)
2925 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2926 * We picked the standard core2 setting.
2927 */
2928#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2929#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2930 case MSR_IA32_VMX_CR0_FIXED0:
2931 *pdata = VMXON_CR0_ALWAYSON;
2932 break;
2933 case MSR_IA32_VMX_CR0_FIXED1:
2934 *pdata = -1ULL;
2935 break;
2936 case MSR_IA32_VMX_CR4_FIXED0:
2937 *pdata = VMXON_CR4_ALWAYSON;
2938 break;
2939 case MSR_IA32_VMX_CR4_FIXED1:
2940 *pdata = -1ULL;
2941 break;
2942 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002943 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002944 break;
2945 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002946 *pdata = vmx_control_msr(
2947 vmx->nested.nested_vmx_secondary_ctls_low,
2948 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002949 break;
2950 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002951 *pdata = vmx->nested.nested_vmx_ept_caps |
2952 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002953 break;
2954 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002955 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002956 }
2957
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002958 return 0;
2959}
2960
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002961static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2962 uint64_t val)
2963{
2964 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2965
2966 return !(val & ~valid_bits);
2967}
2968
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002969/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970 * Reads an msr value (of 'msr_index') into 'pdata'.
2971 * Returns 0 on success, non-0 otherwise.
2972 * Assumes vcpu_load() was already called.
2973 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002974static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975{
Avi Kivity26bb0982009-09-07 11:14:12 +03002976 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002978 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002979#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002981 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982 break;
2983 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002984 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002986 case MSR_KERNEL_GS_BASE:
2987 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002988 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002989 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002990#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002992 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302993 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002994 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002995 break;
2996 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002997 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002998 break;
2999 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003000 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003001 break;
3002 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003003 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003005 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003006 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003007 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003008 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003009 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003010 case MSR_IA32_MCG_EXT_CTL:
3011 if (!msr_info->host_initiated &&
3012 !(to_vmx(vcpu)->msr_ia32_feature_control &
3013 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003014 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003015 msr_info->data = vcpu->arch.mcg_ext_ctl;
3016 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003017 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003018 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003019 break;
3020 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3021 if (!nested_vmx_allowed(vcpu))
3022 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003023 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003024 case MSR_IA32_XSS:
3025 if (!vmx_xsaves_supported())
3026 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003027 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003028 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003029 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003030 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003031 return 1;
3032 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003034 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003035 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003036 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003037 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003039 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040 }
3041
Avi Kivity6aa8b732006-12-10 02:21:36 -08003042 return 0;
3043}
3044
Jan Kiszkacae50132014-01-04 18:47:22 +01003045static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3046
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047/*
3048 * Writes msr value into into the appropriate "register".
3049 * Returns 0 on success, non-0 otherwise.
3050 * Assumes vcpu_load() was already called.
3051 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003052static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003053{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003054 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003055 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003056 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003057 u32 msr_index = msr_info->index;
3058 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003059
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003061 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003062 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003063 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003064#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003066 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003067 vmcs_writel(GUEST_FS_BASE, data);
3068 break;
3069 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003070 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003071 vmcs_writel(GUEST_GS_BASE, data);
3072 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003073 case MSR_KERNEL_GS_BASE:
3074 vmx_load_host_state(vmx);
3075 vmx->msr_guest_kernel_gs_base = data;
3076 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003077#endif
3078 case MSR_IA32_SYSENTER_CS:
3079 vmcs_write32(GUEST_SYSENTER_CS, data);
3080 break;
3081 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003082 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 break;
3084 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003085 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003086 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003087 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003088 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003089 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003090 vmcs_write64(GUEST_BNDCFGS, data);
3091 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303092 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003093 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003095 case MSR_IA32_CR_PAT:
3096 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003097 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3098 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003099 vmcs_write64(GUEST_IA32_PAT, data);
3100 vcpu->arch.pat = data;
3101 break;
3102 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003103 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003104 break;
Will Auldba904632012-11-29 12:42:50 -08003105 case MSR_IA32_TSC_ADJUST:
3106 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003107 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003108 case MSR_IA32_MCG_EXT_CTL:
3109 if ((!msr_info->host_initiated &&
3110 !(to_vmx(vcpu)->msr_ia32_feature_control &
3111 FEATURE_CONTROL_LMCE)) ||
3112 (data & ~MCG_EXT_CTL_LMCE_EN))
3113 return 1;
3114 vcpu->arch.mcg_ext_ctl = data;
3115 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003116 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003117 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003118 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003119 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3120 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003121 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003122 if (msr_info->host_initiated && data == 0)
3123 vmx_leave_nested(vcpu);
3124 break;
3125 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3126 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003127 case MSR_IA32_XSS:
3128 if (!vmx_xsaves_supported())
3129 return 1;
3130 /*
3131 * The only supported bit as of Skylake is bit 8, but
3132 * it is not supported on KVM.
3133 */
3134 if (data != 0)
3135 return 1;
3136 vcpu->arch.ia32_xss = data;
3137 if (vcpu->arch.ia32_xss != host_xss)
3138 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3139 vcpu->arch.ia32_xss, host_xss);
3140 else
3141 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3142 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003143 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003144 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003145 return 1;
3146 /* Check reserved bit, higher 32 bits should be zero */
3147 if ((data >> 32) != 0)
3148 return 1;
3149 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003151 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003152 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003153 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003154 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003155 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3156 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003157 ret = kvm_set_shared_msr(msr->index, msr->data,
3158 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003159 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003160 if (ret)
3161 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003162 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003163 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003165 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166 }
3167
Eddie Dong2cc51562007-05-21 07:28:09 +03003168 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003169}
3170
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003171static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003173 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3174 switch (reg) {
3175 case VCPU_REGS_RSP:
3176 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3177 break;
3178 case VCPU_REGS_RIP:
3179 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3180 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003181 case VCPU_EXREG_PDPTR:
3182 if (enable_ept)
3183 ept_save_pdptrs(vcpu);
3184 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003185 default:
3186 break;
3187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188}
3189
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190static __init int cpu_has_kvm_support(void)
3191{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003192 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003193}
3194
3195static __init int vmx_disabled_by_bios(void)
3196{
3197 u64 msr;
3198
3199 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003200 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003201 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003202 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3203 && tboot_enabled())
3204 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003205 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003206 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003207 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003208 && !tboot_enabled()) {
3209 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003210 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003211 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003212 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003213 /* launched w/o TXT and VMX disabled */
3214 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3215 && !tboot_enabled())
3216 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003217 }
3218
3219 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220}
3221
Dongxiao Xu7725b892010-05-11 18:29:38 +08003222static void kvm_cpu_vmxon(u64 addr)
3223{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003224 intel_pt_handle_vmx(1);
3225
Dongxiao Xu7725b892010-05-11 18:29:38 +08003226 asm volatile (ASM_VMX_VMXON_RAX
3227 : : "a"(&addr), "m"(addr)
3228 : "memory", "cc");
3229}
3230
Radim Krčmář13a34e02014-08-28 15:13:03 +02003231static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232{
3233 int cpu = raw_smp_processor_id();
3234 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003235 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003237 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003238 return -EBUSY;
3239
Nadav Har'Eld462b812011-05-24 15:26:10 +03003240 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003241 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3242 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003243
3244 /*
3245 * Now we can enable the vmclear operation in kdump
3246 * since the loaded_vmcss_on_cpu list on this cpu
3247 * has been initialized.
3248 *
3249 * Though the cpu is not in VMX operation now, there
3250 * is no problem to enable the vmclear operation
3251 * for the loaded_vmcss_on_cpu list is empty!
3252 */
3253 crash_enable_local_vmclear(cpu);
3254
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003256
3257 test_bits = FEATURE_CONTROL_LOCKED;
3258 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3259 if (tboot_enabled())
3260 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3261
3262 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003264 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3265 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003266 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003267
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003268 if (vmm_exclusive) {
3269 kvm_cpu_vmxon(phys_addr);
3270 ept_sync_global();
3271 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003272
Christoph Lameter89cbc762014-08-17 12:30:40 -05003273 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003274
Alexander Graf10474ae2009-09-15 11:37:46 +02003275 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276}
3277
Nadav Har'Eld462b812011-05-24 15:26:10 +03003278static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003279{
3280 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003281 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003282
Nadav Har'Eld462b812011-05-24 15:26:10 +03003283 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3284 loaded_vmcss_on_cpu_link)
3285 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003286}
3287
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003288
3289/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3290 * tricks.
3291 */
3292static void kvm_cpu_vmxoff(void)
3293{
3294 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003295
3296 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003297}
3298
Radim Krčmář13a34e02014-08-28 15:13:03 +02003299static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003300{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003301 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003302 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003303 kvm_cpu_vmxoff();
3304 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003305 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306}
3307
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003308static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003309 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310{
3311 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003312 u32 ctl = ctl_min | ctl_opt;
3313
3314 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3315
3316 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3317 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3318
3319 /* Ensure minimum (required) set of control bits are supported. */
3320 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003321 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003322
3323 *result = ctl;
3324 return 0;
3325}
3326
Avi Kivity110312c2010-12-21 12:54:20 +02003327static __init bool allow_1_setting(u32 msr, u32 ctl)
3328{
3329 u32 vmx_msr_low, vmx_msr_high;
3330
3331 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3332 return vmx_msr_high & ctl;
3333}
3334
Yang, Sheng002c7f72007-07-31 14:23:01 +03003335static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003336{
3337 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003338 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003339 u32 _pin_based_exec_control = 0;
3340 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003341 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003342 u32 _vmexit_control = 0;
3343 u32 _vmentry_control = 0;
3344
Raghavendra K T10166742012-02-07 23:19:20 +05303345 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003346#ifdef CONFIG_X86_64
3347 CPU_BASED_CR8_LOAD_EXITING |
3348 CPU_BASED_CR8_STORE_EXITING |
3349#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003350 CPU_BASED_CR3_LOAD_EXITING |
3351 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003352 CPU_BASED_USE_IO_BITMAPS |
3353 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003354 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003355 CPU_BASED_MWAIT_EXITING |
3356 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003357 CPU_BASED_INVLPG_EXITING |
3358 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003359
Sheng Yangf78e0e22007-10-29 09:40:42 +08003360 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003361 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003362 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003363 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3364 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003365 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003366#ifdef CONFIG_X86_64
3367 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3368 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3369 ~CPU_BASED_CR8_STORE_EXITING;
3370#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003371 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003372 min2 = 0;
3373 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003374 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003375 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003376 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003377 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003378 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003379 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003380 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003381 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003382 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003383 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003384 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003385 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003386 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003387 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003388 if (adjust_vmx_controls(min2, opt2,
3389 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003390 &_cpu_based_2nd_exec_control) < 0)
3391 return -EIO;
3392 }
3393#ifndef CONFIG_X86_64
3394 if (!(_cpu_based_2nd_exec_control &
3395 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3396 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3397#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003398
3399 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3400 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003401 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003402 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3403 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003404
Sheng Yangd56f5462008-04-25 10:13:16 +08003405 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003406 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3407 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003408 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3409 CPU_BASED_CR3_STORE_EXITING |
3410 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003411 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3412 vmx_capability.ept, vmx_capability.vpid);
3413 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003414
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003415 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003416#ifdef CONFIG_X86_64
3417 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3418#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003419 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003420 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003421 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3422 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003423 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003424
Yang Zhang01e439b2013-04-11 19:25:12 +08003425 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003426 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3427 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003428 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3429 &_pin_based_exec_control) < 0)
3430 return -EIO;
3431
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003432 if (cpu_has_broken_vmx_preemption_timer())
3433 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003434 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003435 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003436 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3437
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003438 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003439 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003440 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3441 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003442 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003444 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003445
3446 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3447 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003448 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003449
3450#ifdef CONFIG_X86_64
3451 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3452 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003453 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003454#endif
3455
3456 /* Require Write-Back (WB) memory type for VMCS accesses. */
3457 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003458 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003459
Yang, Sheng002c7f72007-07-31 14:23:01 +03003460 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003461 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003462 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003463 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003464
Yang, Sheng002c7f72007-07-31 14:23:01 +03003465 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3466 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003467 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003468 vmcs_conf->vmexit_ctrl = _vmexit_control;
3469 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003470
Avi Kivity110312c2010-12-21 12:54:20 +02003471 cpu_has_load_ia32_efer =
3472 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3473 VM_ENTRY_LOAD_IA32_EFER)
3474 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3475 VM_EXIT_LOAD_IA32_EFER);
3476
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003477 cpu_has_load_perf_global_ctrl =
3478 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3479 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3480 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3481 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3482
3483 /*
3484 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003485 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003486 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3487 *
3488 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3489 *
3490 * AAK155 (model 26)
3491 * AAP115 (model 30)
3492 * AAT100 (model 37)
3493 * BC86,AAY89,BD102 (model 44)
3494 * BA97 (model 46)
3495 *
3496 */
3497 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3498 switch (boot_cpu_data.x86_model) {
3499 case 26:
3500 case 30:
3501 case 37:
3502 case 44:
3503 case 46:
3504 cpu_has_load_perf_global_ctrl = false;
3505 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3506 "does not work properly. Using workaround\n");
3507 break;
3508 default:
3509 break;
3510 }
3511 }
3512
Borislav Petkov782511b2016-04-04 22:25:03 +02003513 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003514 rdmsrl(MSR_IA32_XSS, host_xss);
3515
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003516 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003517}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518
3519static struct vmcs *alloc_vmcs_cpu(int cpu)
3520{
3521 int node = cpu_to_node(cpu);
3522 struct page *pages;
3523 struct vmcs *vmcs;
3524
Vlastimil Babka96db8002015-09-08 15:03:50 -07003525 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526 if (!pages)
3527 return NULL;
3528 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003529 memset(vmcs, 0, vmcs_config.size);
3530 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531 return vmcs;
3532}
3533
3534static struct vmcs *alloc_vmcs(void)
3535{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003536 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537}
3538
3539static void free_vmcs(struct vmcs *vmcs)
3540{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003541 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542}
3543
Nadav Har'Eld462b812011-05-24 15:26:10 +03003544/*
3545 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3546 */
3547static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3548{
3549 if (!loaded_vmcs->vmcs)
3550 return;
3551 loaded_vmcs_clear(loaded_vmcs);
3552 free_vmcs(loaded_vmcs->vmcs);
3553 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003554 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003555}
3556
Sam Ravnborg39959582007-06-01 00:47:13 -07003557static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558{
3559 int cpu;
3560
Zachary Amsden3230bb42009-09-29 11:38:37 -10003561 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003563 per_cpu(vmxarea, cpu) = NULL;
3564 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565}
3566
Bandan Dasfe2b2012014-04-21 15:20:14 -04003567static void init_vmcs_shadow_fields(void)
3568{
3569 int i, j;
3570
3571 /* No checks for read only fields yet */
3572
3573 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3574 switch (shadow_read_write_fields[i]) {
3575 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003576 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003577 continue;
3578 break;
3579 default:
3580 break;
3581 }
3582
3583 if (j < i)
3584 shadow_read_write_fields[j] =
3585 shadow_read_write_fields[i];
3586 j++;
3587 }
3588 max_shadow_read_write_fields = j;
3589
3590 /* shadowed fields guest access without vmexit */
3591 for (i = 0; i < max_shadow_read_write_fields; i++) {
3592 clear_bit(shadow_read_write_fields[i],
3593 vmx_vmwrite_bitmap);
3594 clear_bit(shadow_read_write_fields[i],
3595 vmx_vmread_bitmap);
3596 }
3597 for (i = 0; i < max_shadow_read_only_fields; i++)
3598 clear_bit(shadow_read_only_fields[i],
3599 vmx_vmread_bitmap);
3600}
3601
Avi Kivity6aa8b732006-12-10 02:21:36 -08003602static __init int alloc_kvm_area(void)
3603{
3604 int cpu;
3605
Zachary Amsden3230bb42009-09-29 11:38:37 -10003606 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607 struct vmcs *vmcs;
3608
3609 vmcs = alloc_vmcs_cpu(cpu);
3610 if (!vmcs) {
3611 free_kvm_area();
3612 return -ENOMEM;
3613 }
3614
3615 per_cpu(vmxarea, cpu) = vmcs;
3616 }
3617 return 0;
3618}
3619
Gleb Natapov14168782013-01-21 15:36:49 +02003620static bool emulation_required(struct kvm_vcpu *vcpu)
3621{
3622 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3623}
3624
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003625static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003626 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003628 if (!emulate_invalid_guest_state) {
3629 /*
3630 * CS and SS RPL should be equal during guest entry according
3631 * to VMX spec, but in reality it is not always so. Since vcpu
3632 * is in the middle of the transition from real mode to
3633 * protected mode it is safe to assume that RPL 0 is a good
3634 * default value.
3635 */
3636 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003637 save->selector &= ~SEGMENT_RPL_MASK;
3638 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003639 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003641 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003642}
3643
3644static void enter_pmode(struct kvm_vcpu *vcpu)
3645{
3646 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003647 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648
Gleb Natapovd99e4152012-12-20 16:57:45 +02003649 /*
3650 * Update real mode segment cache. It may be not up-to-date if sement
3651 * register was written while vcpu was in a guest mode.
3652 */
3653 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3654 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3655 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3656 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3657 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3658 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3659
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003660 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003661
Avi Kivity2fb92db2011-04-27 19:42:18 +03003662 vmx_segment_cache_clear(vmx);
3663
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003664 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003665
3666 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003667 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3668 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669 vmcs_writel(GUEST_RFLAGS, flags);
3670
Rusty Russell66aee912007-07-17 23:34:16 +10003671 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3672 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673
3674 update_exception_bitmap(vcpu);
3675
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003676 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3677 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3678 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3679 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3680 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3681 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003682}
3683
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003684static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003685{
Mathias Krause772e0312012-08-30 01:30:19 +02003686 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003687 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003688
Gleb Natapovd99e4152012-12-20 16:57:45 +02003689 var.dpl = 0x3;
3690 if (seg == VCPU_SREG_CS)
3691 var.type = 0x3;
3692
3693 if (!emulate_invalid_guest_state) {
3694 var.selector = var.base >> 4;
3695 var.base = var.base & 0xffff0;
3696 var.limit = 0xffff;
3697 var.g = 0;
3698 var.db = 0;
3699 var.present = 1;
3700 var.s = 1;
3701 var.l = 0;
3702 var.unusable = 0;
3703 var.type = 0x3;
3704 var.avl = 0;
3705 if (save->base & 0xf)
3706 printk_once(KERN_WARNING "kvm: segment base is not "
3707 "paragraph aligned when entering "
3708 "protected mode (seg=%d)", seg);
3709 }
3710
3711 vmcs_write16(sf->selector, var.selector);
3712 vmcs_write32(sf->base, var.base);
3713 vmcs_write32(sf->limit, var.limit);
3714 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003715}
3716
3717static void enter_rmode(struct kvm_vcpu *vcpu)
3718{
3719 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003720 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003721
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003722 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3723 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3724 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3725 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3726 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003727 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3728 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003729
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003730 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731
Gleb Natapov776e58e2011-03-13 12:34:27 +02003732 /*
3733 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003734 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003735 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003736 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003737 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3738 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003739
Avi Kivity2fb92db2011-04-27 19:42:18 +03003740 vmx_segment_cache_clear(vmx);
3741
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003742 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003743 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3745
3746 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003747 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003748
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003749 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003750
3751 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003752 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003753 update_exception_bitmap(vcpu);
3754
Gleb Natapovd99e4152012-12-20 16:57:45 +02003755 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3756 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3757 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3758 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3759 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3760 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003761
Eddie Dong8668a3c2007-10-10 14:26:45 +08003762 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003763}
3764
Amit Shah401d10d2009-02-20 22:53:37 +05303765static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3766{
3767 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003768 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3769
3770 if (!msr)
3771 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303772
Avi Kivity44ea2b12009-09-06 15:55:37 +03003773 /*
3774 * Force kernel_gs_base reloading before EFER changes, as control
3775 * of this msr depends on is_long_mode().
3776 */
3777 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003778 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303779 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003780 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303781 msr->data = efer;
3782 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003783 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303784
3785 msr->data = efer & ~EFER_LME;
3786 }
3787 setup_msrs(vmx);
3788}
3789
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003790#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791
3792static void enter_lmode(struct kvm_vcpu *vcpu)
3793{
3794 u32 guest_tr_ar;
3795
Avi Kivity2fb92db2011-04-27 19:42:18 +03003796 vmx_segment_cache_clear(to_vmx(vcpu));
3797
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003799 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003800 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3801 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003803 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3804 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805 }
Avi Kivityda38f432010-07-06 11:30:49 +03003806 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003807}
3808
3809static void exit_lmode(struct kvm_vcpu *vcpu)
3810{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003811 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003812 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003813}
3814
3815#endif
3816
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003817static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003818{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003819 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003820 if (enable_ept) {
3821 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3822 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003823 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003824 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003825}
3826
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003827static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3828{
3829 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3830}
3831
Avi Kivitye8467fd2009-12-29 18:43:06 +02003832static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3833{
3834 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3835
3836 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3837 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3838}
3839
Avi Kivityaff48ba2010-12-05 18:56:11 +02003840static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3841{
3842 if (enable_ept && is_paging(vcpu))
3843 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3844 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3845}
3846
Anthony Liguori25c4c272007-04-27 09:29:21 +03003847static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003848{
Avi Kivityfc78f512009-12-07 12:16:48 +02003849 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3850
3851 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3852 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003853}
3854
Sheng Yang14394422008-04-28 12:24:45 +08003855static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3856{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003857 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3858
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003859 if (!test_bit(VCPU_EXREG_PDPTR,
3860 (unsigned long *)&vcpu->arch.regs_dirty))
3861 return;
3862
Sheng Yang14394422008-04-28 12:24:45 +08003863 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003864 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3865 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3866 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3867 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003868 }
3869}
3870
Avi Kivity8f5d5492009-05-31 18:41:29 +03003871static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3872{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003873 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3874
Avi Kivity8f5d5492009-05-31 18:41:29 +03003875 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003876 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3877 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3878 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3879 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003880 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003881
3882 __set_bit(VCPU_EXREG_PDPTR,
3883 (unsigned long *)&vcpu->arch.regs_avail);
3884 __set_bit(VCPU_EXREG_PDPTR,
3885 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003886}
3887
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003888static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003889
3890static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3891 unsigned long cr0,
3892 struct kvm_vcpu *vcpu)
3893{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003894 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3895 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003896 if (!(cr0 & X86_CR0_PG)) {
3897 /* From paging/starting to nonpaging */
3898 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003899 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003900 (CPU_BASED_CR3_LOAD_EXITING |
3901 CPU_BASED_CR3_STORE_EXITING));
3902 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003903 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003904 } else if (!is_paging(vcpu)) {
3905 /* From nonpaging to paging */
3906 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003907 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003908 ~(CPU_BASED_CR3_LOAD_EXITING |
3909 CPU_BASED_CR3_STORE_EXITING));
3910 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003911 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003912 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003913
3914 if (!(cr0 & X86_CR0_WP))
3915 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003916}
3917
Avi Kivity6aa8b732006-12-10 02:21:36 -08003918static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3919{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003920 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003921 unsigned long hw_cr0;
3922
Gleb Natapov50378782013-02-04 16:00:28 +02003923 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003924 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003925 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003926 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003927 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003928
Gleb Natapov218e7632013-01-21 15:36:45 +02003929 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3930 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003931
Gleb Natapov218e7632013-01-21 15:36:45 +02003932 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3933 enter_rmode(vcpu);
3934 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003936#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003937 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003938 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003939 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003940 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941 exit_lmode(vcpu);
3942 }
3943#endif
3944
Avi Kivity089d0342009-03-23 18:26:32 +02003945 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003946 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3947
Avi Kivity02daab22009-12-30 12:40:26 +02003948 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003949 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003950
Avi Kivity6aa8b732006-12-10 02:21:36 -08003951 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003952 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003953 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003954
3955 /* depends on vcpu->arch.cr0 to be set to a new value */
3956 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957}
3958
Sheng Yang14394422008-04-28 12:24:45 +08003959static u64 construct_eptp(unsigned long root_hpa)
3960{
3961 u64 eptp;
3962
3963 /* TODO write the value reading from MSR */
3964 eptp = VMX_EPT_DEFAULT_MT |
3965 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003966 if (enable_ept_ad_bits)
3967 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003968 eptp |= (root_hpa & PAGE_MASK);
3969
3970 return eptp;
3971}
3972
Avi Kivity6aa8b732006-12-10 02:21:36 -08003973static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3974{
Sheng Yang14394422008-04-28 12:24:45 +08003975 unsigned long guest_cr3;
3976 u64 eptp;
3977
3978 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003979 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003980 eptp = construct_eptp(cr3);
3981 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003982 if (is_paging(vcpu) || is_guest_mode(vcpu))
3983 guest_cr3 = kvm_read_cr3(vcpu);
3984 else
3985 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003986 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003987 }
3988
Sheng Yang2384d2b2008-01-17 15:14:33 +08003989 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003990 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003991}
3992
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003993static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003994{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003995 /*
3996 * Pass through host's Machine Check Enable value to hw_cr4, which
3997 * is in force while we are in guest mode. Do not let guests control
3998 * this bit, even if host CR4.MCE == 0.
3999 */
4000 unsigned long hw_cr4 =
4001 (cr4_read_shadow() & X86_CR4_MCE) |
4002 (cr4 & ~X86_CR4_MCE) |
4003 (to_vmx(vcpu)->rmode.vm86_active ?
4004 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004005
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004006 if (cr4 & X86_CR4_VMXE) {
4007 /*
4008 * To use VMXON (and later other VMX instructions), a guest
4009 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4010 * So basically the check on whether to allow nested VMX
4011 * is here.
4012 */
4013 if (!nested_vmx_allowed(vcpu))
4014 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004015 }
4016 if (to_vmx(vcpu)->nested.vmxon &&
4017 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004018 return 1;
4019
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004020 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004021 if (enable_ept) {
4022 if (!is_paging(vcpu)) {
4023 hw_cr4 &= ~X86_CR4_PAE;
4024 hw_cr4 |= X86_CR4_PSE;
4025 } else if (!(cr4 & X86_CR4_PAE)) {
4026 hw_cr4 &= ~X86_CR4_PAE;
4027 }
4028 }
Sheng Yang14394422008-04-28 12:24:45 +08004029
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004030 if (!enable_unrestricted_guest && !is_paging(vcpu))
4031 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004032 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4033 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4034 * to be manually disabled when guest switches to non-paging
4035 * mode.
4036 *
4037 * If !enable_unrestricted_guest, the CPU is always running
4038 * with CR0.PG=1 and CR4 needs to be modified.
4039 * If enable_unrestricted_guest, the CPU automatically
4040 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004041 */
Huaitong Handdba2622016-03-22 16:51:15 +08004042 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004043
Sheng Yang14394422008-04-28 12:24:45 +08004044 vmcs_writel(CR4_READ_SHADOW, cr4);
4045 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004046 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047}
4048
Avi Kivity6aa8b732006-12-10 02:21:36 -08004049static void vmx_get_segment(struct kvm_vcpu *vcpu,
4050 struct kvm_segment *var, int seg)
4051{
Avi Kivitya9179492011-01-03 14:28:52 +02004052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053 u32 ar;
4054
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004055 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004056 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004057 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004058 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004059 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004060 var->base = vmx_read_guest_seg_base(vmx, seg);
4061 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4062 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004063 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004064 var->base = vmx_read_guest_seg_base(vmx, seg);
4065 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4066 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4067 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004068 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004069 var->type = ar & 15;
4070 var->s = (ar >> 4) & 1;
4071 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004072 /*
4073 * Some userspaces do not preserve unusable property. Since usable
4074 * segment has to be present according to VMX spec we can use present
4075 * property to amend userspace bug by making unusable segment always
4076 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4077 * segment as unusable.
4078 */
4079 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004080 var->avl = (ar >> 12) & 1;
4081 var->l = (ar >> 13) & 1;
4082 var->db = (ar >> 14) & 1;
4083 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004084}
4085
Avi Kivitya9179492011-01-03 14:28:52 +02004086static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4087{
Avi Kivitya9179492011-01-03 14:28:52 +02004088 struct kvm_segment s;
4089
4090 if (to_vmx(vcpu)->rmode.vm86_active) {
4091 vmx_get_segment(vcpu, &s, seg);
4092 return s.base;
4093 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004094 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004095}
4096
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004097static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004098{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004099 struct vcpu_vmx *vmx = to_vmx(vcpu);
4100
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004101 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004102 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004103 else {
4104 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004105 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004106 }
Avi Kivity69c73022011-03-07 15:26:44 +02004107}
4108
Avi Kivity653e3102007-05-07 10:55:37 +03004109static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004110{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111 u32 ar;
4112
Avi Kivityf0495f92012-06-07 17:06:10 +03004113 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004114 ar = 1 << 16;
4115 else {
4116 ar = var->type & 15;
4117 ar |= (var->s & 1) << 4;
4118 ar |= (var->dpl & 3) << 5;
4119 ar |= (var->present & 1) << 7;
4120 ar |= (var->avl & 1) << 12;
4121 ar |= (var->l & 1) << 13;
4122 ar |= (var->db & 1) << 14;
4123 ar |= (var->g & 1) << 15;
4124 }
Avi Kivity653e3102007-05-07 10:55:37 +03004125
4126 return ar;
4127}
4128
4129static void vmx_set_segment(struct kvm_vcpu *vcpu,
4130 struct kvm_segment *var, int seg)
4131{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004132 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004133 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004134
Avi Kivity2fb92db2011-04-27 19:42:18 +03004135 vmx_segment_cache_clear(vmx);
4136
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004137 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4138 vmx->rmode.segs[seg] = *var;
4139 if (seg == VCPU_SREG_TR)
4140 vmcs_write16(sf->selector, var->selector);
4141 else if (var->s)
4142 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004143 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004144 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004145
Avi Kivity653e3102007-05-07 10:55:37 +03004146 vmcs_writel(sf->base, var->base);
4147 vmcs_write32(sf->limit, var->limit);
4148 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004149
4150 /*
4151 * Fix the "Accessed" bit in AR field of segment registers for older
4152 * qemu binaries.
4153 * IA32 arch specifies that at the time of processor reset the
4154 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004155 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004156 * state vmexit when "unrestricted guest" mode is turned on.
4157 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4158 * tree. Newer qemu binaries with that qemu fix would not need this
4159 * kvm hack.
4160 */
4161 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004162 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004163
Gleb Natapovf924d662012-12-12 19:10:55 +02004164 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004165
4166out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004167 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004168}
4169
Avi Kivity6aa8b732006-12-10 02:21:36 -08004170static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4171{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004172 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004173
4174 *db = (ar >> 14) & 1;
4175 *l = (ar >> 13) & 1;
4176}
4177
Gleb Natapov89a27f42010-02-16 10:51:48 +02004178static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004180 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4181 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182}
4183
Gleb Natapov89a27f42010-02-16 10:51:48 +02004184static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004186 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4187 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188}
4189
Gleb Natapov89a27f42010-02-16 10:51:48 +02004190static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004192 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4193 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194}
4195
Gleb Natapov89a27f42010-02-16 10:51:48 +02004196static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004198 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4199 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004200}
4201
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004202static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4203{
4204 struct kvm_segment var;
4205 u32 ar;
4206
4207 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004208 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004209 if (seg == VCPU_SREG_CS)
4210 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004211 ar = vmx_segment_access_rights(&var);
4212
4213 if (var.base != (var.selector << 4))
4214 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004215 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004216 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004217 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004218 return false;
4219
4220 return true;
4221}
4222
4223static bool code_segment_valid(struct kvm_vcpu *vcpu)
4224{
4225 struct kvm_segment cs;
4226 unsigned int cs_rpl;
4227
4228 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004229 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004230
Avi Kivity1872a3f2009-01-04 23:26:52 +02004231 if (cs.unusable)
4232 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004233 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004234 return false;
4235 if (!cs.s)
4236 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004237 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004238 if (cs.dpl > cs_rpl)
4239 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004240 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004241 if (cs.dpl != cs_rpl)
4242 return false;
4243 }
4244 if (!cs.present)
4245 return false;
4246
4247 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4248 return true;
4249}
4250
4251static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4252{
4253 struct kvm_segment ss;
4254 unsigned int ss_rpl;
4255
4256 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004257 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004258
Avi Kivity1872a3f2009-01-04 23:26:52 +02004259 if (ss.unusable)
4260 return true;
4261 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004262 return false;
4263 if (!ss.s)
4264 return false;
4265 if (ss.dpl != ss_rpl) /* DPL != RPL */
4266 return false;
4267 if (!ss.present)
4268 return false;
4269
4270 return true;
4271}
4272
4273static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4274{
4275 struct kvm_segment var;
4276 unsigned int rpl;
4277
4278 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004279 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004280
Avi Kivity1872a3f2009-01-04 23:26:52 +02004281 if (var.unusable)
4282 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004283 if (!var.s)
4284 return false;
4285 if (!var.present)
4286 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004287 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004288 if (var.dpl < rpl) /* DPL < RPL */
4289 return false;
4290 }
4291
4292 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4293 * rights flags
4294 */
4295 return true;
4296}
4297
4298static bool tr_valid(struct kvm_vcpu *vcpu)
4299{
4300 struct kvm_segment tr;
4301
4302 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4303
Avi Kivity1872a3f2009-01-04 23:26:52 +02004304 if (tr.unusable)
4305 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004306 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004307 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004308 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004309 return false;
4310 if (!tr.present)
4311 return false;
4312
4313 return true;
4314}
4315
4316static bool ldtr_valid(struct kvm_vcpu *vcpu)
4317{
4318 struct kvm_segment ldtr;
4319
4320 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4321
Avi Kivity1872a3f2009-01-04 23:26:52 +02004322 if (ldtr.unusable)
4323 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004324 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004325 return false;
4326 if (ldtr.type != 2)
4327 return false;
4328 if (!ldtr.present)
4329 return false;
4330
4331 return true;
4332}
4333
4334static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4335{
4336 struct kvm_segment cs, ss;
4337
4338 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4339 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4340
Nadav Amitb32a9912015-03-29 16:33:04 +03004341 return ((cs.selector & SEGMENT_RPL_MASK) ==
4342 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004343}
4344
4345/*
4346 * Check if guest state is valid. Returns true if valid, false if
4347 * not.
4348 * We assume that registers are always usable
4349 */
4350static bool guest_state_valid(struct kvm_vcpu *vcpu)
4351{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004352 if (enable_unrestricted_guest)
4353 return true;
4354
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004355 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004356 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004357 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4358 return false;
4359 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4360 return false;
4361 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4362 return false;
4363 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4364 return false;
4365 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4366 return false;
4367 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4368 return false;
4369 } else {
4370 /* protected mode guest state checks */
4371 if (!cs_ss_rpl_check(vcpu))
4372 return false;
4373 if (!code_segment_valid(vcpu))
4374 return false;
4375 if (!stack_segment_valid(vcpu))
4376 return false;
4377 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4378 return false;
4379 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4380 return false;
4381 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4382 return false;
4383 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4384 return false;
4385 if (!tr_valid(vcpu))
4386 return false;
4387 if (!ldtr_valid(vcpu))
4388 return false;
4389 }
4390 /* TODO:
4391 * - Add checks on RIP
4392 * - Add checks on RFLAGS
4393 */
4394
4395 return true;
4396}
4397
Mike Dayd77c26f2007-10-08 09:02:08 -04004398static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004400 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004401 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004402 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004404 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004405 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004406 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4407 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004408 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004409 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004410 r = kvm_write_guest_page(kvm, fn++, &data,
4411 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004412 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004413 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004414 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4415 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004416 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004417 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4418 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004419 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004420 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004421 r = kvm_write_guest_page(kvm, fn, &data,
4422 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4423 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004424out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004425 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004426 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427}
4428
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004429static int init_rmode_identity_map(struct kvm *kvm)
4430{
Tang Chenf51770e2014-09-16 18:41:59 +08004431 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004432 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004433 u32 tmp;
4434
Avi Kivity089d0342009-03-23 18:26:32 +02004435 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004436 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004437
4438 /* Protect kvm->arch.ept_identity_pagetable_done. */
4439 mutex_lock(&kvm->slots_lock);
4440
Tang Chenf51770e2014-09-16 18:41:59 +08004441 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004442 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004443
Sheng Yangb927a3c2009-07-21 10:42:48 +08004444 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004445
4446 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004447 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004448 goto out2;
4449
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004450 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004451 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4452 if (r < 0)
4453 goto out;
4454 /* Set up identity-mapping pagetable for EPT in real mode */
4455 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4456 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4457 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4458 r = kvm_write_guest_page(kvm, identity_map_pfn,
4459 &tmp, i * sizeof(tmp), sizeof(tmp));
4460 if (r < 0)
4461 goto out;
4462 }
4463 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004464
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004465out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004466 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004467
4468out2:
4469 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004470 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004471}
4472
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473static void seg_setup(int seg)
4474{
Mathias Krause772e0312012-08-30 01:30:19 +02004475 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004476 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004477
4478 vmcs_write16(sf->selector, 0);
4479 vmcs_writel(sf->base, 0);
4480 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004481 ar = 0x93;
4482 if (seg == VCPU_SREG_CS)
4483 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004484
4485 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004486}
4487
Sheng Yangf78e0e22007-10-29 09:40:42 +08004488static int alloc_apic_access_page(struct kvm *kvm)
4489{
Xiao Guangrong44841412012-09-07 14:14:20 +08004490 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004491 int r = 0;
4492
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004493 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004494 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004495 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004496 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4497 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004498 if (r)
4499 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004500
Tang Chen73a6d942014-09-11 13:38:00 +08004501 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004502 if (is_error_page(page)) {
4503 r = -EFAULT;
4504 goto out;
4505 }
4506
Tang Chenc24ae0d2014-09-24 15:57:58 +08004507 /*
4508 * Do not pin the page in memory, so that memory hot-unplug
4509 * is able to migrate it.
4510 */
4511 put_page(page);
4512 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004513out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004514 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004515 return r;
4516}
4517
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004518static int alloc_identity_pagetable(struct kvm *kvm)
4519{
Tang Chena255d472014-09-16 18:41:58 +08004520 /* Called with kvm->slots_lock held. */
4521
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004522 int r = 0;
4523
Tang Chena255d472014-09-16 18:41:58 +08004524 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4525
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004526 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4527 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004528
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004529 return r;
4530}
4531
Wanpeng Li991e7a02015-09-16 17:30:05 +08004532static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004533{
4534 int vpid;
4535
Avi Kivity919818a2009-03-23 18:01:29 +02004536 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004538 spin_lock(&vmx_vpid_lock);
4539 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004540 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004541 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004542 else
4543 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004544 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004545 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004546}
4547
Wanpeng Li991e7a02015-09-16 17:30:05 +08004548static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004549{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004550 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004551 return;
4552 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004553 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004554 spin_unlock(&vmx_vpid_lock);
4555}
4556
Yang Zhang8d146952013-01-25 10:18:50 +08004557#define MSR_TYPE_R 1
4558#define MSR_TYPE_W 2
4559static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4560 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004561{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004562 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004563
4564 if (!cpu_has_vmx_msr_bitmap())
4565 return;
4566
4567 /*
4568 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4569 * have the write-low and read-high bitmap offsets the wrong way round.
4570 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4571 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004572 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004573 if (type & MSR_TYPE_R)
4574 /* read-low */
4575 __clear_bit(msr, msr_bitmap + 0x000 / f);
4576
4577 if (type & MSR_TYPE_W)
4578 /* write-low */
4579 __clear_bit(msr, msr_bitmap + 0x800 / f);
4580
Sheng Yang25c5f222008-03-28 13:18:56 +08004581 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4582 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004583 if (type & MSR_TYPE_R)
4584 /* read-high */
4585 __clear_bit(msr, msr_bitmap + 0x400 / f);
4586
4587 if (type & MSR_TYPE_W)
4588 /* write-high */
4589 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4590
4591 }
4592}
4593
Wincy Vanf2b93282015-02-03 23:56:03 +08004594/*
4595 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4596 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4597 */
4598static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4599 unsigned long *msr_bitmap_nested,
4600 u32 msr, int type)
4601{
4602 int f = sizeof(unsigned long);
4603
4604 if (!cpu_has_vmx_msr_bitmap()) {
4605 WARN_ON(1);
4606 return;
4607 }
4608
4609 /*
4610 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4611 * have the write-low and read-high bitmap offsets the wrong way round.
4612 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4613 */
4614 if (msr <= 0x1fff) {
4615 if (type & MSR_TYPE_R &&
4616 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4617 /* read-low */
4618 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4619
4620 if (type & MSR_TYPE_W &&
4621 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4622 /* write-low */
4623 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4624
4625 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4626 msr &= 0x1fff;
4627 if (type & MSR_TYPE_R &&
4628 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4629 /* read-high */
4630 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4631
4632 if (type & MSR_TYPE_W &&
4633 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4634 /* write-high */
4635 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4636
4637 }
4638}
4639
Avi Kivity58972972009-02-24 22:26:47 +02004640static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4641{
4642 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004643 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4644 msr, MSR_TYPE_R | MSR_TYPE_W);
4645 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4646 msr, MSR_TYPE_R | MSR_TYPE_W);
4647}
4648
Radim Krčmář2e69f862016-09-29 22:41:32 +02004649static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004650{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004651 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004652 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004653 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004654 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004655 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004656 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004657 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004658 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004659 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004660 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004661 }
Avi Kivity58972972009-02-24 22:26:47 +02004662}
4663
Andrey Smetanind62caab2015-11-10 15:36:33 +03004664static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004665{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004666 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004667}
4668
Wincy Van705699a2015-02-03 23:58:17 +08004669static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4670{
4671 struct vcpu_vmx *vmx = to_vmx(vcpu);
4672 int max_irr;
4673 void *vapic_page;
4674 u16 status;
4675
4676 if (vmx->nested.pi_desc &&
4677 vmx->nested.pi_pending) {
4678 vmx->nested.pi_pending = false;
4679 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4680 return 0;
4681
4682 max_irr = find_last_bit(
4683 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4684
4685 if (max_irr == 256)
4686 return 0;
4687
4688 vapic_page = kmap(vmx->nested.virtual_apic_page);
4689 if (!vapic_page) {
4690 WARN_ON(1);
4691 return -ENOMEM;
4692 }
4693 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4694 kunmap(vmx->nested.virtual_apic_page);
4695
4696 status = vmcs_read16(GUEST_INTR_STATUS);
4697 if ((u8)max_irr > ((u8)status & 0xff)) {
4698 status &= ~0xff;
4699 status |= (u8)max_irr;
4700 vmcs_write16(GUEST_INTR_STATUS, status);
4701 }
4702 }
4703 return 0;
4704}
4705
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004706static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4707{
4708#ifdef CONFIG_SMP
4709 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004710 struct vcpu_vmx *vmx = to_vmx(vcpu);
4711
4712 /*
4713 * Currently, we don't support urgent interrupt,
4714 * all interrupts are recognized as non-urgent
4715 * interrupt, so we cannot post interrupts when
4716 * 'SN' is set.
4717 *
4718 * If the vcpu is in guest mode, it means it is
4719 * running instead of being scheduled out and
4720 * waiting in the run queue, and that's the only
4721 * case when 'SN' is set currently, warning if
4722 * 'SN' is set.
4723 */
4724 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4725
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004726 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4727 POSTED_INTR_VECTOR);
4728 return true;
4729 }
4730#endif
4731 return false;
4732}
4733
Wincy Van705699a2015-02-03 23:58:17 +08004734static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4735 int vector)
4736{
4737 struct vcpu_vmx *vmx = to_vmx(vcpu);
4738
4739 if (is_guest_mode(vcpu) &&
4740 vector == vmx->nested.posted_intr_nv) {
4741 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004742 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004743 /*
4744 * If a posted intr is not recognized by hardware,
4745 * we will accomplish it in the next vmentry.
4746 */
4747 vmx->nested.pi_pending = true;
4748 kvm_make_request(KVM_REQ_EVENT, vcpu);
4749 return 0;
4750 }
4751 return -1;
4752}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004753/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004754 * Send interrupt to vcpu via posted interrupt way.
4755 * 1. If target vcpu is running(non-root mode), send posted interrupt
4756 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4757 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4758 * interrupt from PIR in next vmentry.
4759 */
4760static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4761{
4762 struct vcpu_vmx *vmx = to_vmx(vcpu);
4763 int r;
4764
Wincy Van705699a2015-02-03 23:58:17 +08004765 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4766 if (!r)
4767 return;
4768
Yang Zhanga20ed542013-04-11 19:25:15 +08004769 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4770 return;
4771
4772 r = pi_test_and_set_on(&vmx->pi_desc);
4773 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004774 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004775 kvm_vcpu_kick(vcpu);
4776}
4777
4778static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4779{
4780 struct vcpu_vmx *vmx = to_vmx(vcpu);
4781
4782 if (!pi_test_and_clear_on(&vmx->pi_desc))
4783 return;
4784
4785 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4786}
4787
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004789 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4790 * will not change in the lifetime of the guest.
4791 * Note that host-state that does change is set elsewhere. E.g., host-state
4792 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4793 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004794static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004795{
4796 u32 low32, high32;
4797 unsigned long tmpl;
4798 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004799 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004800
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004801 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004802 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4803
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004804 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004805 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004806 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4807 vmx->host_state.vmcs_host_cr4 = cr4;
4808
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004809 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004810#ifdef CONFIG_X86_64
4811 /*
4812 * Load null selectors, so we can avoid reloading them in
4813 * __vmx_load_host_state(), in case userspace uses the null selectors
4814 * too (the expected case).
4815 */
4816 vmcs_write16(HOST_DS_SELECTOR, 0);
4817 vmcs_write16(HOST_ES_SELECTOR, 0);
4818#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004819 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4820 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004821#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004822 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4823 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4824
4825 native_store_idt(&dt);
4826 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004827 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004828
Avi Kivity83287ea422012-09-16 15:10:57 +03004829 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004830
4831 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4832 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4833 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4834 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4835
4836 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4837 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4838 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4839 }
4840}
4841
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004842static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4843{
4844 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4845 if (enable_ept)
4846 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004847 if (is_guest_mode(&vmx->vcpu))
4848 vmx->vcpu.arch.cr4_guest_owned_bits &=
4849 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004850 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4851}
4852
Yang Zhang01e439b2013-04-11 19:25:12 +08004853static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4854{
4855 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4856
Andrey Smetanind62caab2015-11-10 15:36:33 +03004857 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004858 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004859 /* Enable the preemption timer dynamically */
4860 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004861 return pin_based_exec_ctrl;
4862}
4863
Andrey Smetanind62caab2015-11-10 15:36:33 +03004864static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4865{
4866 struct vcpu_vmx *vmx = to_vmx(vcpu);
4867
4868 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004869 if (cpu_has_secondary_exec_ctrls()) {
4870 if (kvm_vcpu_apicv_active(vcpu))
4871 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4872 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4873 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4874 else
4875 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4876 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4877 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4878 }
4879
4880 if (cpu_has_vmx_msr_bitmap())
4881 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004882}
4883
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004884static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4885{
4886 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004887
4888 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4889 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4890
Paolo Bonzini35754c92015-07-29 12:05:37 +02004891 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004892 exec_control &= ~CPU_BASED_TPR_SHADOW;
4893#ifdef CONFIG_X86_64
4894 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4895 CPU_BASED_CR8_LOAD_EXITING;
4896#endif
4897 }
4898 if (!enable_ept)
4899 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4900 CPU_BASED_CR3_LOAD_EXITING |
4901 CPU_BASED_INVLPG_EXITING;
4902 return exec_control;
4903}
4904
4905static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4906{
4907 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004908 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004909 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4910 if (vmx->vpid == 0)
4911 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4912 if (!enable_ept) {
4913 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4914 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004915 /* Enable INVPCID for non-ept guests may cause performance regression. */
4916 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004917 }
4918 if (!enable_unrestricted_guest)
4919 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4920 if (!ple_gap)
4921 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004922 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004923 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4924 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004925 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004926 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4927 (handle_vmptrld).
4928 We can NOT enable shadow_vmcs here because we don't have yet
4929 a current VMCS12
4930 */
4931 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004932
4933 if (!enable_pml)
4934 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004935
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004936 return exec_control;
4937}
4938
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004939static void ept_set_mmio_spte_mask(void)
4940{
4941 /*
4942 * EPT Misconfigurations can be generated if the value of bits 2:0
4943 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004944 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004945 * spte.
4946 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004947 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004948}
4949
Wanpeng Lif53cd632014-12-02 19:14:58 +08004950#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004951/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952 * Sets up the vmcs for emulated real mode.
4953 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004954static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004955{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004956#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004958#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960
Avi Kivity6aa8b732006-12-10 02:21:36 -08004961 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004962 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4963 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004964
Abel Gordon4607c2d2013-04-18 14:35:55 +03004965 if (enable_shadow_vmcs) {
4966 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4967 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4968 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004969 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004970 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004971
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4973
Avi Kivity6aa8b732006-12-10 02:21:36 -08004974 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004975 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004976 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004977
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004978 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979
Dan Williamsdfa169b2016-06-02 11:17:24 -07004980 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004981 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4982 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07004983 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004984
Andrey Smetanind62caab2015-11-10 15:36:33 +03004985 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004986 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4987 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4988 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4989 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4990
4991 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004992
Li RongQing0bcf2612015-12-03 13:29:34 +08004993 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004994 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004995 }
4996
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004997 if (ple_gap) {
4998 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004999 vmx->ple_window = ple_window;
5000 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005001 }
5002
Xiao Guangrongc3707952011-07-12 03:28:04 +08005003 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5004 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5006
Avi Kivity9581d442010-10-19 16:46:55 +02005007 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5008 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005009 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005010#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005011 rdmsrl(MSR_FS_BASE, a);
5012 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5013 rdmsrl(MSR_GS_BASE, a);
5014 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5015#else
5016 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5017 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5018#endif
5019
Eddie Dong2cc51562007-05-21 07:28:09 +03005020 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5021 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005022 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005023 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005024 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
Radim Krčmář74545702015-04-27 15:11:25 +02005026 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5027 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005028
Paolo Bonzini03916db2014-07-24 14:21:57 +02005029 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005030 u32 index = vmx_msr_index[i];
5031 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005032 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033
5034 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5035 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005036 if (wrmsr_safe(index, data_low, data_high) < 0)
5037 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005038 vmx->guest_msrs[j].index = i;
5039 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005040 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005041 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005043
Gleb Natapov2961e8762013-11-25 15:37:13 +02005044
5045 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005046
5047 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005048 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005049
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005050 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005051 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005052
Wanpeng Lif53cd632014-12-02 19:14:58 +08005053 if (vmx_xsaves_supported())
5054 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5055
Peter Feiner4e595162016-07-07 14:49:58 -07005056 if (enable_pml) {
5057 ASSERT(vmx->pml_pg);
5058 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5059 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5060 }
5061
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005062 return 0;
5063}
5064
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005065static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005066{
5067 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005068 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005069 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005070
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005071 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005072
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005073 vmx->soft_vnmi_blocked = 0;
5074
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005075 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005076 kvm_set_cr8(vcpu, 0);
5077
5078 if (!init_event) {
5079 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5080 MSR_IA32_APICBASE_ENABLE;
5081 if (kvm_vcpu_is_reset_bsp(vcpu))
5082 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5083 apic_base_msr.host_initiated = true;
5084 kvm_set_apic_base(vcpu, &apic_base_msr);
5085 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005086
Avi Kivity2fb92db2011-04-27 19:42:18 +03005087 vmx_segment_cache_clear(vmx);
5088
Avi Kivity5706be02008-08-20 15:07:31 +03005089 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005090 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005091 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005092
5093 seg_setup(VCPU_SREG_DS);
5094 seg_setup(VCPU_SREG_ES);
5095 seg_setup(VCPU_SREG_FS);
5096 seg_setup(VCPU_SREG_GS);
5097 seg_setup(VCPU_SREG_SS);
5098
5099 vmcs_write16(GUEST_TR_SELECTOR, 0);
5100 vmcs_writel(GUEST_TR_BASE, 0);
5101 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5102 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5103
5104 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5105 vmcs_writel(GUEST_LDTR_BASE, 0);
5106 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5107 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5108
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005109 if (!init_event) {
5110 vmcs_write32(GUEST_SYSENTER_CS, 0);
5111 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5112 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5113 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5114 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005115
5116 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005117 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005118
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005119 vmcs_writel(GUEST_GDTR_BASE, 0);
5120 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5121
5122 vmcs_writel(GUEST_IDTR_BASE, 0);
5123 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5124
Anthony Liguori443381a2010-12-06 10:53:38 -06005125 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005126 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005127 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005128
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005129 setup_msrs(vmx);
5130
Avi Kivity6aa8b732006-12-10 02:21:36 -08005131 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5132
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005133 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005134 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005135 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005136 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005137 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005138 vmcs_write32(TPR_THRESHOLD, 0);
5139 }
5140
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005141 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005142
Andrey Smetanind62caab2015-11-10 15:36:33 +03005143 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005144 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5145
Sheng Yang2384d2b2008-01-17 15:14:33 +08005146 if (vmx->vpid != 0)
5147 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5148
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005149 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005150 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005151 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005152 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005153 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005154 vmx_fpu_activate(vcpu);
5155 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005157 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005158}
5159
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005160/*
5161 * In nested virtualization, check if L1 asked to exit on external interrupts.
5162 * For most existing hypervisors, this will always return true.
5163 */
5164static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5165{
5166 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5167 PIN_BASED_EXT_INTR_MASK;
5168}
5169
Bandan Das77b0f5d2014-04-19 18:17:45 -04005170/*
5171 * In nested virtualization, check if L1 has set
5172 * VM_EXIT_ACK_INTR_ON_EXIT
5173 */
5174static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5175{
5176 return get_vmcs12(vcpu)->vm_exit_controls &
5177 VM_EXIT_ACK_INTR_ON_EXIT;
5178}
5179
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005180static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5181{
5182 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5183 PIN_BASED_NMI_EXITING;
5184}
5185
Jan Kiszkac9a79532014-03-07 20:03:15 +01005186static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005187{
5188 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005189
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005190 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5191 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5192 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5193}
5194
Jan Kiszkac9a79532014-03-07 20:03:15 +01005195static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005196{
5197 u32 cpu_based_vm_exec_control;
5198
Jan Kiszkac9a79532014-03-07 20:03:15 +01005199 if (!cpu_has_virtual_nmis() ||
5200 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5201 enable_irq_window(vcpu);
5202 return;
5203 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005204
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005205 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5206 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5207 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5208}
5209
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005210static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005211{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005212 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005213 uint32_t intr;
5214 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005215
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005216 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005217
Avi Kivityfa89a812008-09-01 15:57:51 +03005218 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005219 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005220 int inc_eip = 0;
5221 if (vcpu->arch.interrupt.soft)
5222 inc_eip = vcpu->arch.event_exit_inst_len;
5223 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005224 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005225 return;
5226 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005227 intr = irq | INTR_INFO_VALID_MASK;
5228 if (vcpu->arch.interrupt.soft) {
5229 intr |= INTR_TYPE_SOFT_INTR;
5230 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5231 vmx->vcpu.arch.event_exit_inst_len);
5232 } else
5233 intr |= INTR_TYPE_EXT_INTR;
5234 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005235}
5236
Sheng Yangf08864b2008-05-15 18:23:25 +08005237static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5238{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005239 struct vcpu_vmx *vmx = to_vmx(vcpu);
5240
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005241 if (!is_guest_mode(vcpu)) {
5242 if (!cpu_has_virtual_nmis()) {
5243 /*
5244 * Tracking the NMI-blocked state in software is built upon
5245 * finding the next open IRQ window. This, in turn, depends on
5246 * well-behaving guests: They have to keep IRQs disabled at
5247 * least as long as the NMI handler runs. Otherwise we may
5248 * cause NMI nesting, maybe breaking the guest. But as this is
5249 * highly unlikely, we can live with the residual risk.
5250 */
5251 vmx->soft_vnmi_blocked = 1;
5252 vmx->vnmi_blocked_time = 0;
5253 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005254
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005255 ++vcpu->stat.nmi_injections;
5256 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005257 }
5258
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005259 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005260 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005261 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005262 return;
5263 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005264
Sheng Yangf08864b2008-05-15 18:23:25 +08005265 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5266 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005267}
5268
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005269static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5270{
5271 if (!cpu_has_virtual_nmis())
5272 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005273 if (to_vmx(vcpu)->nmi_known_unmasked)
5274 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005275 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005276}
5277
5278static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5279{
5280 struct vcpu_vmx *vmx = to_vmx(vcpu);
5281
5282 if (!cpu_has_virtual_nmis()) {
5283 if (vmx->soft_vnmi_blocked != masked) {
5284 vmx->soft_vnmi_blocked = masked;
5285 vmx->vnmi_blocked_time = 0;
5286 }
5287 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005288 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005289 if (masked)
5290 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5291 GUEST_INTR_STATE_NMI);
5292 else
5293 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5294 GUEST_INTR_STATE_NMI);
5295 }
5296}
5297
Jan Kiszka2505dc92013-04-14 12:12:47 +02005298static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5299{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005300 if (to_vmx(vcpu)->nested.nested_run_pending)
5301 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005302
Jan Kiszka2505dc92013-04-14 12:12:47 +02005303 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5304 return 0;
5305
5306 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5307 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5308 | GUEST_INTR_STATE_NMI));
5309}
5310
Gleb Natapov78646122009-03-23 12:12:11 +02005311static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5312{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005313 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5314 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005315 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5316 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005317}
5318
Izik Eiduscbc94022007-10-25 00:29:55 +02005319static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5320{
5321 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005322
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005323 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5324 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005325 if (ret)
5326 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005327 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005328 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005329}
5330
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005331static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005332{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005333 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005334 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005335 /*
5336 * Update instruction length as we may reinject the exception
5337 * from user space while in guest debugging mode.
5338 */
5339 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5340 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005341 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005342 return false;
5343 /* fall through */
5344 case DB_VECTOR:
5345 if (vcpu->guest_debug &
5346 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5347 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005348 /* fall through */
5349 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005350 case OF_VECTOR:
5351 case BR_VECTOR:
5352 case UD_VECTOR:
5353 case DF_VECTOR:
5354 case SS_VECTOR:
5355 case GP_VECTOR:
5356 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005357 return true;
5358 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005359 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005360 return false;
5361}
5362
5363static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5364 int vec, u32 err_code)
5365{
5366 /*
5367 * Instruction with address size override prefix opcode 0x67
5368 * Cause the #SS fault with 0 error code in VM86 mode.
5369 */
5370 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5371 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5372 if (vcpu->arch.halt_request) {
5373 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005374 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005375 }
5376 return 1;
5377 }
5378 return 0;
5379 }
5380
5381 /*
5382 * Forward all other exceptions that are valid in real mode.
5383 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5384 * the required debugging infrastructure rework.
5385 */
5386 kvm_queue_exception(vcpu, vec);
5387 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005388}
5389
Andi Kleena0861c02009-06-08 17:37:09 +08005390/*
5391 * Trigger machine check on the host. We assume all the MSRs are already set up
5392 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5393 * We pass a fake environment to the machine check handler because we want
5394 * the guest to be always treated like user space, no matter what context
5395 * it used internally.
5396 */
5397static void kvm_machine_check(void)
5398{
5399#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5400 struct pt_regs regs = {
5401 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5402 .flags = X86_EFLAGS_IF,
5403 };
5404
5405 do_machine_check(&regs, 0);
5406#endif
5407}
5408
Avi Kivity851ba692009-08-24 11:10:17 +03005409static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005410{
5411 /* already handled by vcpu_run */
5412 return 1;
5413}
5414
Avi Kivity851ba692009-08-24 11:10:17 +03005415static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005416{
Avi Kivity1155f762007-11-22 11:30:47 +02005417 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005418 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005419 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005420 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005421 u32 vect_info;
5422 enum emulation_result er;
5423
Avi Kivity1155f762007-11-22 11:30:47 +02005424 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005425 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005426
Andi Kleena0861c02009-06-08 17:37:09 +08005427 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005428 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005429
Jan Kiszkae4a41882008-09-26 09:30:46 +02005430 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005431 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005432
5433 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005434 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005435 return 1;
5436 }
5437
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005438 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005439 if (is_guest_mode(vcpu)) {
5440 kvm_queue_exception(vcpu, UD_VECTOR);
5441 return 1;
5442 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005443 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005444 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005445 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005446 return 1;
5447 }
5448
Avi Kivity6aa8b732006-12-10 02:21:36 -08005449 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005450 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005452
5453 /*
5454 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5455 * MMIO, it is better to report an internal error.
5456 * See the comments in vmx_handle_exit.
5457 */
5458 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5459 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5460 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5461 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005462 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005463 vcpu->run->internal.data[0] = vect_info;
5464 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005465 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005466 return 0;
5467 }
5468
Avi Kivity6aa8b732006-12-10 02:21:36 -08005469 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005470 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005471 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005472 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005473 trace_kvm_page_fault(cr2, error_code);
5474
Gleb Natapov3298b752009-05-11 13:35:46 +03005475 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005476 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005477 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005478 }
5479
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005480 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005481
5482 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5483 return handle_rmode_exception(vcpu, ex_no, error_code);
5484
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005485 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005486 case AC_VECTOR:
5487 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5488 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005489 case DB_VECTOR:
5490 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5491 if (!(vcpu->guest_debug &
5492 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005493 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005494 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005495 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5496 skip_emulated_instruction(vcpu);
5497
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005498 kvm_queue_exception(vcpu, DB_VECTOR);
5499 return 1;
5500 }
5501 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5502 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5503 /* fall through */
5504 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005505 /*
5506 * Update instruction length as we may reinject #BP from
5507 * user space while in guest debugging mode. Reading it for
5508 * #DB as well causes no harm, it is not used in that case.
5509 */
5510 vmx->vcpu.arch.event_exit_inst_len =
5511 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005513 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005514 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5515 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005516 break;
5517 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005518 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5519 kvm_run->ex.exception = ex_no;
5520 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005521 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005522 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005523 return 0;
5524}
5525
Avi Kivity851ba692009-08-24 11:10:17 +03005526static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005527{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005528 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005529 return 1;
5530}
5531
Avi Kivity851ba692009-08-24 11:10:17 +03005532static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005533{
Avi Kivity851ba692009-08-24 11:10:17 +03005534 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005535 return 0;
5536}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005537
Avi Kivity851ba692009-08-24 11:10:17 +03005538static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539{
He, Qingbfdaab02007-09-12 14:18:28 +08005540 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005541 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005542 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005543
He, Qingbfdaab02007-09-12 14:18:28 +08005544 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005545 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005546 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005547
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005548 ++vcpu->stat.io_exits;
5549
5550 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005551 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005552
5553 port = exit_qualification >> 16;
5554 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005555 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005556
5557 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005558}
5559
Ingo Molnar102d8322007-02-19 14:37:47 +02005560static void
5561vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5562{
5563 /*
5564 * Patch in the VMCALL instruction:
5565 */
5566 hypercall[0] = 0x0f;
5567 hypercall[1] = 0x01;
5568 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005569}
5570
Wincy Vanb9c237b2015-02-03 23:56:30 +08005571static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005572{
5573 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005574 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005575
Wincy Vanb9c237b2015-02-03 23:56:30 +08005576 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005577 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5578 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5579 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5580 return (val & always_on) == always_on;
5581}
5582
Guo Chao0fa06072012-06-28 15:16:19 +08005583/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005584static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5585{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005586 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005587 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5588 unsigned long orig_val = val;
5589
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005590 /*
5591 * We get here when L2 changed cr0 in a way that did not change
5592 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005593 * but did change L0 shadowed bits. So we first calculate the
5594 * effective cr0 value that L1 would like to write into the
5595 * hardware. It consists of the L2-owned bits from the new
5596 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005597 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005598 val = (val & ~vmcs12->cr0_guest_host_mask) |
5599 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5600
Wincy Vanb9c237b2015-02-03 23:56:30 +08005601 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005602 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005603
5604 if (kvm_set_cr0(vcpu, val))
5605 return 1;
5606 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005607 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005608 } else {
5609 if (to_vmx(vcpu)->nested.vmxon &&
5610 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5611 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005612 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005613 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005614}
5615
5616static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5617{
5618 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005619 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5620 unsigned long orig_val = val;
5621
5622 /* analogously to handle_set_cr0 */
5623 val = (val & ~vmcs12->cr4_guest_host_mask) |
5624 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5625 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005626 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005627 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005628 return 0;
5629 } else
5630 return kvm_set_cr4(vcpu, val);
5631}
5632
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005633/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005634static void handle_clts(struct kvm_vcpu *vcpu)
5635{
5636 if (is_guest_mode(vcpu)) {
5637 /*
5638 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5639 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5640 * just pretend it's off (also in arch.cr0 for fpu_activate).
5641 */
5642 vmcs_writel(CR0_READ_SHADOW,
5643 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5644 vcpu->arch.cr0 &= ~X86_CR0_TS;
5645 } else
5646 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5647}
5648
Avi Kivity851ba692009-08-24 11:10:17 +03005649static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005650{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005651 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005652 int cr;
5653 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005654 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005655
He, Qingbfdaab02007-09-12 14:18:28 +08005656 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005657 cr = exit_qualification & 15;
5658 reg = (exit_qualification >> 8) & 15;
5659 switch ((exit_qualification >> 4) & 3) {
5660 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005661 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005662 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005663 switch (cr) {
5664 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005665 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005666 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005667 return 1;
5668 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005669 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005670 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005671 return 1;
5672 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005673 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005674 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005675 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005676 case 8: {
5677 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005678 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005679 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005680 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005681 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005682 return 1;
5683 if (cr8_prev <= cr8)
5684 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005685 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005686 return 0;
5687 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005688 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005689 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005690 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005691 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005692 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005693 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005694 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005695 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005696 case 1: /*mov from cr*/
5697 switch (cr) {
5698 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005699 val = kvm_read_cr3(vcpu);
5700 kvm_register_write(vcpu, reg, val);
5701 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005702 skip_emulated_instruction(vcpu);
5703 return 1;
5704 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005705 val = kvm_get_cr8(vcpu);
5706 kvm_register_write(vcpu, reg, val);
5707 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005708 skip_emulated_instruction(vcpu);
5709 return 1;
5710 }
5711 break;
5712 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005713 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005714 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005715 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005716
5717 skip_emulated_instruction(vcpu);
5718 return 1;
5719 default:
5720 break;
5721 }
Avi Kivity851ba692009-08-24 11:10:17 +03005722 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005723 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005724 (int)(exit_qualification >> 4) & 3, cr);
5725 return 0;
5726}
5727
Avi Kivity851ba692009-08-24 11:10:17 +03005728static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005729{
He, Qingbfdaab02007-09-12 14:18:28 +08005730 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005731 int dr, dr7, reg;
5732
5733 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5734 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5735
5736 /* First, if DR does not exist, trigger UD */
5737 if (!kvm_require_dr(vcpu, dr))
5738 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739
Jan Kiszkaf2483412010-01-20 18:20:20 +01005740 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005741 if (!kvm_require_cpl(vcpu, 0))
5742 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005743 dr7 = vmcs_readl(GUEST_DR7);
5744 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005745 /*
5746 * As the vm-exit takes precedence over the debug trap, we
5747 * need to emulate the latter, either for the host or the
5748 * guest debugging itself.
5749 */
5750 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005751 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005752 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005753 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005754 vcpu->run->debug.arch.exception = DB_VECTOR;
5755 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005756 return 0;
5757 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005758 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005759 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005760 kvm_queue_exception(vcpu, DB_VECTOR);
5761 return 1;
5762 }
5763 }
5764
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005765 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005766 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5767 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005768
5769 /*
5770 * No more DR vmexits; force a reload of the debug registers
5771 * and reenter on this instruction. The next vmexit will
5772 * retrieve the full state of the debug registers.
5773 */
5774 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5775 return 1;
5776 }
5777
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005778 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5779 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005780 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005781
5782 if (kvm_get_dr(vcpu, dr, &val))
5783 return 1;
5784 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005785 } else
Nadav Amit57773922014-06-18 17:19:23 +03005786 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005787 return 1;
5788
Avi Kivity6aa8b732006-12-10 02:21:36 -08005789 skip_emulated_instruction(vcpu);
5790 return 1;
5791}
5792
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005793static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5794{
5795 return vcpu->arch.dr6;
5796}
5797
5798static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5799{
5800}
5801
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005802static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5803{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005804 get_debugreg(vcpu->arch.db[0], 0);
5805 get_debugreg(vcpu->arch.db[1], 1);
5806 get_debugreg(vcpu->arch.db[2], 2);
5807 get_debugreg(vcpu->arch.db[3], 3);
5808 get_debugreg(vcpu->arch.dr6, 6);
5809 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5810
5811 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005812 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005813}
5814
Gleb Natapov020df072010-04-13 10:05:23 +03005815static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5816{
5817 vmcs_writel(GUEST_DR7, val);
5818}
5819
Avi Kivity851ba692009-08-24 11:10:17 +03005820static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005821{
Avi Kivity06465c52007-02-28 20:46:53 +02005822 kvm_emulate_cpuid(vcpu);
5823 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005824}
5825
Avi Kivity851ba692009-08-24 11:10:17 +03005826static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005827{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005828 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005829 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005830
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005831 msr_info.index = ecx;
5832 msr_info.host_initiated = false;
5833 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005834 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005835 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005836 return 1;
5837 }
5838
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005839 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005840
Avi Kivity6aa8b732006-12-10 02:21:36 -08005841 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005842 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5843 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844 skip_emulated_instruction(vcpu);
5845 return 1;
5846}
5847
Avi Kivity851ba692009-08-24 11:10:17 +03005848static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005849{
Will Auld8fe8ab42012-11-29 12:42:12 -08005850 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005851 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5852 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5853 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005854
Will Auld8fe8ab42012-11-29 12:42:12 -08005855 msr.data = data;
5856 msr.index = ecx;
5857 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005858 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005859 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005860 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861 return 1;
5862 }
5863
Avi Kivity59200272010-01-25 19:47:02 +02005864 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005865 skip_emulated_instruction(vcpu);
5866 return 1;
5867}
5868
Avi Kivity851ba692009-08-24 11:10:17 +03005869static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005870{
Avi Kivity3842d132010-07-27 12:30:24 +03005871 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005872 return 1;
5873}
5874
Avi Kivity851ba692009-08-24 11:10:17 +03005875static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005876{
Eddie Dong85f455f2007-07-06 12:20:49 +03005877 u32 cpu_based_vm_exec_control;
5878
5879 /* clear pending irq */
5880 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5881 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5882 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005883
Avi Kivity3842d132010-07-27 12:30:24 +03005884 kvm_make_request(KVM_REQ_EVENT, vcpu);
5885
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005886 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005887 return 1;
5888}
5889
Avi Kivity851ba692009-08-24 11:10:17 +03005890static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005891{
Avi Kivityd3bef152007-06-05 15:53:05 +03005892 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005893}
5894
Avi Kivity851ba692009-08-24 11:10:17 +03005895static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005896{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005897 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005898}
5899
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005900static int handle_invd(struct kvm_vcpu *vcpu)
5901{
Andre Przywara51d8b662010-12-21 11:12:02 +01005902 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005903}
5904
Avi Kivity851ba692009-08-24 11:10:17 +03005905static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005906{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005907 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005908
5909 kvm_mmu_invlpg(vcpu, exit_qualification);
5910 skip_emulated_instruction(vcpu);
5911 return 1;
5912}
5913
Avi Kivityfee84b02011-11-10 14:57:25 +02005914static int handle_rdpmc(struct kvm_vcpu *vcpu)
5915{
5916 int err;
5917
5918 err = kvm_rdpmc(vcpu);
5919 kvm_complete_insn_gp(vcpu, err);
5920
5921 return 1;
5922}
5923
Avi Kivity851ba692009-08-24 11:10:17 +03005924static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005925{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005926 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005927 return 1;
5928}
5929
Dexuan Cui2acf9232010-06-10 11:27:12 +08005930static int handle_xsetbv(struct kvm_vcpu *vcpu)
5931{
5932 u64 new_bv = kvm_read_edx_eax(vcpu);
5933 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5934
5935 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5936 skip_emulated_instruction(vcpu);
5937 return 1;
5938}
5939
Wanpeng Lif53cd632014-12-02 19:14:58 +08005940static int handle_xsaves(struct kvm_vcpu *vcpu)
5941{
5942 skip_emulated_instruction(vcpu);
5943 WARN(1, "this should never happen\n");
5944 return 1;
5945}
5946
5947static int handle_xrstors(struct kvm_vcpu *vcpu)
5948{
5949 skip_emulated_instruction(vcpu);
5950 WARN(1, "this should never happen\n");
5951 return 1;
5952}
5953
Avi Kivity851ba692009-08-24 11:10:17 +03005954static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005955{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005956 if (likely(fasteoi)) {
5957 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5958 int access_type, offset;
5959
5960 access_type = exit_qualification & APIC_ACCESS_TYPE;
5961 offset = exit_qualification & APIC_ACCESS_OFFSET;
5962 /*
5963 * Sane guest uses MOV to write EOI, with written value
5964 * not cared. So make a short-circuit here by avoiding
5965 * heavy instruction emulation.
5966 */
5967 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5968 (offset == APIC_EOI)) {
5969 kvm_lapic_set_eoi(vcpu);
5970 skip_emulated_instruction(vcpu);
5971 return 1;
5972 }
5973 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005974 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005975}
5976
Yang Zhangc7c9c562013-01-25 10:18:51 +08005977static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5978{
5979 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5980 int vector = exit_qualification & 0xff;
5981
5982 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5983 kvm_apic_set_eoi_accelerated(vcpu, vector);
5984 return 1;
5985}
5986
Yang Zhang83d4c282013-01-25 10:18:49 +08005987static int handle_apic_write(struct kvm_vcpu *vcpu)
5988{
5989 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5990 u32 offset = exit_qualification & 0xfff;
5991
5992 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5993 kvm_apic_write_nodecode(vcpu, offset);
5994 return 1;
5995}
5996
Avi Kivity851ba692009-08-24 11:10:17 +03005997static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005998{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005999 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006000 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006001 bool has_error_code = false;
6002 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006003 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006004 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006005
6006 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006007 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006008 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006009
6010 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6011
6012 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006013 if (reason == TASK_SWITCH_GATE && idt_v) {
6014 switch (type) {
6015 case INTR_TYPE_NMI_INTR:
6016 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006017 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006018 break;
6019 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006020 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006021 kvm_clear_interrupt_queue(vcpu);
6022 break;
6023 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006024 if (vmx->idt_vectoring_info &
6025 VECTORING_INFO_DELIVER_CODE_MASK) {
6026 has_error_code = true;
6027 error_code =
6028 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6029 }
6030 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006031 case INTR_TYPE_SOFT_EXCEPTION:
6032 kvm_clear_exception_queue(vcpu);
6033 break;
6034 default:
6035 break;
6036 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006037 }
Izik Eidus37817f22008-03-24 23:14:53 +02006038 tss_selector = exit_qualification;
6039
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006040 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6041 type != INTR_TYPE_EXT_INTR &&
6042 type != INTR_TYPE_NMI_INTR))
6043 skip_emulated_instruction(vcpu);
6044
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006045 if (kvm_task_switch(vcpu, tss_selector,
6046 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6047 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006048 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6049 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6050 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006051 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006052 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006053
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006054 /*
6055 * TODO: What about debug traps on tss switch?
6056 * Are we supposed to inject them and update dr6?
6057 */
6058
6059 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006060}
6061
Avi Kivity851ba692009-08-24 11:10:17 +03006062static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006063{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006064 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006065 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006066 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006067 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006068
Sheng Yangf9c617f2009-03-25 10:08:52 +08006069 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006070
Sheng Yang14394422008-04-28 12:24:45 +08006071 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006072 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006073 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6074 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6075 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006076 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006077 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6078 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006079 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6080 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006081 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006082 }
6083
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006084 /*
6085 * EPT violation happened while executing iret from NMI,
6086 * "blocked by NMI" bit has to be set before next VM entry.
6087 * There are errata that may cause this bit to not be set:
6088 * AAK134, BY25.
6089 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006090 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6091 cpu_has_virtual_nmis() &&
6092 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006093 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6094
Sheng Yang14394422008-04-28 12:24:45 +08006095 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006096 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006097
Bandan Dasd95c5562016-07-12 18:18:51 -04006098 /* it is a read fault? */
6099 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6100 /* it is a write fault? */
6101 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006102 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006103 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006104 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006105 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006106
Yang Zhang25d92082013-08-06 12:00:32 +03006107 vcpu->arch.exit_qualification = exit_qualification;
6108
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006109 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006110}
6111
Avi Kivity851ba692009-08-24 11:10:17 +03006112static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006113{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006114 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006115 gpa_t gpa;
6116
6117 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006118 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006119 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006120 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006121 return 1;
6122 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006123
Paolo Bonzini450869d2015-11-04 13:41:21 +01006124 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006125 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006126 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6127 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006128
6129 if (unlikely(ret == RET_MMIO_PF_INVALID))
6130 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6131
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006132 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006133 return 1;
6134
6135 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006136 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006137
Avi Kivity851ba692009-08-24 11:10:17 +03006138 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6139 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006140
6141 return 0;
6142}
6143
Avi Kivity851ba692009-08-24 11:10:17 +03006144static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006145{
6146 u32 cpu_based_vm_exec_control;
6147
6148 /* clear pending NMI */
6149 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6150 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6151 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6152 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006153 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006154
6155 return 1;
6156}
6157
Mohammed Gamal80ced182009-09-01 12:48:18 +02006158static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006159{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006160 struct vcpu_vmx *vmx = to_vmx(vcpu);
6161 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006162 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006163 u32 cpu_exec_ctrl;
6164 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006165 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006166
6167 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6168 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006169
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006170 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006171 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006172 return handle_interrupt_window(&vmx->vcpu);
6173
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006174 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6175 return 1;
6176
Gleb Natapov991eebf2013-04-11 12:10:51 +03006177 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006178
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006179 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006180 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006181 ret = 0;
6182 goto out;
6183 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006184
Avi Kivityde5f70e2012-06-12 20:22:28 +03006185 if (err != EMULATE_DONE) {
6186 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6187 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6188 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006189 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006190 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006191
Gleb Natapov8d76c492013-05-08 18:38:44 +03006192 if (vcpu->arch.halt_request) {
6193 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006194 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006195 goto out;
6196 }
6197
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006198 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006199 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006200 if (need_resched())
6201 schedule();
6202 }
6203
Mohammed Gamal80ced182009-09-01 12:48:18 +02006204out:
6205 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006206}
6207
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006208static int __grow_ple_window(int val)
6209{
6210 if (ple_window_grow < 1)
6211 return ple_window;
6212
6213 val = min(val, ple_window_actual_max);
6214
6215 if (ple_window_grow < ple_window)
6216 val *= ple_window_grow;
6217 else
6218 val += ple_window_grow;
6219
6220 return val;
6221}
6222
6223static int __shrink_ple_window(int val, int modifier, int minimum)
6224{
6225 if (modifier < 1)
6226 return ple_window;
6227
6228 if (modifier < ple_window)
6229 val /= modifier;
6230 else
6231 val -= modifier;
6232
6233 return max(val, minimum);
6234}
6235
6236static void grow_ple_window(struct kvm_vcpu *vcpu)
6237{
6238 struct vcpu_vmx *vmx = to_vmx(vcpu);
6239 int old = vmx->ple_window;
6240
6241 vmx->ple_window = __grow_ple_window(old);
6242
6243 if (vmx->ple_window != old)
6244 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006245
6246 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006247}
6248
6249static void shrink_ple_window(struct kvm_vcpu *vcpu)
6250{
6251 struct vcpu_vmx *vmx = to_vmx(vcpu);
6252 int old = vmx->ple_window;
6253
6254 vmx->ple_window = __shrink_ple_window(old,
6255 ple_window_shrink, ple_window);
6256
6257 if (vmx->ple_window != old)
6258 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006259
6260 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006261}
6262
6263/*
6264 * ple_window_actual_max is computed to be one grow_ple_window() below
6265 * ple_window_max. (See __grow_ple_window for the reason.)
6266 * This prevents overflows, because ple_window_max is int.
6267 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6268 * this process.
6269 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6270 */
6271static void update_ple_window_actual_max(void)
6272{
6273 ple_window_actual_max =
6274 __shrink_ple_window(max(ple_window_max, ple_window),
6275 ple_window_grow, INT_MIN);
6276}
6277
Feng Wubf9f6ac2015-09-18 22:29:55 +08006278/*
6279 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6280 */
6281static void wakeup_handler(void)
6282{
6283 struct kvm_vcpu *vcpu;
6284 int cpu = smp_processor_id();
6285
6286 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6287 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6288 blocked_vcpu_list) {
6289 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6290
6291 if (pi_test_on(pi_desc) == 1)
6292 kvm_vcpu_kick(vcpu);
6293 }
6294 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6295}
6296
Tiejun Chenf2c76482014-10-28 10:14:47 +08006297static __init int hardware_setup(void)
6298{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006299 int r = -ENOMEM, i, msr;
6300
6301 rdmsrl_safe(MSR_EFER, &host_efer);
6302
6303 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6304 kvm_define_shared_msr(i, vmx_msr_index[i]);
6305
Radim Krčmář23611332016-09-29 22:41:33 +02006306 for (i = 0; i < VMX_BITMAP_NR; i++) {
6307 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6308 if (!vmx_bitmap[i])
6309 goto out;
6310 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006311
6312 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006313 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6314 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6315
6316 /*
6317 * Allow direct access to the PC debug port (it is often used for I/O
6318 * delays, but the vmexits simply slow things down).
6319 */
6320 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6321 clear_bit(0x80, vmx_io_bitmap_a);
6322
6323 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6324
6325 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6326 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6327
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006328 if (setup_vmcs_config(&vmcs_config) < 0) {
6329 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006330 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006331 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006332
6333 if (boot_cpu_has(X86_FEATURE_NX))
6334 kvm_enable_efer_bits(EFER_NX);
6335
6336 if (!cpu_has_vmx_vpid())
6337 enable_vpid = 0;
6338 if (!cpu_has_vmx_shadow_vmcs())
6339 enable_shadow_vmcs = 0;
6340 if (enable_shadow_vmcs)
6341 init_vmcs_shadow_fields();
6342
6343 if (!cpu_has_vmx_ept() ||
6344 !cpu_has_vmx_ept_4levels()) {
6345 enable_ept = 0;
6346 enable_unrestricted_guest = 0;
6347 enable_ept_ad_bits = 0;
6348 }
6349
6350 if (!cpu_has_vmx_ept_ad_bits())
6351 enable_ept_ad_bits = 0;
6352
6353 if (!cpu_has_vmx_unrestricted_guest())
6354 enable_unrestricted_guest = 0;
6355
Paolo Bonziniad15a292015-01-30 16:18:49 +01006356 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006357 flexpriority_enabled = 0;
6358
Paolo Bonziniad15a292015-01-30 16:18:49 +01006359 /*
6360 * set_apic_access_page_addr() is used to reload apic access
6361 * page upon invalidation. No need to do anything if not
6362 * using the APIC_ACCESS_ADDR VMCS field.
6363 */
6364 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006365 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006366
6367 if (!cpu_has_vmx_tpr_shadow())
6368 kvm_x86_ops->update_cr8_intercept = NULL;
6369
6370 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6371 kvm_disable_largepages();
6372
6373 if (!cpu_has_vmx_ple())
6374 ple_gap = 0;
6375
6376 if (!cpu_has_vmx_apicv())
6377 enable_apicv = 0;
6378
Haozhong Zhang64903d62015-10-20 15:39:09 +08006379 if (cpu_has_vmx_tsc_scaling()) {
6380 kvm_has_tsc_control = true;
6381 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6382 kvm_tsc_scaling_ratio_frac_bits = 48;
6383 }
6384
Tiejun Chenbaa03522014-12-23 16:21:11 +08006385 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6386 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6387 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6388 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6389 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6390 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6391 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6392
Wanpeng Lic63e4562016-09-23 19:17:16 +08006393 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6394 vmx_msr_bitmap_legacy, PAGE_SIZE);
6395 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6396 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006397 memcpy(vmx_msr_bitmap_legacy_x2apic,
6398 vmx_msr_bitmap_legacy, PAGE_SIZE);
6399 memcpy(vmx_msr_bitmap_longmode_x2apic,
6400 vmx_msr_bitmap_longmode, PAGE_SIZE);
6401
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006402 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6403
Radim Krčmář40d83382016-09-29 22:41:31 +02006404 for (msr = 0x800; msr <= 0x8ff; msr++) {
6405 if (msr == 0x839 /* TMCCT */)
6406 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006407 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006408 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006409
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006410 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006411 * TPR reads and writes can be virtualized even if virtual interrupt
6412 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006413 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006414 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6415 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6416
6417 /* EOI */
6418 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6419 /* SELF-IPI */
6420 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006421
6422 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006423 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006424 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6425 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006426 0ull, VMX_EPT_EXECUTABLE_MASK,
6427 cpu_has_vmx_ept_execute_only() ?
6428 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006429 ept_set_mmio_spte_mask();
6430 kvm_enable_tdp();
6431 } else
6432 kvm_disable_tdp();
6433
6434 update_ple_window_actual_max();
6435
Kai Huang843e4332015-01-28 10:54:28 +08006436 /*
6437 * Only enable PML when hardware supports PML feature, and both EPT
6438 * and EPT A/D bit features are enabled -- PML depends on them to work.
6439 */
6440 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6441 enable_pml = 0;
6442
6443 if (!enable_pml) {
6444 kvm_x86_ops->slot_enable_log_dirty = NULL;
6445 kvm_x86_ops->slot_disable_log_dirty = NULL;
6446 kvm_x86_ops->flush_log_dirty = NULL;
6447 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6448 }
6449
Yunhong Jiang64672c92016-06-13 14:19:59 -07006450 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6451 u64 vmx_msr;
6452
6453 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6454 cpu_preemption_timer_multi =
6455 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6456 } else {
6457 kvm_x86_ops->set_hv_timer = NULL;
6458 kvm_x86_ops->cancel_hv_timer = NULL;
6459 }
6460
Feng Wubf9f6ac2015-09-18 22:29:55 +08006461 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6462
Ashok Rajc45dcc72016-06-22 14:59:56 +08006463 kvm_mce_cap_supported |= MCG_LMCE_P;
6464
Tiejun Chenf2c76482014-10-28 10:14:47 +08006465 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006466
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006467out:
Radim Krčmář23611332016-09-29 22:41:33 +02006468 for (i = 0; i < VMX_BITMAP_NR; i++)
6469 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006470
6471 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006472}
6473
6474static __exit void hardware_unsetup(void)
6475{
Radim Krčmář23611332016-09-29 22:41:33 +02006476 int i;
6477
6478 for (i = 0; i < VMX_BITMAP_NR; i++)
6479 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006480
Tiejun Chenf2c76482014-10-28 10:14:47 +08006481 free_kvm_area();
6482}
6483
Avi Kivity6aa8b732006-12-10 02:21:36 -08006484/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006485 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6486 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6487 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006488static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006489{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006490 if (ple_gap)
6491 grow_ple_window(vcpu);
6492
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006493 skip_emulated_instruction(vcpu);
6494 kvm_vcpu_on_spin(vcpu);
6495
6496 return 1;
6497}
6498
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006499static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006500{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006501 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006502 return 1;
6503}
6504
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006505static int handle_mwait(struct kvm_vcpu *vcpu)
6506{
6507 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6508 return handle_nop(vcpu);
6509}
6510
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006511static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6512{
6513 return 1;
6514}
6515
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006516static int handle_monitor(struct kvm_vcpu *vcpu)
6517{
6518 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6519 return handle_nop(vcpu);
6520}
6521
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006522/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006523 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6524 * We could reuse a single VMCS for all the L2 guests, but we also want the
6525 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6526 * allows keeping them loaded on the processor, and in the future will allow
6527 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6528 * every entry if they never change.
6529 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6530 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6531 *
6532 * The following functions allocate and free a vmcs02 in this pool.
6533 */
6534
6535/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6536static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6537{
6538 struct vmcs02_list *item;
6539 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6540 if (item->vmptr == vmx->nested.current_vmptr) {
6541 list_move(&item->list, &vmx->nested.vmcs02_pool);
6542 return &item->vmcs02;
6543 }
6544
6545 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6546 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006547 item = list_last_entry(&vmx->nested.vmcs02_pool,
6548 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006549 item->vmptr = vmx->nested.current_vmptr;
6550 list_move(&item->list, &vmx->nested.vmcs02_pool);
6551 return &item->vmcs02;
6552 }
6553
6554 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006555 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006556 if (!item)
6557 return NULL;
6558 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006559 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006560 if (!item->vmcs02.vmcs) {
6561 kfree(item);
6562 return NULL;
6563 }
6564 loaded_vmcs_init(&item->vmcs02);
6565 item->vmptr = vmx->nested.current_vmptr;
6566 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6567 vmx->nested.vmcs02_num++;
6568 return &item->vmcs02;
6569}
6570
6571/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6572static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6573{
6574 struct vmcs02_list *item;
6575 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6576 if (item->vmptr == vmptr) {
6577 free_loaded_vmcs(&item->vmcs02);
6578 list_del(&item->list);
6579 kfree(item);
6580 vmx->nested.vmcs02_num--;
6581 return;
6582 }
6583}
6584
6585/*
6586 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006587 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6588 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006589 */
6590static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6591{
6592 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006593
6594 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006595 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006596 /*
6597 * Something will leak if the above WARN triggers. Better than
6598 * a use-after-free.
6599 */
6600 if (vmx->loaded_vmcs == &item->vmcs02)
6601 continue;
6602
6603 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006604 list_del(&item->list);
6605 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006606 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006607 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006608}
6609
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006610/*
6611 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6612 * set the success or error code of an emulated VMX instruction, as specified
6613 * by Vol 2B, VMX Instruction Reference, "Conventions".
6614 */
6615static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6616{
6617 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6618 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6619 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6620}
6621
6622static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6623{
6624 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6625 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6626 X86_EFLAGS_SF | X86_EFLAGS_OF))
6627 | X86_EFLAGS_CF);
6628}
6629
Abel Gordon145c28d2013-04-18 14:36:55 +03006630static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006631 u32 vm_instruction_error)
6632{
6633 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6634 /*
6635 * failValid writes the error number to the current VMCS, which
6636 * can't be done there isn't a current VMCS.
6637 */
6638 nested_vmx_failInvalid(vcpu);
6639 return;
6640 }
6641 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6642 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6643 X86_EFLAGS_SF | X86_EFLAGS_OF))
6644 | X86_EFLAGS_ZF);
6645 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6646 /*
6647 * We don't need to force a shadow sync because
6648 * VM_INSTRUCTION_ERROR is not shadowed
6649 */
6650}
Abel Gordon145c28d2013-04-18 14:36:55 +03006651
Wincy Vanff651cb2014-12-11 08:52:58 +03006652static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6653{
6654 /* TODO: not to reset guest simply here. */
6655 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006656 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006657}
6658
Jan Kiszkaf4124502014-03-07 20:03:13 +01006659static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6660{
6661 struct vcpu_vmx *vmx =
6662 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6663
6664 vmx->nested.preemption_timer_expired = true;
6665 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6666 kvm_vcpu_kick(&vmx->vcpu);
6667
6668 return HRTIMER_NORESTART;
6669}
6670
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006671/*
Bandan Das19677e32014-05-06 02:19:15 -04006672 * Decode the memory-address operand of a vmx instruction, as recorded on an
6673 * exit caused by such an instruction (run by a guest hypervisor).
6674 * On success, returns 0. When the operand is invalid, returns 1 and throws
6675 * #UD or #GP.
6676 */
6677static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6678 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006679 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006680{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006681 gva_t off;
6682 bool exn;
6683 struct kvm_segment s;
6684
Bandan Das19677e32014-05-06 02:19:15 -04006685 /*
6686 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6687 * Execution", on an exit, vmx_instruction_info holds most of the
6688 * addressing components of the operand. Only the displacement part
6689 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6690 * For how an actual address is calculated from all these components,
6691 * refer to Vol. 1, "Operand Addressing".
6692 */
6693 int scaling = vmx_instruction_info & 3;
6694 int addr_size = (vmx_instruction_info >> 7) & 7;
6695 bool is_reg = vmx_instruction_info & (1u << 10);
6696 int seg_reg = (vmx_instruction_info >> 15) & 7;
6697 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6698 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6699 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6700 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6701
6702 if (is_reg) {
6703 kvm_queue_exception(vcpu, UD_VECTOR);
6704 return 1;
6705 }
6706
6707 /* Addr = segment_base + offset */
6708 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006709 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006710 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006711 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006712 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006713 off += kvm_register_read(vcpu, index_reg)<<scaling;
6714 vmx_get_segment(vcpu, &s, seg_reg);
6715 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006716
6717 if (addr_size == 1) /* 32 bit */
6718 *ret &= 0xffffffff;
6719
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006720 /* Checks for #GP/#SS exceptions. */
6721 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006722 if (is_long_mode(vcpu)) {
6723 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6724 * non-canonical form. This is the only check on the memory
6725 * destination for long mode!
6726 */
6727 exn = is_noncanonical_address(*ret);
6728 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006729 /* Protected mode: apply checks for segment validity in the
6730 * following order:
6731 * - segment type check (#GP(0) may be thrown)
6732 * - usability check (#GP(0)/#SS(0))
6733 * - limit check (#GP(0)/#SS(0))
6734 */
6735 if (wr)
6736 /* #GP(0) if the destination operand is located in a
6737 * read-only data segment or any code segment.
6738 */
6739 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6740 else
6741 /* #GP(0) if the source operand is located in an
6742 * execute-only code segment
6743 */
6744 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006745 if (exn) {
6746 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6747 return 1;
6748 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006749 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6750 */
6751 exn = (s.unusable != 0);
6752 /* Protected mode: #GP(0)/#SS(0) if the memory
6753 * operand is outside the segment limit.
6754 */
6755 exn = exn || (off + sizeof(u64) > s.limit);
6756 }
6757 if (exn) {
6758 kvm_queue_exception_e(vcpu,
6759 seg_reg == VCPU_SREG_SS ?
6760 SS_VECTOR : GP_VECTOR,
6761 0);
6762 return 1;
6763 }
6764
Bandan Das19677e32014-05-06 02:19:15 -04006765 return 0;
6766}
6767
6768/*
Bandan Das3573e222014-05-06 02:19:16 -04006769 * This function performs the various checks including
6770 * - if it's 4KB aligned
6771 * - No bits beyond the physical address width are set
6772 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006773 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006774 */
Bandan Das4291b582014-05-06 02:19:18 -04006775static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6776 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006777{
6778 gva_t gva;
6779 gpa_t vmptr;
6780 struct x86_exception e;
6781 struct page *page;
6782 struct vcpu_vmx *vmx = to_vmx(vcpu);
6783 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6784
6785 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006786 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006787 return 1;
6788
6789 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6790 sizeof(vmptr), &e)) {
6791 kvm_inject_page_fault(vcpu, &e);
6792 return 1;
6793 }
6794
6795 switch (exit_reason) {
6796 case EXIT_REASON_VMON:
6797 /*
6798 * SDM 3: 24.11.5
6799 * The first 4 bytes of VMXON region contain the supported
6800 * VMCS revision identifier
6801 *
6802 * Note - IA32_VMX_BASIC[48] will never be 1
6803 * for the nested case;
6804 * which replaces physical address width with 32
6805 *
6806 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006807 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006808 nested_vmx_failInvalid(vcpu);
6809 skip_emulated_instruction(vcpu);
6810 return 1;
6811 }
6812
6813 page = nested_get_page(vcpu, vmptr);
6814 if (page == NULL ||
6815 *(u32 *)kmap(page) != VMCS12_REVISION) {
6816 nested_vmx_failInvalid(vcpu);
6817 kunmap(page);
6818 skip_emulated_instruction(vcpu);
6819 return 1;
6820 }
6821 kunmap(page);
6822 vmx->nested.vmxon_ptr = vmptr;
6823 break;
Bandan Das4291b582014-05-06 02:19:18 -04006824 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006825 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006826 nested_vmx_failValid(vcpu,
6827 VMXERR_VMCLEAR_INVALID_ADDRESS);
6828 skip_emulated_instruction(vcpu);
6829 return 1;
6830 }
Bandan Das3573e222014-05-06 02:19:16 -04006831
Bandan Das4291b582014-05-06 02:19:18 -04006832 if (vmptr == vmx->nested.vmxon_ptr) {
6833 nested_vmx_failValid(vcpu,
6834 VMXERR_VMCLEAR_VMXON_POINTER);
6835 skip_emulated_instruction(vcpu);
6836 return 1;
6837 }
6838 break;
6839 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006840 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006841 nested_vmx_failValid(vcpu,
6842 VMXERR_VMPTRLD_INVALID_ADDRESS);
6843 skip_emulated_instruction(vcpu);
6844 return 1;
6845 }
6846
6847 if (vmptr == vmx->nested.vmxon_ptr) {
6848 nested_vmx_failValid(vcpu,
6849 VMXERR_VMCLEAR_VMXON_POINTER);
6850 skip_emulated_instruction(vcpu);
6851 return 1;
6852 }
6853 break;
Bandan Das3573e222014-05-06 02:19:16 -04006854 default:
6855 return 1; /* shouldn't happen */
6856 }
6857
Bandan Das4291b582014-05-06 02:19:18 -04006858 if (vmpointer)
6859 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006860 return 0;
6861}
6862
6863/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006864 * Emulate the VMXON instruction.
6865 * Currently, we just remember that VMX is active, and do not save or even
6866 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6867 * do not currently need to store anything in that guest-allocated memory
6868 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6869 * argument is different from the VMXON pointer (which the spec says they do).
6870 */
6871static int handle_vmon(struct kvm_vcpu *vcpu)
6872{
6873 struct kvm_segment cs;
6874 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006875 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006876 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6877 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006878
6879 /* The Intel VMX Instruction Reference lists a bunch of bits that
6880 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6881 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6882 * Otherwise, we should fail with #UD. We test these now:
6883 */
6884 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6885 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6886 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6887 kvm_queue_exception(vcpu, UD_VECTOR);
6888 return 1;
6889 }
6890
6891 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6892 if (is_long_mode(vcpu) && !cs.l) {
6893 kvm_queue_exception(vcpu, UD_VECTOR);
6894 return 1;
6895 }
6896
6897 if (vmx_get_cpl(vcpu)) {
6898 kvm_inject_gp(vcpu, 0);
6899 return 1;
6900 }
Bandan Das3573e222014-05-06 02:19:16 -04006901
Bandan Das4291b582014-05-06 02:19:18 -04006902 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006903 return 1;
6904
Abel Gordon145c28d2013-04-18 14:36:55 +03006905 if (vmx->nested.vmxon) {
6906 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6907 skip_emulated_instruction(vcpu);
6908 return 1;
6909 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006910
Haozhong Zhang3b840802016-06-22 14:59:54 +08006911 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006912 != VMXON_NEEDED_FEATURES) {
6913 kvm_inject_gp(vcpu, 0);
6914 return 1;
6915 }
6916
Radim Krčmářd048c092016-08-08 20:16:22 +02006917 if (cpu_has_vmx_msr_bitmap()) {
6918 vmx->nested.msr_bitmap =
6919 (unsigned long *)__get_free_page(GFP_KERNEL);
6920 if (!vmx->nested.msr_bitmap)
6921 goto out_msr_bitmap;
6922 }
6923
David Matlack4f2777b2016-07-13 17:16:37 -07006924 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6925 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02006926 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07006927
Abel Gordon8de48832013-04-18 14:37:25 +03006928 if (enable_shadow_vmcs) {
6929 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02006930 if (!shadow_vmcs)
6931 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006932 /* mark vmcs as shadow */
6933 shadow_vmcs->revision_id |= (1u << 31);
6934 /* init shadow vmcs */
6935 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07006936 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006937 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006938
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006939 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6940 vmx->nested.vmcs02_num = 0;
6941
Jan Kiszkaf4124502014-03-07 20:03:13 +01006942 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08006943 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01006944 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6945
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006946 vmx->nested.vmxon = true;
6947
6948 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006949 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006950 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02006951
6952out_shadow_vmcs:
6953 kfree(vmx->nested.cached_vmcs12);
6954
6955out_cached_vmcs12:
6956 free_page((unsigned long)vmx->nested.msr_bitmap);
6957
6958out_msr_bitmap:
6959 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006960}
6961
6962/*
6963 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6964 * for running VMX instructions (except VMXON, whose prerequisites are
6965 * slightly different). It also specifies what exception to inject otherwise.
6966 */
6967static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6968{
6969 struct kvm_segment cs;
6970 struct vcpu_vmx *vmx = to_vmx(vcpu);
6971
6972 if (!vmx->nested.vmxon) {
6973 kvm_queue_exception(vcpu, UD_VECTOR);
6974 return 0;
6975 }
6976
6977 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6978 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6979 (is_long_mode(vcpu) && !cs.l)) {
6980 kvm_queue_exception(vcpu, UD_VECTOR);
6981 return 0;
6982 }
6983
6984 if (vmx_get_cpl(vcpu)) {
6985 kvm_inject_gp(vcpu, 0);
6986 return 0;
6987 }
6988
6989 return 1;
6990}
6991
Abel Gordone7953d72013-04-18 14:37:55 +03006992static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6993{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006994 if (vmx->nested.current_vmptr == -1ull)
6995 return;
6996
6997 /* current_vmptr and current_vmcs12 are always set/reset together */
6998 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6999 return;
7000
Abel Gordon012f83c2013-04-18 14:39:25 +03007001 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007002 /* copy to memory all shadowed fields in case
7003 they were modified */
7004 copy_shadow_to_vmcs12(vmx);
7005 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007006 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7007 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007008 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007009 }
Wincy Van705699a2015-02-03 23:58:17 +08007010 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007011
7012 /* Flush VMCS12 to guest memory */
7013 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7014 VMCS12_SIZE);
7015
Abel Gordone7953d72013-04-18 14:37:55 +03007016 kunmap(vmx->nested.current_vmcs12_page);
7017 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007018 vmx->nested.current_vmptr = -1ull;
7019 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007020}
7021
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007022/*
7023 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7024 * just stops using VMX.
7025 */
7026static void free_nested(struct vcpu_vmx *vmx)
7027{
7028 if (!vmx->nested.vmxon)
7029 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007030
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007031 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007032 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007033 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007034 if (vmx->nested.msr_bitmap) {
7035 free_page((unsigned long)vmx->nested.msr_bitmap);
7036 vmx->nested.msr_bitmap = NULL;
7037 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007038 if (enable_shadow_vmcs) {
7039 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7040 free_vmcs(vmx->vmcs01.shadow_vmcs);
7041 vmx->vmcs01.shadow_vmcs = NULL;
7042 }
David Matlack4f2777b2016-07-13 17:16:37 -07007043 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007044 /* Unpin physical memory we referred to in current vmcs02 */
7045 if (vmx->nested.apic_access_page) {
7046 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007047 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007048 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007049 if (vmx->nested.virtual_apic_page) {
7050 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007051 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007052 }
Wincy Van705699a2015-02-03 23:58:17 +08007053 if (vmx->nested.pi_desc_page) {
7054 kunmap(vmx->nested.pi_desc_page);
7055 nested_release_page(vmx->nested.pi_desc_page);
7056 vmx->nested.pi_desc_page = NULL;
7057 vmx->nested.pi_desc = NULL;
7058 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007059
7060 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007061}
7062
7063/* Emulate the VMXOFF instruction */
7064static int handle_vmoff(struct kvm_vcpu *vcpu)
7065{
7066 if (!nested_vmx_check_permission(vcpu))
7067 return 1;
7068 free_nested(to_vmx(vcpu));
7069 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007070 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007071 return 1;
7072}
7073
Nadav Har'El27d6c862011-05-25 23:06:59 +03007074/* Emulate the VMCLEAR instruction */
7075static int handle_vmclear(struct kvm_vcpu *vcpu)
7076{
7077 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007078 gpa_t vmptr;
7079 struct vmcs12 *vmcs12;
7080 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007081
7082 if (!nested_vmx_check_permission(vcpu))
7083 return 1;
7084
Bandan Das4291b582014-05-06 02:19:18 -04007085 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007086 return 1;
7087
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007088 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007089 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007090
7091 page = nested_get_page(vcpu, vmptr);
7092 if (page == NULL) {
7093 /*
7094 * For accurate processor emulation, VMCLEAR beyond available
7095 * physical memory should do nothing at all. However, it is
7096 * possible that a nested vmx bug, not a guest hypervisor bug,
7097 * resulted in this case, so let's shut down before doing any
7098 * more damage:
7099 */
7100 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7101 return 1;
7102 }
7103 vmcs12 = kmap(page);
7104 vmcs12->launch_state = 0;
7105 kunmap(page);
7106 nested_release_page(page);
7107
7108 nested_free_vmcs02(vmx, vmptr);
7109
7110 skip_emulated_instruction(vcpu);
7111 nested_vmx_succeed(vcpu);
7112 return 1;
7113}
7114
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007115static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7116
7117/* Emulate the VMLAUNCH instruction */
7118static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7119{
7120 return nested_vmx_run(vcpu, true);
7121}
7122
7123/* Emulate the VMRESUME instruction */
7124static int handle_vmresume(struct kvm_vcpu *vcpu)
7125{
7126
7127 return nested_vmx_run(vcpu, false);
7128}
7129
Nadav Har'El49f705c2011-05-25 23:08:30 +03007130enum vmcs_field_type {
7131 VMCS_FIELD_TYPE_U16 = 0,
7132 VMCS_FIELD_TYPE_U64 = 1,
7133 VMCS_FIELD_TYPE_U32 = 2,
7134 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7135};
7136
7137static inline int vmcs_field_type(unsigned long field)
7138{
7139 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7140 return VMCS_FIELD_TYPE_U32;
7141 return (field >> 13) & 0x3 ;
7142}
7143
7144static inline int vmcs_field_readonly(unsigned long field)
7145{
7146 return (((field >> 10) & 0x3) == 1);
7147}
7148
7149/*
7150 * Read a vmcs12 field. Since these can have varying lengths and we return
7151 * one type, we chose the biggest type (u64) and zero-extend the return value
7152 * to that size. Note that the caller, handle_vmread, might need to use only
7153 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7154 * 64-bit fields are to be returned).
7155 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007156static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7157 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007158{
7159 short offset = vmcs_field_to_offset(field);
7160 char *p;
7161
7162 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007163 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007164
7165 p = ((char *)(get_vmcs12(vcpu))) + offset;
7166
7167 switch (vmcs_field_type(field)) {
7168 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7169 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007170 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007171 case VMCS_FIELD_TYPE_U16:
7172 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007173 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007174 case VMCS_FIELD_TYPE_U32:
7175 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007176 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007177 case VMCS_FIELD_TYPE_U64:
7178 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007179 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007180 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007181 WARN_ON(1);
7182 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007183 }
7184}
7185
Abel Gordon20b97fe2013-04-18 14:36:25 +03007186
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007187static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7188 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007189 short offset = vmcs_field_to_offset(field);
7190 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7191 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007192 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007193
7194 switch (vmcs_field_type(field)) {
7195 case VMCS_FIELD_TYPE_U16:
7196 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007197 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007198 case VMCS_FIELD_TYPE_U32:
7199 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007200 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007201 case VMCS_FIELD_TYPE_U64:
7202 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007203 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007204 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7205 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007206 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007207 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007208 WARN_ON(1);
7209 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007210 }
7211
7212}
7213
Abel Gordon16f5b902013-04-18 14:38:25 +03007214static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7215{
7216 int i;
7217 unsigned long field;
7218 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007219 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007220 const unsigned long *fields = shadow_read_write_fields;
7221 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007222
Jan Kiszka282da872014-10-08 18:05:39 +02007223 preempt_disable();
7224
Abel Gordon16f5b902013-04-18 14:38:25 +03007225 vmcs_load(shadow_vmcs);
7226
7227 for (i = 0; i < num_fields; i++) {
7228 field = fields[i];
7229 switch (vmcs_field_type(field)) {
7230 case VMCS_FIELD_TYPE_U16:
7231 field_value = vmcs_read16(field);
7232 break;
7233 case VMCS_FIELD_TYPE_U32:
7234 field_value = vmcs_read32(field);
7235 break;
7236 case VMCS_FIELD_TYPE_U64:
7237 field_value = vmcs_read64(field);
7238 break;
7239 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7240 field_value = vmcs_readl(field);
7241 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007242 default:
7243 WARN_ON(1);
7244 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007245 }
7246 vmcs12_write_any(&vmx->vcpu, field, field_value);
7247 }
7248
7249 vmcs_clear(shadow_vmcs);
7250 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007251
7252 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007253}
7254
Abel Gordonc3114422013-04-18 14:38:55 +03007255static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7256{
Mathias Krausec2bae892013-06-26 20:36:21 +02007257 const unsigned long *fields[] = {
7258 shadow_read_write_fields,
7259 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007260 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007261 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007262 max_shadow_read_write_fields,
7263 max_shadow_read_only_fields
7264 };
7265 int i, q;
7266 unsigned long field;
7267 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007268 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007269
7270 vmcs_load(shadow_vmcs);
7271
Mathias Krausec2bae892013-06-26 20:36:21 +02007272 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007273 for (i = 0; i < max_fields[q]; i++) {
7274 field = fields[q][i];
7275 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7276
7277 switch (vmcs_field_type(field)) {
7278 case VMCS_FIELD_TYPE_U16:
7279 vmcs_write16(field, (u16)field_value);
7280 break;
7281 case VMCS_FIELD_TYPE_U32:
7282 vmcs_write32(field, (u32)field_value);
7283 break;
7284 case VMCS_FIELD_TYPE_U64:
7285 vmcs_write64(field, (u64)field_value);
7286 break;
7287 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7288 vmcs_writel(field, (long)field_value);
7289 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007290 default:
7291 WARN_ON(1);
7292 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007293 }
7294 }
7295 }
7296
7297 vmcs_clear(shadow_vmcs);
7298 vmcs_load(vmx->loaded_vmcs->vmcs);
7299}
7300
Nadav Har'El49f705c2011-05-25 23:08:30 +03007301/*
7302 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7303 * used before) all generate the same failure when it is missing.
7304 */
7305static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7306{
7307 struct vcpu_vmx *vmx = to_vmx(vcpu);
7308 if (vmx->nested.current_vmptr == -1ull) {
7309 nested_vmx_failInvalid(vcpu);
7310 skip_emulated_instruction(vcpu);
7311 return 0;
7312 }
7313 return 1;
7314}
7315
7316static int handle_vmread(struct kvm_vcpu *vcpu)
7317{
7318 unsigned long field;
7319 u64 field_value;
7320 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7321 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7322 gva_t gva = 0;
7323
7324 if (!nested_vmx_check_permission(vcpu) ||
7325 !nested_vmx_check_vmcs12(vcpu))
7326 return 1;
7327
7328 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007329 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007330 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007331 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007332 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7333 skip_emulated_instruction(vcpu);
7334 return 1;
7335 }
7336 /*
7337 * Now copy part of this value to register or memory, as requested.
7338 * Note that the number of bits actually copied is 32 or 64 depending
7339 * on the guest's mode (32 or 64 bit), not on the given field's length.
7340 */
7341 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007342 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007343 field_value);
7344 } else {
7345 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007346 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007347 return 1;
7348 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7349 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7350 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7351 }
7352
7353 nested_vmx_succeed(vcpu);
7354 skip_emulated_instruction(vcpu);
7355 return 1;
7356}
7357
7358
7359static int handle_vmwrite(struct kvm_vcpu *vcpu)
7360{
7361 unsigned long field;
7362 gva_t gva;
7363 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7364 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007365 /* The value to write might be 32 or 64 bits, depending on L1's long
7366 * mode, and eventually we need to write that into a field of several
7367 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007368 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007369 * bits into the vmcs12 field.
7370 */
7371 u64 field_value = 0;
7372 struct x86_exception e;
7373
7374 if (!nested_vmx_check_permission(vcpu) ||
7375 !nested_vmx_check_vmcs12(vcpu))
7376 return 1;
7377
7378 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007379 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007380 (((vmx_instruction_info) >> 3) & 0xf));
7381 else {
7382 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007383 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007384 return 1;
7385 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007386 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007387 kvm_inject_page_fault(vcpu, &e);
7388 return 1;
7389 }
7390 }
7391
7392
Nadav Amit27e6fb52014-06-18 17:19:26 +03007393 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007394 if (vmcs_field_readonly(field)) {
7395 nested_vmx_failValid(vcpu,
7396 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7397 skip_emulated_instruction(vcpu);
7398 return 1;
7399 }
7400
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007401 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007402 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7403 skip_emulated_instruction(vcpu);
7404 return 1;
7405 }
7406
7407 nested_vmx_succeed(vcpu);
7408 skip_emulated_instruction(vcpu);
7409 return 1;
7410}
7411
Nadav Har'El63846662011-05-25 23:07:29 +03007412/* Emulate the VMPTRLD instruction */
7413static int handle_vmptrld(struct kvm_vcpu *vcpu)
7414{
7415 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007416 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007417
7418 if (!nested_vmx_check_permission(vcpu))
7419 return 1;
7420
Bandan Das4291b582014-05-06 02:19:18 -04007421 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007422 return 1;
7423
Nadav Har'El63846662011-05-25 23:07:29 +03007424 if (vmx->nested.current_vmptr != vmptr) {
7425 struct vmcs12 *new_vmcs12;
7426 struct page *page;
7427 page = nested_get_page(vcpu, vmptr);
7428 if (page == NULL) {
7429 nested_vmx_failInvalid(vcpu);
7430 skip_emulated_instruction(vcpu);
7431 return 1;
7432 }
7433 new_vmcs12 = kmap(page);
7434 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7435 kunmap(page);
7436 nested_release_page_clean(page);
7437 nested_vmx_failValid(vcpu,
7438 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7439 skip_emulated_instruction(vcpu);
7440 return 1;
7441 }
Nadav Har'El63846662011-05-25 23:07:29 +03007442
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007443 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007444 vmx->nested.current_vmptr = vmptr;
7445 vmx->nested.current_vmcs12 = new_vmcs12;
7446 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007447 /*
7448 * Load VMCS12 from guest memory since it is not already
7449 * cached.
7450 */
7451 memcpy(vmx->nested.cached_vmcs12,
7452 vmx->nested.current_vmcs12, VMCS12_SIZE);
7453
Abel Gordon012f83c2013-04-18 14:39:25 +03007454 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007455 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7456 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007457 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007458 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007459 vmx->nested.sync_shadow_vmcs = true;
7460 }
Nadav Har'El63846662011-05-25 23:07:29 +03007461 }
7462
7463 nested_vmx_succeed(vcpu);
7464 skip_emulated_instruction(vcpu);
7465 return 1;
7466}
7467
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007468/* Emulate the VMPTRST instruction */
7469static int handle_vmptrst(struct kvm_vcpu *vcpu)
7470{
7471 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7472 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7473 gva_t vmcs_gva;
7474 struct x86_exception e;
7475
7476 if (!nested_vmx_check_permission(vcpu))
7477 return 1;
7478
7479 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007480 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007481 return 1;
7482 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7483 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7484 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7485 sizeof(u64), &e)) {
7486 kvm_inject_page_fault(vcpu, &e);
7487 return 1;
7488 }
7489 nested_vmx_succeed(vcpu);
7490 skip_emulated_instruction(vcpu);
7491 return 1;
7492}
7493
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007494/* Emulate the INVEPT instruction */
7495static int handle_invept(struct kvm_vcpu *vcpu)
7496{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007497 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007498 u32 vmx_instruction_info, types;
7499 unsigned long type;
7500 gva_t gva;
7501 struct x86_exception e;
7502 struct {
7503 u64 eptp, gpa;
7504 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007505
Wincy Vanb9c237b2015-02-03 23:56:30 +08007506 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7507 SECONDARY_EXEC_ENABLE_EPT) ||
7508 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007509 kvm_queue_exception(vcpu, UD_VECTOR);
7510 return 1;
7511 }
7512
7513 if (!nested_vmx_check_permission(vcpu))
7514 return 1;
7515
7516 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7517 kvm_queue_exception(vcpu, UD_VECTOR);
7518 return 1;
7519 }
7520
7521 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007522 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007523
Wincy Vanb9c237b2015-02-03 23:56:30 +08007524 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007525
Jim Mattson85c856b2016-10-26 08:38:38 -07007526 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007527 nested_vmx_failValid(vcpu,
7528 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007529 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007530 return 1;
7531 }
7532
7533 /* According to the Intel VMX instruction reference, the memory
7534 * operand is read even if it isn't needed (e.g., for type==global)
7535 */
7536 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007537 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007538 return 1;
7539 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7540 sizeof(operand), &e)) {
7541 kvm_inject_page_fault(vcpu, &e);
7542 return 1;
7543 }
7544
7545 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007546 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007547 /*
7548 * TODO: track mappings and invalidate
7549 * single context requests appropriately
7550 */
7551 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007552 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007553 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007554 nested_vmx_succeed(vcpu);
7555 break;
7556 default:
7557 BUG_ON(1);
7558 break;
7559 }
7560
7561 skip_emulated_instruction(vcpu);
7562 return 1;
7563}
7564
Petr Matouseka642fc32014-09-23 20:22:30 +02007565static int handle_invvpid(struct kvm_vcpu *vcpu)
7566{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007567 struct vcpu_vmx *vmx = to_vmx(vcpu);
7568 u32 vmx_instruction_info;
7569 unsigned long type, types;
7570 gva_t gva;
7571 struct x86_exception e;
7572 int vpid;
7573
7574 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7575 SECONDARY_EXEC_ENABLE_VPID) ||
7576 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7577 kvm_queue_exception(vcpu, UD_VECTOR);
7578 return 1;
7579 }
7580
7581 if (!nested_vmx_check_permission(vcpu))
7582 return 1;
7583
7584 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7585 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7586
7587 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7588
Jim Mattson85c856b2016-10-26 08:38:38 -07007589 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007590 nested_vmx_failValid(vcpu,
7591 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007592 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007593 return 1;
7594 }
7595
7596 /* according to the intel vmx instruction reference, the memory
7597 * operand is read even if it isn't needed (e.g., for type==global)
7598 */
7599 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7600 vmx_instruction_info, false, &gva))
7601 return 1;
7602 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7603 sizeof(u32), &e)) {
7604 kvm_inject_page_fault(vcpu, &e);
7605 return 1;
7606 }
7607
7608 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007609 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7610 /*
7611 * Old versions of KVM use the single-context version so we
7612 * have to support it; just treat it the same as all-context.
7613 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007614 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007615 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007616 nested_vmx_succeed(vcpu);
7617 break;
7618 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007619 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007620 BUG_ON(1);
7621 break;
7622 }
7623
7624 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007625 return 1;
7626}
7627
Kai Huang843e4332015-01-28 10:54:28 +08007628static int handle_pml_full(struct kvm_vcpu *vcpu)
7629{
7630 unsigned long exit_qualification;
7631
7632 trace_kvm_pml_full(vcpu->vcpu_id);
7633
7634 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7635
7636 /*
7637 * PML buffer FULL happened while executing iret from NMI,
7638 * "blocked by NMI" bit has to be set before next VM entry.
7639 */
7640 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7641 cpu_has_virtual_nmis() &&
7642 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7643 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7644 GUEST_INTR_STATE_NMI);
7645
7646 /*
7647 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7648 * here.., and there's no userspace involvement needed for PML.
7649 */
7650 return 1;
7651}
7652
Yunhong Jiang64672c92016-06-13 14:19:59 -07007653static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7654{
7655 kvm_lapic_expired_hv_timer(vcpu);
7656 return 1;
7657}
7658
Nadav Har'El0140cae2011-05-25 23:06:28 +03007659/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007660 * The exit handlers return 1 if the exit was handled fully and guest execution
7661 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7662 * to be done to userspace and return 0.
7663 */
Mathias Krause772e0312012-08-30 01:30:19 +02007664static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007665 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7666 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007667 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007668 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007669 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007670 [EXIT_REASON_CR_ACCESS] = handle_cr,
7671 [EXIT_REASON_DR_ACCESS] = handle_dr,
7672 [EXIT_REASON_CPUID] = handle_cpuid,
7673 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7674 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7675 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7676 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007677 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007678 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007679 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007680 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007681 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007682 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007683 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007684 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007685 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007686 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007687 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007688 [EXIT_REASON_VMOFF] = handle_vmoff,
7689 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007690 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7691 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007692 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007693 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007694 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007695 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007696 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007697 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007698 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7699 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007700 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007701 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007702 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007703 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007704 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007705 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007706 [EXIT_REASON_XSAVES] = handle_xsaves,
7707 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007708 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007709 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007710};
7711
7712static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007713 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007714
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007715static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7716 struct vmcs12 *vmcs12)
7717{
7718 unsigned long exit_qualification;
7719 gpa_t bitmap, last_bitmap;
7720 unsigned int port;
7721 int size;
7722 u8 b;
7723
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007724 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007725 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007726
7727 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7728
7729 port = exit_qualification >> 16;
7730 size = (exit_qualification & 7) + 1;
7731
7732 last_bitmap = (gpa_t)-1;
7733 b = -1;
7734
7735 while (size > 0) {
7736 if (port < 0x8000)
7737 bitmap = vmcs12->io_bitmap_a;
7738 else if (port < 0x10000)
7739 bitmap = vmcs12->io_bitmap_b;
7740 else
Joe Perches1d804d02015-03-30 16:46:09 -07007741 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007742 bitmap += (port & 0x7fff) / 8;
7743
7744 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007745 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007746 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007747 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007748 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007749
7750 port++;
7751 size--;
7752 last_bitmap = bitmap;
7753 }
7754
Joe Perches1d804d02015-03-30 16:46:09 -07007755 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007756}
7757
Nadav Har'El644d7112011-05-25 23:12:35 +03007758/*
7759 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7760 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7761 * disinterest in the current event (read or write a specific MSR) by using an
7762 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7763 */
7764static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7765 struct vmcs12 *vmcs12, u32 exit_reason)
7766{
7767 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7768 gpa_t bitmap;
7769
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007770 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007771 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007772
7773 /*
7774 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7775 * for the four combinations of read/write and low/high MSR numbers.
7776 * First we need to figure out which of the four to use:
7777 */
7778 bitmap = vmcs12->msr_bitmap;
7779 if (exit_reason == EXIT_REASON_MSR_WRITE)
7780 bitmap += 2048;
7781 if (msr_index >= 0xc0000000) {
7782 msr_index -= 0xc0000000;
7783 bitmap += 1024;
7784 }
7785
7786 /* Then read the msr_index'th bit from this bitmap: */
7787 if (msr_index < 1024*8) {
7788 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007789 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007790 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007791 return 1 & (b >> (msr_index & 7));
7792 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007793 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007794}
7795
7796/*
7797 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7798 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7799 * intercept (via guest_host_mask etc.) the current event.
7800 */
7801static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7802 struct vmcs12 *vmcs12)
7803{
7804 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7805 int cr = exit_qualification & 15;
7806 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007807 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007808
7809 switch ((exit_qualification >> 4) & 3) {
7810 case 0: /* mov to cr */
7811 switch (cr) {
7812 case 0:
7813 if (vmcs12->cr0_guest_host_mask &
7814 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007815 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007816 break;
7817 case 3:
7818 if ((vmcs12->cr3_target_count >= 1 &&
7819 vmcs12->cr3_target_value0 == val) ||
7820 (vmcs12->cr3_target_count >= 2 &&
7821 vmcs12->cr3_target_value1 == val) ||
7822 (vmcs12->cr3_target_count >= 3 &&
7823 vmcs12->cr3_target_value2 == val) ||
7824 (vmcs12->cr3_target_count >= 4 &&
7825 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007826 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007827 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007828 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007829 break;
7830 case 4:
7831 if (vmcs12->cr4_guest_host_mask &
7832 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007833 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007834 break;
7835 case 8:
7836 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007837 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007838 break;
7839 }
7840 break;
7841 case 2: /* clts */
7842 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7843 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007844 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007845 break;
7846 case 1: /* mov from cr */
7847 switch (cr) {
7848 case 3:
7849 if (vmcs12->cpu_based_vm_exec_control &
7850 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007851 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007852 break;
7853 case 8:
7854 if (vmcs12->cpu_based_vm_exec_control &
7855 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007856 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007857 break;
7858 }
7859 break;
7860 case 3: /* lmsw */
7861 /*
7862 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7863 * cr0. Other attempted changes are ignored, with no exit.
7864 */
7865 if (vmcs12->cr0_guest_host_mask & 0xe &
7866 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007867 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007868 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7869 !(vmcs12->cr0_read_shadow & 0x1) &&
7870 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007871 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007872 break;
7873 }
Joe Perches1d804d02015-03-30 16:46:09 -07007874 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007875}
7876
7877/*
7878 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7879 * should handle it ourselves in L0 (and then continue L2). Only call this
7880 * when in is_guest_mode (L2).
7881 */
7882static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7883{
Nadav Har'El644d7112011-05-25 23:12:35 +03007884 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7885 struct vcpu_vmx *vmx = to_vmx(vcpu);
7886 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007887 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007888
Jan Kiszka542060e2014-01-04 18:47:21 +01007889 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7890 vmcs_readl(EXIT_QUALIFICATION),
7891 vmx->idt_vectoring_info,
7892 intr_info,
7893 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7894 KVM_ISA_VMX);
7895
Nadav Har'El644d7112011-05-25 23:12:35 +03007896 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007897 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007898
7899 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007900 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7901 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007902 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007903 }
7904
7905 switch (exit_reason) {
7906 case EXIT_REASON_EXCEPTION_NMI:
7907 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007908 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007909 else if (is_page_fault(intr_info))
7910 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007911 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007912 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007913 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007914 else if (is_debug(intr_info) &&
7915 vcpu->guest_debug &
7916 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7917 return false;
7918 else if (is_breakpoint(intr_info) &&
7919 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7920 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007921 return vmcs12->exception_bitmap &
7922 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7923 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007924 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007925 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007928 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007929 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007930 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007931 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007932 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007933 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007934 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007935 return false;
7936 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007937 case EXIT_REASON_HLT:
7938 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7939 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007940 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007941 case EXIT_REASON_INVLPG:
7942 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7943 case EXIT_REASON_RDPMC:
7944 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007945 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007946 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7947 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7948 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7949 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7950 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7951 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007952 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007953 /*
7954 * VMX instructions trap unconditionally. This allows L1 to
7955 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7956 */
Joe Perches1d804d02015-03-30 16:46:09 -07007957 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007958 case EXIT_REASON_CR_ACCESS:
7959 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7960 case EXIT_REASON_DR_ACCESS:
7961 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7962 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007963 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007964 case EXIT_REASON_MSR_READ:
7965 case EXIT_REASON_MSR_WRITE:
7966 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7967 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007968 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007969 case EXIT_REASON_MWAIT_INSTRUCTION:
7970 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007971 case EXIT_REASON_MONITOR_TRAP_FLAG:
7972 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007973 case EXIT_REASON_MONITOR_INSTRUCTION:
7974 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7975 case EXIT_REASON_PAUSE_INSTRUCTION:
7976 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7977 nested_cpu_has2(vmcs12,
7978 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7979 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007980 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007982 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007983 case EXIT_REASON_APIC_ACCESS:
7984 return nested_cpu_has2(vmcs12,
7985 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007986 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007987 case EXIT_REASON_EOI_INDUCED:
7988 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007989 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007990 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007991 /*
7992 * L0 always deals with the EPT violation. If nested EPT is
7993 * used, and the nested mmu code discovers that the address is
7994 * missing in the guest EPT table (EPT12), the EPT violation
7995 * will be injected with nested_ept_inject_page_fault()
7996 */
Joe Perches1d804d02015-03-30 16:46:09 -07007997 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007999 /*
8000 * L2 never uses directly L1's EPT, but rather L0's own EPT
8001 * table (shadow on EPT) or a merged EPT table that L0 built
8002 * (EPT on EPT). So any problems with the structure of the
8003 * table is L0's fault.
8004 */
Joe Perches1d804d02015-03-30 16:46:09 -07008005 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008006 case EXIT_REASON_WBINVD:
8007 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8008 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008009 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008010 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8011 /*
8012 * This should never happen, since it is not possible to
8013 * set XSS to a non-zero value---neither in L1 nor in L2.
8014 * If if it were, XSS would have to be checked against
8015 * the XSS exit bitmap in vmcs12.
8016 */
8017 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008018 case EXIT_REASON_PREEMPTION_TIMER:
8019 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008020 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008021 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008022 }
8023}
8024
Avi Kivity586f9602010-11-18 13:09:54 +02008025static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8026{
8027 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8028 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8029}
8030
Kai Huanga3eaa862015-11-04 13:46:05 +08008031static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008032{
Kai Huanga3eaa862015-11-04 13:46:05 +08008033 if (vmx->pml_pg) {
8034 __free_page(vmx->pml_pg);
8035 vmx->pml_pg = NULL;
8036 }
Kai Huang843e4332015-01-28 10:54:28 +08008037}
8038
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008039static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008040{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008041 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008042 u64 *pml_buf;
8043 u16 pml_idx;
8044
8045 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8046
8047 /* Do nothing if PML buffer is empty */
8048 if (pml_idx == (PML_ENTITY_NUM - 1))
8049 return;
8050
8051 /* PML index always points to next available PML buffer entity */
8052 if (pml_idx >= PML_ENTITY_NUM)
8053 pml_idx = 0;
8054 else
8055 pml_idx++;
8056
8057 pml_buf = page_address(vmx->pml_pg);
8058 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8059 u64 gpa;
8060
8061 gpa = pml_buf[pml_idx];
8062 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008063 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008064 }
8065
8066 /* reset PML index */
8067 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8068}
8069
8070/*
8071 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8072 * Called before reporting dirty_bitmap to userspace.
8073 */
8074static void kvm_flush_pml_buffers(struct kvm *kvm)
8075{
8076 int i;
8077 struct kvm_vcpu *vcpu;
8078 /*
8079 * We only need to kick vcpu out of guest mode here, as PML buffer
8080 * is flushed at beginning of all VMEXITs, and it's obvious that only
8081 * vcpus running in guest are possible to have unflushed GPAs in PML
8082 * buffer.
8083 */
8084 kvm_for_each_vcpu(i, vcpu, kvm)
8085 kvm_vcpu_kick(vcpu);
8086}
8087
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008088static void vmx_dump_sel(char *name, uint32_t sel)
8089{
8090 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8091 name, vmcs_read32(sel),
8092 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8093 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8094 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8095}
8096
8097static void vmx_dump_dtsel(char *name, uint32_t limit)
8098{
8099 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8100 name, vmcs_read32(limit),
8101 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8102}
8103
8104static void dump_vmcs(void)
8105{
8106 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8107 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8108 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8109 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8110 u32 secondary_exec_control = 0;
8111 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008112 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008113 int i, n;
8114
8115 if (cpu_has_secondary_exec_ctrls())
8116 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8117
8118 pr_err("*** Guest State ***\n");
8119 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8120 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8121 vmcs_readl(CR0_GUEST_HOST_MASK));
8122 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8123 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8124 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8125 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8126 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8127 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008128 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8129 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8130 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8131 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008132 }
8133 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8134 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8135 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8136 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8137 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8138 vmcs_readl(GUEST_SYSENTER_ESP),
8139 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8140 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8141 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8142 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8143 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8144 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8145 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8146 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8147 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8148 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8149 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8150 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8151 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008152 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8153 efer, vmcs_read64(GUEST_IA32_PAT));
8154 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8155 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008156 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8157 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008158 pr_err("PerfGlobCtl = 0x%016llx\n",
8159 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008160 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008161 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008162 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8163 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8164 vmcs_read32(GUEST_ACTIVITY_STATE));
8165 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8166 pr_err("InterruptStatus = %04x\n",
8167 vmcs_read16(GUEST_INTR_STATUS));
8168
8169 pr_err("*** Host State ***\n");
8170 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8171 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8172 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8173 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8174 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8175 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8176 vmcs_read16(HOST_TR_SELECTOR));
8177 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8178 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8179 vmcs_readl(HOST_TR_BASE));
8180 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8181 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8182 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8183 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8184 vmcs_readl(HOST_CR4));
8185 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8186 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8187 vmcs_read32(HOST_IA32_SYSENTER_CS),
8188 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8189 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008190 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8191 vmcs_read64(HOST_IA32_EFER),
8192 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008193 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008194 pr_err("PerfGlobCtl = 0x%016llx\n",
8195 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008196
8197 pr_err("*** Control State ***\n");
8198 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8199 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8200 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8201 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8202 vmcs_read32(EXCEPTION_BITMAP),
8203 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8204 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8205 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8206 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8207 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8208 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8209 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8210 vmcs_read32(VM_EXIT_INTR_INFO),
8211 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8212 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8213 pr_err(" reason=%08x qualification=%016lx\n",
8214 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8215 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8216 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8217 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008218 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008219 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008220 pr_err("TSC Multiplier = 0x%016llx\n",
8221 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008222 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8223 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8224 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8225 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8226 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008227 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008228 n = vmcs_read32(CR3_TARGET_COUNT);
8229 for (i = 0; i + 1 < n; i += 4)
8230 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8231 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8232 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8233 if (i < n)
8234 pr_err("CR3 target%u=%016lx\n",
8235 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8236 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8237 pr_err("PLE Gap=%08x Window=%08x\n",
8238 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8239 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8240 pr_err("Virtual processor ID = 0x%04x\n",
8241 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8242}
8243
Avi Kivity6aa8b732006-12-10 02:21:36 -08008244/*
8245 * The guest has exited. See if we can fix it or if we need userspace
8246 * assistance.
8247 */
Avi Kivity851ba692009-08-24 11:10:17 +03008248static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008249{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008250 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008251 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008252 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008253
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008254 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8255
Kai Huang843e4332015-01-28 10:54:28 +08008256 /*
8257 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8258 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8259 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8260 * mode as if vcpus is in root mode, the PML buffer must has been
8261 * flushed already.
8262 */
8263 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008264 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008265
Mohammed Gamal80ced182009-09-01 12:48:18 +02008266 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008267 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008268 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008269
Nadav Har'El644d7112011-05-25 23:12:35 +03008270 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008271 nested_vmx_vmexit(vcpu, exit_reason,
8272 vmcs_read32(VM_EXIT_INTR_INFO),
8273 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008274 return 1;
8275 }
8276
Mohammed Gamal51207022010-05-31 22:40:54 +03008277 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008278 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008279 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8280 vcpu->run->fail_entry.hardware_entry_failure_reason
8281 = exit_reason;
8282 return 0;
8283 }
8284
Avi Kivity29bd8a72007-09-10 17:27:03 +03008285 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008286 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8287 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008288 = vmcs_read32(VM_INSTRUCTION_ERROR);
8289 return 0;
8290 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008291
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008292 /*
8293 * Note:
8294 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8295 * delivery event since it indicates guest is accessing MMIO.
8296 * The vm-exit can be triggered again after return to guest that
8297 * will cause infinite loop.
8298 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008299 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008300 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008301 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008302 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008303 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8304 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8305 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8306 vcpu->run->internal.ndata = 2;
8307 vcpu->run->internal.data[0] = vectoring_info;
8308 vcpu->run->internal.data[1] = exit_reason;
8309 return 0;
8310 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008311
Nadav Har'El644d7112011-05-25 23:12:35 +03008312 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8313 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008314 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008315 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008316 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008317 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008318 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008319 /*
8320 * This CPU don't support us in finding the end of an
8321 * NMI-blocked window if the guest runs with IRQs
8322 * disabled. So we pull the trigger after 1 s of
8323 * futile waiting, but inform the user about this.
8324 */
8325 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8326 "state on VCPU %d after 1 s timeout\n",
8327 __func__, vcpu->vcpu_id);
8328 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008329 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008330 }
8331
Avi Kivity6aa8b732006-12-10 02:21:36 -08008332 if (exit_reason < kvm_vmx_max_exit_handlers
8333 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008334 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008335 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008336 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8337 kvm_queue_exception(vcpu, UD_VECTOR);
8338 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008339 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008340}
8341
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008342static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008343{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008344 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8345
8346 if (is_guest_mode(vcpu) &&
8347 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8348 return;
8349
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008350 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008351 vmcs_write32(TPR_THRESHOLD, 0);
8352 return;
8353 }
8354
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008355 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008356}
8357
Yang Zhang8d146952013-01-25 10:18:50 +08008358static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8359{
8360 u32 sec_exec_control;
8361
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008362 /* Postpone execution until vmcs01 is the current VMCS. */
8363 if (is_guest_mode(vcpu)) {
8364 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8365 return;
8366 }
8367
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008368 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008369 return;
8370
Paolo Bonzini35754c92015-07-29 12:05:37 +02008371 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008372 return;
8373
8374 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8375
8376 if (set) {
8377 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8378 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8379 } else {
8380 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8381 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8382 }
8383 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8384
8385 vmx_set_msr_bitmap(vcpu);
8386}
8387
Tang Chen38b99172014-09-24 15:57:54 +08008388static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8389{
8390 struct vcpu_vmx *vmx = to_vmx(vcpu);
8391
8392 /*
8393 * Currently we do not handle the nested case where L2 has an
8394 * APIC access page of its own; that page is still pinned.
8395 * Hence, we skip the case where the VCPU is in guest mode _and_
8396 * L1 prepared an APIC access page for L2.
8397 *
8398 * For the case where L1 and L2 share the same APIC access page
8399 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8400 * in the vmcs12), this function will only update either the vmcs01
8401 * or the vmcs02. If the former, the vmcs02 will be updated by
8402 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8403 * the next L2->L1 exit.
8404 */
8405 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008406 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008407 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8408 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8409}
8410
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008411static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008412{
8413 u16 status;
8414 u8 old;
8415
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008416 if (max_isr == -1)
8417 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008418
8419 status = vmcs_read16(GUEST_INTR_STATUS);
8420 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008421 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008422 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008423 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008424 vmcs_write16(GUEST_INTR_STATUS, status);
8425 }
8426}
8427
8428static void vmx_set_rvi(int vector)
8429{
8430 u16 status;
8431 u8 old;
8432
Wei Wang4114c272014-11-05 10:53:43 +08008433 if (vector == -1)
8434 vector = 0;
8435
Yang Zhangc7c9c562013-01-25 10:18:51 +08008436 status = vmcs_read16(GUEST_INTR_STATUS);
8437 old = (u8)status & 0xff;
8438 if ((u8)vector != old) {
8439 status &= ~0xff;
8440 status |= (u8)vector;
8441 vmcs_write16(GUEST_INTR_STATUS, status);
8442 }
8443}
8444
8445static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8446{
Wanpeng Li963fee12014-07-17 19:03:00 +08008447 if (!is_guest_mode(vcpu)) {
8448 vmx_set_rvi(max_irr);
8449 return;
8450 }
8451
Wei Wang4114c272014-11-05 10:53:43 +08008452 if (max_irr == -1)
8453 return;
8454
Wanpeng Li963fee12014-07-17 19:03:00 +08008455 /*
Wei Wang4114c272014-11-05 10:53:43 +08008456 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8457 * handles it.
8458 */
8459 if (nested_exit_on_intr(vcpu))
8460 return;
8461
8462 /*
8463 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008464 * is run without virtual interrupt delivery.
8465 */
8466 if (!kvm_event_needs_reinjection(vcpu) &&
8467 vmx_interrupt_allowed(vcpu)) {
8468 kvm_queue_interrupt(vcpu, max_irr, false);
8469 vmx_inject_irq(vcpu);
8470 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008471}
8472
Andrey Smetanin63086302015-11-10 15:36:32 +03008473static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008474{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008475 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008476 return;
8477
Yang Zhangc7c9c562013-01-25 10:18:51 +08008478 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8479 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8480 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8481 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8482}
8483
Avi Kivity51aa01d2010-07-20 14:31:20 +03008484static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008485{
Avi Kivity00eba012011-03-07 17:24:54 +02008486 u32 exit_intr_info;
8487
8488 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8489 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8490 return;
8491
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008492 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008493 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008494
8495 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008496 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008497 kvm_machine_check();
8498
Gleb Natapov20f65982009-05-11 13:35:55 +03008499 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008500 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008501 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8502 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008503 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008504 kvm_after_handle_nmi(&vmx->vcpu);
8505 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008506}
Gleb Natapov20f65982009-05-11 13:35:55 +03008507
Yang Zhanga547c6d2013-04-11 19:25:10 +08008508static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8509{
8510 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008511 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008512
8513 /*
8514 * If external interrupt exists, IF bit is set in rflags/eflags on the
8515 * interrupt stack frame, and interrupt will be enabled on a return
8516 * from interrupt handler.
8517 */
8518 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8519 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8520 unsigned int vector;
8521 unsigned long entry;
8522 gate_desc *desc;
8523 struct vcpu_vmx *vmx = to_vmx(vcpu);
8524#ifdef CONFIG_X86_64
8525 unsigned long tmp;
8526#endif
8527
8528 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8529 desc = (gate_desc *)vmx->host_idt_base + vector;
8530 entry = gate_offset(*desc);
8531 asm volatile(
8532#ifdef CONFIG_X86_64
8533 "mov %%" _ASM_SP ", %[sp]\n\t"
8534 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8535 "push $%c[ss]\n\t"
8536 "push %[sp]\n\t"
8537#endif
8538 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008539 __ASM_SIZE(push) " $%c[cs]\n\t"
8540 "call *%[entry]\n\t"
8541 :
8542#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008543 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008544#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008545 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008546 :
8547 [entry]"r"(entry),
8548 [ss]"i"(__KERNEL_DS),
8549 [cs]"i"(__KERNEL_CS)
8550 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008551 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008552}
8553
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008554static bool vmx_has_high_real_mode_segbase(void)
8555{
8556 return enable_unrestricted_guest || emulate_invalid_guest_state;
8557}
8558
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008559static bool vmx_mpx_supported(void)
8560{
8561 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8562 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8563}
8564
Wanpeng Li55412b22014-12-02 19:21:30 +08008565static bool vmx_xsaves_supported(void)
8566{
8567 return vmcs_config.cpu_based_2nd_exec_ctrl &
8568 SECONDARY_EXEC_XSAVES;
8569}
8570
Avi Kivity51aa01d2010-07-20 14:31:20 +03008571static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8572{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008573 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008574 bool unblock_nmi;
8575 u8 vector;
8576 bool idtv_info_valid;
8577
8578 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008579
Avi Kivitycf393f72008-07-01 16:20:21 +03008580 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008581 if (vmx->nmi_known_unmasked)
8582 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008583 /*
8584 * Can't use vmx->exit_intr_info since we're not sure what
8585 * the exit reason is.
8586 */
8587 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008588 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8589 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8590 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008591 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008592 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8593 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008594 * SDM 3: 23.2.2 (September 2008)
8595 * Bit 12 is undefined in any of the following cases:
8596 * If the VM exit sets the valid bit in the IDT-vectoring
8597 * information field.
8598 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008599 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008600 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8601 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008602 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8603 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008604 else
8605 vmx->nmi_known_unmasked =
8606 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8607 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008608 } else if (unlikely(vmx->soft_vnmi_blocked))
8609 vmx->vnmi_blocked_time +=
8610 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008611}
8612
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008613static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008614 u32 idt_vectoring_info,
8615 int instr_len_field,
8616 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008617{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008618 u8 vector;
8619 int type;
8620 bool idtv_info_valid;
8621
8622 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008623
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008624 vcpu->arch.nmi_injected = false;
8625 kvm_clear_exception_queue(vcpu);
8626 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008627
8628 if (!idtv_info_valid)
8629 return;
8630
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008631 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008632
Avi Kivity668f6122008-07-02 09:28:55 +03008633 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8634 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008635
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008636 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008637 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008638 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008639 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008640 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008641 * Clear bit "block by NMI" before VM entry if a NMI
8642 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008643 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008644 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008645 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008646 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008647 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008648 /* fall through */
8649 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008650 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008651 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008652 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008653 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008654 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008655 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008656 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008657 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008658 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008659 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008660 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008661 break;
8662 default:
8663 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008664 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008665}
8666
Avi Kivity83422e12010-07-20 14:43:23 +03008667static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8668{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008669 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008670 VM_EXIT_INSTRUCTION_LEN,
8671 IDT_VECTORING_ERROR_CODE);
8672}
8673
Avi Kivityb463a6f2010-07-20 15:06:17 +03008674static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8675{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008676 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008677 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8678 VM_ENTRY_INSTRUCTION_LEN,
8679 VM_ENTRY_EXCEPTION_ERROR_CODE);
8680
8681 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8682}
8683
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008684static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8685{
8686 int i, nr_msrs;
8687 struct perf_guest_switch_msr *msrs;
8688
8689 msrs = perf_guest_get_msrs(&nr_msrs);
8690
8691 if (!msrs)
8692 return;
8693
8694 for (i = 0; i < nr_msrs; i++)
8695 if (msrs[i].host == msrs[i].guest)
8696 clear_atomic_switch_msr(vmx, msrs[i].msr);
8697 else
8698 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8699 msrs[i].host);
8700}
8701
Yunhong Jiang64672c92016-06-13 14:19:59 -07008702void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8703{
8704 struct vcpu_vmx *vmx = to_vmx(vcpu);
8705 u64 tscl;
8706 u32 delta_tsc;
8707
8708 if (vmx->hv_deadline_tsc == -1)
8709 return;
8710
8711 tscl = rdtsc();
8712 if (vmx->hv_deadline_tsc > tscl)
8713 /* sure to be 32 bit only because checked on set_hv_timer */
8714 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8715 cpu_preemption_timer_multi);
8716 else
8717 delta_tsc = 0;
8718
8719 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8720}
8721
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008722static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008723{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008724 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008725 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008726
8727 /* Record the guest's net vcpu time for enforced NMI injections. */
8728 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8729 vmx->entry_time = ktime_get();
8730
8731 /* Don't enter VMX if guest state is invalid, let the exit handler
8732 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008733 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008734 return;
8735
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008736 if (vmx->ple_window_dirty) {
8737 vmx->ple_window_dirty = false;
8738 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8739 }
8740
Abel Gordon012f83c2013-04-18 14:39:25 +03008741 if (vmx->nested.sync_shadow_vmcs) {
8742 copy_vmcs12_to_shadow(vmx);
8743 vmx->nested.sync_shadow_vmcs = false;
8744 }
8745
Avi Kivity104f2262010-11-18 13:12:52 +02008746 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8747 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8748 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8749 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8750
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008751 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008752 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8753 vmcs_writel(HOST_CR4, cr4);
8754 vmx->host_state.vmcs_host_cr4 = cr4;
8755 }
8756
Avi Kivity104f2262010-11-18 13:12:52 +02008757 /* When single-stepping over STI and MOV SS, we must clear the
8758 * corresponding interruptibility bits in the guest state. Otherwise
8759 * vmentry fails as it then expects bit 14 (BS) in pending debug
8760 * exceptions being set, but that's not correct for the guest debugging
8761 * case. */
8762 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8763 vmx_set_interrupt_shadow(vcpu, 0);
8764
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008765 if (vmx->guest_pkru_valid)
8766 __write_pkru(vmx->guest_pkru);
8767
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008768 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008769 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008770
Yunhong Jiang64672c92016-06-13 14:19:59 -07008771 vmx_arm_hv_timer(vcpu);
8772
Nadav Har'Eld462b812011-05-24 15:26:10 +03008773 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008774 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008775 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008776 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8777 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8778 "push %%" _ASM_CX " \n\t"
8779 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008780 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008781 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008782 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008783 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008784 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008785 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8786 "mov %%cr2, %%" _ASM_DX " \n\t"
8787 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008788 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008789 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008790 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008791 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008792 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008793 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008794 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8795 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8796 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8797 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8798 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8799 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008800#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008801 "mov %c[r8](%0), %%r8 \n\t"
8802 "mov %c[r9](%0), %%r9 \n\t"
8803 "mov %c[r10](%0), %%r10 \n\t"
8804 "mov %c[r11](%0), %%r11 \n\t"
8805 "mov %c[r12](%0), %%r12 \n\t"
8806 "mov %c[r13](%0), %%r13 \n\t"
8807 "mov %c[r14](%0), %%r14 \n\t"
8808 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008809#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008810 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008811
Avi Kivity6aa8b732006-12-10 02:21:36 -08008812 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008813 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008814 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008815 "jmp 2f \n\t"
8816 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8817 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008818 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008819 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008820 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008821 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8822 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8823 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8824 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8825 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8826 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8827 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008828#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008829 "mov %%r8, %c[r8](%0) \n\t"
8830 "mov %%r9, %c[r9](%0) \n\t"
8831 "mov %%r10, %c[r10](%0) \n\t"
8832 "mov %%r11, %c[r11](%0) \n\t"
8833 "mov %%r12, %c[r12](%0) \n\t"
8834 "mov %%r13, %c[r13](%0) \n\t"
8835 "mov %%r14, %c[r14](%0) \n\t"
8836 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008837#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008838 "mov %%cr2, %%" _ASM_AX " \n\t"
8839 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008840
Avi Kivityb188c81f2012-09-16 15:10:58 +03008841 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008842 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008843 ".pushsection .rodata \n\t"
8844 ".global vmx_return \n\t"
8845 "vmx_return: " _ASM_PTR " 2b \n\t"
8846 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008847 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008848 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008849 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008850 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008851 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8852 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8853 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8854 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8855 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8856 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8857 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008858#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008859 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8860 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8861 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8862 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8863 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8864 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8865 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8866 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008867#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008868 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8869 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008870 : "cc", "memory"
8871#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008872 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008873 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008874#else
8875 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008876#endif
8877 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008878
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008879 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8880 if (debugctlmsr)
8881 update_debugctlmsr(debugctlmsr);
8882
Avi Kivityaa67f602012-08-01 16:48:03 +03008883#ifndef CONFIG_X86_64
8884 /*
8885 * The sysexit path does not restore ds/es, so we must set them to
8886 * a reasonable value ourselves.
8887 *
8888 * We can't defer this to vmx_load_host_state() since that function
8889 * may be executed in interrupt context, which saves and restore segments
8890 * around it, nullifying its effect.
8891 */
8892 loadsegment(ds, __USER_DS);
8893 loadsegment(es, __USER_DS);
8894#endif
8895
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008896 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008897 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008898 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008899 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008900 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008901 vcpu->arch.regs_dirty = 0;
8902
Avi Kivity1155f762007-11-22 11:30:47 +02008903 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8904
Nadav Har'Eld462b812011-05-24 15:26:10 +03008905 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008906
Avi Kivity51aa01d2010-07-20 14:31:20 +03008907 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008908
Gleb Natapove0b890d2013-09-25 12:51:33 +03008909 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008910 * eager fpu is enabled if PKEY is supported and CR4 is switched
8911 * back on host, so it is safe to read guest PKRU from current
8912 * XSAVE.
8913 */
8914 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8915 vmx->guest_pkru = __read_pkru();
8916 if (vmx->guest_pkru != vmx->host_pkru) {
8917 vmx->guest_pkru_valid = true;
8918 __write_pkru(vmx->host_pkru);
8919 } else
8920 vmx->guest_pkru_valid = false;
8921 }
8922
8923 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008924 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8925 * we did not inject a still-pending event to L1 now because of
8926 * nested_run_pending, we need to re-enable this bit.
8927 */
8928 if (vmx->nested.nested_run_pending)
8929 kvm_make_request(KVM_REQ_EVENT, vcpu);
8930
8931 vmx->nested.nested_run_pending = 0;
8932
Avi Kivity51aa01d2010-07-20 14:31:20 +03008933 vmx_complete_atomic_exit(vmx);
8934 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008935 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008936}
8937
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008938static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8939{
8940 struct vcpu_vmx *vmx = to_vmx(vcpu);
8941 int cpu;
8942
8943 if (vmx->loaded_vmcs == &vmx->vmcs01)
8944 return;
8945
8946 cpu = get_cpu();
8947 vmx->loaded_vmcs = &vmx->vmcs01;
8948 vmx_vcpu_put(vcpu);
8949 vmx_vcpu_load(vcpu, cpu);
8950 vcpu->cpu = cpu;
8951 put_cpu();
8952}
8953
Jim Mattson2f1fe812016-07-08 15:36:06 -07008954/*
8955 * Ensure that the current vmcs of the logical processor is the
8956 * vmcs01 of the vcpu before calling free_nested().
8957 */
8958static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
8959{
8960 struct vcpu_vmx *vmx = to_vmx(vcpu);
8961 int r;
8962
8963 r = vcpu_load(vcpu);
8964 BUG_ON(r);
8965 vmx_load_vmcs01(vcpu);
8966 free_nested(vmx);
8967 vcpu_put(vcpu);
8968}
8969
Avi Kivity6aa8b732006-12-10 02:21:36 -08008970static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8971{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008972 struct vcpu_vmx *vmx = to_vmx(vcpu);
8973
Kai Huang843e4332015-01-28 10:54:28 +08008974 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008975 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008976 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008977 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07008978 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008979 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008980 kfree(vmx->guest_msrs);
8981 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008982 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008983}
8984
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008985static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008986{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008987 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008988 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008989 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008990
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008991 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008992 return ERR_PTR(-ENOMEM);
8993
Wanpeng Li991e7a02015-09-16 17:30:05 +08008994 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008995
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008996 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8997 if (err)
8998 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008999
Peter Feiner4e595162016-07-07 14:49:58 -07009000 err = -ENOMEM;
9001
9002 /*
9003 * If PML is turned on, failure on enabling PML just results in failure
9004 * of creating the vcpu, therefore we can simplify PML logic (by
9005 * avoiding dealing with cases, such as enabling PML partially on vcpus
9006 * for the guest, etc.
9007 */
9008 if (enable_pml) {
9009 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9010 if (!vmx->pml_pg)
9011 goto uninit_vcpu;
9012 }
9013
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009014 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009015 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9016 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009017
Peter Feiner4e595162016-07-07 14:49:58 -07009018 if (!vmx->guest_msrs)
9019 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009020
Nadav Har'Eld462b812011-05-24 15:26:10 +03009021 vmx->loaded_vmcs = &vmx->vmcs01;
9022 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009023 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009024 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009025 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009026 if (!vmm_exclusive)
9027 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9028 loaded_vmcs_init(vmx->loaded_vmcs);
9029 if (!vmm_exclusive)
9030 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009031
Avi Kivity15ad7142007-07-11 18:17:21 +03009032 cpu = get_cpu();
9033 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009034 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009035 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009036 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009037 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009038 if (err)
9039 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009040 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009041 err = alloc_apic_access_page(kvm);
9042 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009043 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009044 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009045
Sheng Yangb927a3c2009-07-21 10:42:48 +08009046 if (enable_ept) {
9047 if (!kvm->arch.ept_identity_map_addr)
9048 kvm->arch.ept_identity_map_addr =
9049 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009050 err = init_rmode_identity_map(kvm);
9051 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009052 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009053 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009054
Wanpeng Li5c614b32015-10-13 09:18:36 -07009055 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009056 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009057 vmx->nested.vpid02 = allocate_vpid();
9058 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009059
Wincy Van705699a2015-02-03 23:58:17 +08009060 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009061 vmx->nested.current_vmptr = -1ull;
9062 vmx->nested.current_vmcs12 = NULL;
9063
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009064 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9065
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009066 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009067
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009068free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009069 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009070 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009071free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009072 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009073free_pml:
9074 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009075uninit_vcpu:
9076 kvm_vcpu_uninit(&vmx->vcpu);
9077free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009078 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009079 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009080 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009081}
9082
Yang, Sheng002c7f72007-07-31 14:23:01 +03009083static void __init vmx_check_processor_compat(void *rtn)
9084{
9085 struct vmcs_config vmcs_conf;
9086
9087 *(int *)rtn = 0;
9088 if (setup_vmcs_config(&vmcs_conf) < 0)
9089 *(int *)rtn = -EIO;
9090 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9091 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9092 smp_processor_id());
9093 *(int *)rtn = -EIO;
9094 }
9095}
9096
Sheng Yang67253af2008-04-25 10:20:22 +08009097static int get_ept_level(void)
9098{
9099 return VMX_EPT_DEFAULT_GAW + 1;
9100}
9101
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009102static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009103{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009104 u8 cache;
9105 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009106
Sheng Yang522c68c2009-04-27 20:35:43 +08009107 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009108 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009109 * 2. EPT with VT-d:
9110 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009111 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009112 * b. VT-d with snooping control feature: snooping control feature of
9113 * VT-d engine can guarantee the cache correctness. Just set it
9114 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009115 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009116 * consistent with host MTRR
9117 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009118 if (is_mmio) {
9119 cache = MTRR_TYPE_UNCACHABLE;
9120 goto exit;
9121 }
9122
9123 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009124 ipat = VMX_EPT_IPAT_BIT;
9125 cache = MTRR_TYPE_WRBACK;
9126 goto exit;
9127 }
9128
9129 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9130 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009131 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009132 cache = MTRR_TYPE_WRBACK;
9133 else
9134 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009135 goto exit;
9136 }
9137
Xiao Guangrongff536042015-06-15 16:55:22 +08009138 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009139
9140exit:
9141 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009142}
9143
Sheng Yang17cc3932010-01-05 19:02:27 +08009144static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009145{
Sheng Yang878403b2010-01-05 19:02:29 +08009146 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9147 return PT_DIRECTORY_LEVEL;
9148 else
9149 /* For shadow and EPT supported 1GB page */
9150 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009151}
9152
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009153static void vmcs_set_secondary_exec_control(u32 new_ctl)
9154{
9155 /*
9156 * These bits in the secondary execution controls field
9157 * are dynamic, the others are mostly based on the hypervisor
9158 * architecture and the guest's CPUID. Do not touch the
9159 * dynamic bits.
9160 */
9161 u32 mask =
9162 SECONDARY_EXEC_SHADOW_VMCS |
9163 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9164 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9165
9166 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9167
9168 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9169 (new_ctl & ~mask) | (cur_ctl & mask));
9170}
9171
Sheng Yang0e851882009-12-18 16:48:46 +08009172static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9173{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009174 struct kvm_cpuid_entry2 *best;
9175 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009176 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009177
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009178 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009179 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9180 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009181 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009182
Paolo Bonzini8b972652015-09-15 17:34:42 +02009183 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009184 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009185 vmx->nested.nested_vmx_secondary_ctls_high |=
9186 SECONDARY_EXEC_RDTSCP;
9187 else
9188 vmx->nested.nested_vmx_secondary_ctls_high &=
9189 ~SECONDARY_EXEC_RDTSCP;
9190 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009191 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009192
Mao, Junjiead756a12012-07-02 01:18:48 +00009193 /* Exposing INVPCID only when PCID is exposed */
9194 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9195 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009196 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9197 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009198 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009199
Mao, Junjiead756a12012-07-02 01:18:48 +00009200 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009201 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009202 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009203
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009204 if (cpu_has_secondary_exec_ctrls())
9205 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009206
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009207 if (nested_vmx_allowed(vcpu))
9208 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9209 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9210 else
9211 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9212 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009213}
9214
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009215static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9216{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009217 if (func == 1 && nested)
9218 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009219}
9220
Yang Zhang25d92082013-08-06 12:00:32 +03009221static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9222 struct x86_exception *fault)
9223{
Jan Kiszka533558b2014-01-04 18:47:20 +01009224 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9225 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009226
9227 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009228 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009229 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009230 exit_reason = EXIT_REASON_EPT_VIOLATION;
9231 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009232 vmcs12->guest_physical_address = fault->address;
9233}
9234
Nadav Har'El155a97a2013-08-05 11:07:16 +03009235/* Callbacks for nested_ept_init_mmu_context: */
9236
9237static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9238{
9239 /* return the page table to be shadowed - in our case, EPT12 */
9240 return get_vmcs12(vcpu)->ept_pointer;
9241}
9242
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009243static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009244{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009245 WARN_ON(mmu_is_nested(vcpu));
9246 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009247 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9248 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009249 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9250 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9251 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9252
9253 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009254}
9255
9256static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9257{
9258 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9259}
9260
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009261static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9262 u16 error_code)
9263{
9264 bool inequality, bit;
9265
9266 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9267 inequality =
9268 (error_code & vmcs12->page_fault_error_code_mask) !=
9269 vmcs12->page_fault_error_code_match;
9270 return inequality ^ bit;
9271}
9272
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009273static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9274 struct x86_exception *fault)
9275{
9276 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9277
9278 WARN_ON(!is_guest_mode(vcpu));
9279
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009280 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009281 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9282 vmcs_read32(VM_EXIT_INTR_INFO),
9283 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009284 else
9285 kvm_inject_page_fault(vcpu, fault);
9286}
9287
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009288static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9289 struct vmcs12 *vmcs12)
9290{
9291 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009292 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009293
9294 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009295 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9296 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009297 return false;
9298
9299 /*
9300 * Translate L1 physical address to host physical
9301 * address for vmcs02. Keep the page pinned, so this
9302 * physical address remains valid. We keep a reference
9303 * to it so we can release it later.
9304 */
9305 if (vmx->nested.apic_access_page) /* shouldn't happen */
9306 nested_release_page(vmx->nested.apic_access_page);
9307 vmx->nested.apic_access_page =
9308 nested_get_page(vcpu, vmcs12->apic_access_addr);
9309 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009310
9311 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009312 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9313 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009314 return false;
9315
9316 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9317 nested_release_page(vmx->nested.virtual_apic_page);
9318 vmx->nested.virtual_apic_page =
9319 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9320
9321 /*
9322 * Failing the vm entry is _not_ what the processor does
9323 * but it's basically the only possibility we have.
9324 * We could still enter the guest if CR8 load exits are
9325 * enabled, CR8 store exits are enabled, and virtualize APIC
9326 * access is disabled; in this case the processor would never
9327 * use the TPR shadow and we could simply clear the bit from
9328 * the execution control. But such a configuration is useless,
9329 * so let's keep the code simple.
9330 */
9331 if (!vmx->nested.virtual_apic_page)
9332 return false;
9333 }
9334
Wincy Van705699a2015-02-03 23:58:17 +08009335 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009336 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9337 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009338 return false;
9339
9340 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9341 kunmap(vmx->nested.pi_desc_page);
9342 nested_release_page(vmx->nested.pi_desc_page);
9343 }
9344 vmx->nested.pi_desc_page =
9345 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9346 if (!vmx->nested.pi_desc_page)
9347 return false;
9348
9349 vmx->nested.pi_desc =
9350 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9351 if (!vmx->nested.pi_desc) {
9352 nested_release_page_clean(vmx->nested.pi_desc_page);
9353 return false;
9354 }
9355 vmx->nested.pi_desc =
9356 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9357 (unsigned long)(vmcs12->posted_intr_desc_addr &
9358 (PAGE_SIZE - 1)));
9359 }
9360
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009361 return true;
9362}
9363
Jan Kiszkaf4124502014-03-07 20:03:13 +01009364static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9365{
9366 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9367 struct vcpu_vmx *vmx = to_vmx(vcpu);
9368
9369 if (vcpu->arch.virtual_tsc_khz == 0)
9370 return;
9371
9372 /* Make sure short timeouts reliably trigger an immediate vmexit.
9373 * hrtimer_start does not guarantee this. */
9374 if (preemption_timeout <= 1) {
9375 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9376 return;
9377 }
9378
9379 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9380 preemption_timeout *= 1000000;
9381 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9382 hrtimer_start(&vmx->nested.preemption_timer,
9383 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9384}
9385
Wincy Van3af18d92015-02-03 23:49:31 +08009386static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9387 struct vmcs12 *vmcs12)
9388{
9389 int maxphyaddr;
9390 u64 addr;
9391
9392 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9393 return 0;
9394
9395 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9396 WARN_ON(1);
9397 return -EINVAL;
9398 }
9399 maxphyaddr = cpuid_maxphyaddr(vcpu);
9400
9401 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9402 ((addr + PAGE_SIZE) >> maxphyaddr))
9403 return -EINVAL;
9404
9405 return 0;
9406}
9407
9408/*
9409 * Merge L0's and L1's MSR bitmap, return false to indicate that
9410 * we do not use the hardware.
9411 */
9412static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9413 struct vmcs12 *vmcs12)
9414{
Wincy Van82f0dd42015-02-03 23:57:18 +08009415 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009416 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009417 unsigned long *msr_bitmap_l1;
9418 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009419
Radim Krčmářd048c092016-08-08 20:16:22 +02009420 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009421 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9422 return false;
9423
9424 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9425 if (!page) {
9426 WARN_ON(1);
9427 return false;
9428 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009429 msr_bitmap_l1 = (unsigned long *)kmap(page);
9430 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009431 nested_release_page_clean(page);
9432 WARN_ON(1);
9433 return false;
9434 }
9435
Radim Krčmářd048c092016-08-08 20:16:22 +02009436 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9437
Wincy Vanf2b93282015-02-03 23:56:03 +08009438 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009439 if (nested_cpu_has_apic_reg_virt(vmcs12))
9440 for (msr = 0x800; msr <= 0x8ff; msr++)
9441 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009442 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009443 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009444
9445 nested_vmx_disable_intercept_for_msr(
9446 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009447 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9448 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009449
Wincy Van608406e2015-02-03 23:57:51 +08009450 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009451 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009452 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009453 APIC_BASE_MSR + (APIC_EOI >> 4),
9454 MSR_TYPE_W);
9455 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009456 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009457 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9458 MSR_TYPE_W);
9459 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009460 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009461 kunmap(page);
9462 nested_release_page_clean(page);
9463
9464 return true;
9465}
9466
9467static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9468 struct vmcs12 *vmcs12)
9469{
Wincy Van82f0dd42015-02-03 23:57:18 +08009470 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009471 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009472 !nested_cpu_has_vid(vmcs12) &&
9473 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009474 return 0;
9475
9476 /*
9477 * If virtualize x2apic mode is enabled,
9478 * virtualize apic access must be disabled.
9479 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009480 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9481 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009482 return -EINVAL;
9483
Wincy Van608406e2015-02-03 23:57:51 +08009484 /*
9485 * If virtual interrupt delivery is enabled,
9486 * we must exit on external interrupts.
9487 */
9488 if (nested_cpu_has_vid(vmcs12) &&
9489 !nested_exit_on_intr(vcpu))
9490 return -EINVAL;
9491
Wincy Van705699a2015-02-03 23:58:17 +08009492 /*
9493 * bits 15:8 should be zero in posted_intr_nv,
9494 * the descriptor address has been already checked
9495 * in nested_get_vmcs12_pages.
9496 */
9497 if (nested_cpu_has_posted_intr(vmcs12) &&
9498 (!nested_cpu_has_vid(vmcs12) ||
9499 !nested_exit_intr_ack_set(vcpu) ||
9500 vmcs12->posted_intr_nv & 0xff00))
9501 return -EINVAL;
9502
Wincy Vanf2b93282015-02-03 23:56:03 +08009503 /* tpr shadow is needed by all apicv features. */
9504 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9505 return -EINVAL;
9506
9507 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009508}
9509
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009510static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9511 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009512 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009513{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009514 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009515 u64 count, addr;
9516
9517 if (vmcs12_read_any(vcpu, count_field, &count) ||
9518 vmcs12_read_any(vcpu, addr_field, &addr)) {
9519 WARN_ON(1);
9520 return -EINVAL;
9521 }
9522 if (count == 0)
9523 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009524 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009525 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9526 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009527 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009528 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9529 addr_field, maxphyaddr, count, addr);
9530 return -EINVAL;
9531 }
9532 return 0;
9533}
9534
9535static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9536 struct vmcs12 *vmcs12)
9537{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009538 if (vmcs12->vm_exit_msr_load_count == 0 &&
9539 vmcs12->vm_exit_msr_store_count == 0 &&
9540 vmcs12->vm_entry_msr_load_count == 0)
9541 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009542 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009543 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009544 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009545 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009546 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009547 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009548 return -EINVAL;
9549 return 0;
9550}
9551
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009552static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9553 struct vmx_msr_entry *e)
9554{
9555 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009556 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009557 return -EINVAL;
9558 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9559 e->index == MSR_IA32_UCODE_REV)
9560 return -EINVAL;
9561 if (e->reserved != 0)
9562 return -EINVAL;
9563 return 0;
9564}
9565
9566static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9567 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009568{
9569 if (e->index == MSR_FS_BASE ||
9570 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009571 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9572 nested_vmx_msr_check_common(vcpu, e))
9573 return -EINVAL;
9574 return 0;
9575}
9576
9577static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9578 struct vmx_msr_entry *e)
9579{
9580 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9581 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009582 return -EINVAL;
9583 return 0;
9584}
9585
9586/*
9587 * Load guest's/host's msr at nested entry/exit.
9588 * return 0 for success, entry index for failure.
9589 */
9590static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9591{
9592 u32 i;
9593 struct vmx_msr_entry e;
9594 struct msr_data msr;
9595
9596 msr.host_initiated = false;
9597 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009598 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9599 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009600 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009601 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9602 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009603 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009604 }
9605 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009606 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009607 "%s check failed (%u, 0x%x, 0x%x)\n",
9608 __func__, i, e.index, e.reserved);
9609 goto fail;
9610 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009611 msr.index = e.index;
9612 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009613 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009614 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009615 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9616 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009617 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009618 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009619 }
9620 return 0;
9621fail:
9622 return i + 1;
9623}
9624
9625static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9626{
9627 u32 i;
9628 struct vmx_msr_entry e;
9629
9630 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009631 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009632 if (kvm_vcpu_read_guest(vcpu,
9633 gpa + i * sizeof(e),
9634 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009635 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009636 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9637 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009638 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009639 }
9640 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009641 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009642 "%s check failed (%u, 0x%x, 0x%x)\n",
9643 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009644 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009645 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009646 msr_info.host_initiated = false;
9647 msr_info.index = e.index;
9648 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009649 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009650 "%s cannot read MSR (%u, 0x%x)\n",
9651 __func__, i, e.index);
9652 return -EINVAL;
9653 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009654 if (kvm_vcpu_write_guest(vcpu,
9655 gpa + i * sizeof(e) +
9656 offsetof(struct vmx_msr_entry, value),
9657 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009658 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009659 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009660 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009661 return -EINVAL;
9662 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009663 }
9664 return 0;
9665}
9666
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009667/*
9668 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9669 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009670 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009671 * guest in a way that will both be appropriate to L1's requests, and our
9672 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9673 * function also has additional necessary side-effects, like setting various
9674 * vcpu->arch fields.
9675 */
9676static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9677{
9678 struct vcpu_vmx *vmx = to_vmx(vcpu);
9679 u32 exec_control;
9680
9681 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9682 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9683 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9684 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9685 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9686 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9687 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9688 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9689 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9690 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9691 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9692 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9693 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9694 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9695 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9696 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9697 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9698 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9699 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9700 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9701 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9702 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9703 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9704 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9705 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9706 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9707 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9708 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9709 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9710 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9711 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9712 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9713 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9714 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9715 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9716 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9717
Jan Kiszka2996fca2014-06-16 13:59:43 +02009718 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9719 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9720 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9721 } else {
9722 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9723 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9724 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009725 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9726 vmcs12->vm_entry_intr_info_field);
9727 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9728 vmcs12->vm_entry_exception_error_code);
9729 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9730 vmcs12->vm_entry_instruction_len);
9731 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9732 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009733 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009734 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009735 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9736 vmcs12->guest_pending_dbg_exceptions);
9737 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9738 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9739
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009740 if (nested_cpu_has_xsaves(vmcs12))
9741 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009742 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9743
Jan Kiszkaf4124502014-03-07 20:03:13 +01009744 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009745
Paolo Bonzini93140062016-07-06 13:23:51 +02009746 /* Preemption timer setting is only taken from vmcs01. */
9747 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9748 exec_control |= vmcs_config.pin_based_exec_ctrl;
9749 if (vmx->hv_deadline_tsc == -1)
9750 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9751
9752 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009753 if (nested_cpu_has_posted_intr(vmcs12)) {
9754 /*
9755 * Note that we use L0's vector here and in
9756 * vmx_deliver_nested_posted_interrupt.
9757 */
9758 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9759 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009760 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009761 vmcs_write64(POSTED_INTR_DESC_ADDR,
9762 page_to_phys(vmx->nested.pi_desc_page) +
9763 (unsigned long)(vmcs12->posted_intr_desc_addr &
9764 (PAGE_SIZE - 1)));
9765 } else
9766 exec_control &= ~PIN_BASED_POSTED_INTR;
9767
Jan Kiszkaf4124502014-03-07 20:03:13 +01009768 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009769
Jan Kiszkaf4124502014-03-07 20:03:13 +01009770 vmx->nested.preemption_timer_expired = false;
9771 if (nested_cpu_has_preemption_timer(vmcs12))
9772 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009773
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009774 /*
9775 * Whether page-faults are trapped is determined by a combination of
9776 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9777 * If enable_ept, L0 doesn't care about page faults and we should
9778 * set all of these to L1's desires. However, if !enable_ept, L0 does
9779 * care about (at least some) page faults, and because it is not easy
9780 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9781 * to exit on each and every L2 page fault. This is done by setting
9782 * MASK=MATCH=0 and (see below) EB.PF=1.
9783 * Note that below we don't need special code to set EB.PF beyond the
9784 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9785 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9786 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9787 *
9788 * A problem with this approach (when !enable_ept) is that L1 may be
9789 * injected with more page faults than it asked for. This could have
9790 * caused problems, but in practice existing hypervisors don't care.
9791 * To fix this, we will need to emulate the PFEC checking (on the L1
9792 * page tables), using walk_addr(), when injecting PFs to L1.
9793 */
9794 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9795 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9796 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9797 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9798
9799 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009800 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009801
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009802 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009803 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009804 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009805 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009806 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009807 if (nested_cpu_has(vmcs12,
9808 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9809 exec_control |= vmcs12->secondary_vm_exec_control;
9810
9811 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9812 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009813 * If translation failed, no matter: This feature asks
9814 * to exit when accessing the given address, and if it
9815 * can never be accessed, this feature won't do
9816 * anything anyway.
9817 */
9818 if (!vmx->nested.apic_access_page)
9819 exec_control &=
9820 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9821 else
9822 vmcs_write64(APIC_ACCESS_ADDR,
9823 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009824 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009825 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009826 exec_control |=
9827 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009828 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009829 }
9830
Wincy Van608406e2015-02-03 23:57:51 +08009831 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9832 vmcs_write64(EOI_EXIT_BITMAP0,
9833 vmcs12->eoi_exit_bitmap0);
9834 vmcs_write64(EOI_EXIT_BITMAP1,
9835 vmcs12->eoi_exit_bitmap1);
9836 vmcs_write64(EOI_EXIT_BITMAP2,
9837 vmcs12->eoi_exit_bitmap2);
9838 vmcs_write64(EOI_EXIT_BITMAP3,
9839 vmcs12->eoi_exit_bitmap3);
9840 vmcs_write16(GUEST_INTR_STATUS,
9841 vmcs12->guest_intr_status);
9842 }
9843
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009844 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9845 }
9846
9847
9848 /*
9849 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9850 * Some constant fields are set here by vmx_set_constant_host_state().
9851 * Other fields are different per CPU, and will be set later when
9852 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9853 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009854 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009855
9856 /*
Jim Mattson83bafef2016-10-04 10:48:38 -07009857 * Set the MSR load/store lists to match L0's settings.
9858 */
9859 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
9860 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9861 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
9862 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9863 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
9864
9865 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009866 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9867 * entry, but only if the current (host) sp changed from the value
9868 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9869 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9870 * here we just force the write to happen on entry.
9871 */
9872 vmx->host_rsp = 0;
9873
9874 exec_control = vmx_exec_control(vmx); /* L0's desires */
9875 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9876 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9877 exec_control &= ~CPU_BASED_TPR_SHADOW;
9878 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009879
9880 if (exec_control & CPU_BASED_TPR_SHADOW) {
9881 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9882 page_to_phys(vmx->nested.virtual_apic_page));
9883 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9884 }
9885
Wincy Van3af18d92015-02-03 23:49:31 +08009886 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009887 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9888 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9889 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9890 else
Wincy Van3af18d92015-02-03 23:49:31 +08009891 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9892
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009893 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009894 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009895 * Rather, exit every time.
9896 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009897 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9898 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9899
9900 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9901
9902 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9903 * bitwise-or of what L1 wants to trap for L2, and what we want to
9904 * trap. Note that CR0.TS also needs updating - we do this later.
9905 */
9906 update_exception_bitmap(vcpu);
9907 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9908 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9909
Nadav Har'El8049d652013-08-05 11:07:06 +03009910 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9911 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9912 * bits are further modified by vmx_set_efer() below.
9913 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009914 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009915
9916 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9917 * emulated by vmx_set_efer(), below.
9918 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009919 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009920 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9921 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009922 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9923
Jan Kiszka44811c02013-08-04 17:17:27 +02009924 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009925 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009926 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9927 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009928 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9929
9930
9931 set_cr4_guest_host_mask(vmx);
9932
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009933 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9934 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9935
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009936 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9937 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009938 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009939 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009940 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -07009941 if (kvm_has_tsc_control)
9942 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009943
9944 if (enable_vpid) {
9945 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009946 * There is no direct mapping between vpid02 and vpid12, the
9947 * vpid02 is per-vCPU for L0 and reused while the value of
9948 * vpid12 is changed w/ one invvpid during nested vmentry.
9949 * The vpid12 is allocated by L1 for L2, so it will not
9950 * influence global bitmap(for vpid01 and vpid02 allocation)
9951 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009952 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009953 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9954 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9955 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9956 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9957 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9958 }
9959 } else {
9960 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9961 vmx_flush_tlb(vcpu);
9962 }
9963
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009964 }
9965
Nadav Har'El155a97a2013-08-05 11:07:16 +03009966 if (nested_cpu_has_ept(vmcs12)) {
9967 kvm_mmu_unload(vcpu);
9968 nested_ept_init_mmu_context(vcpu);
9969 }
9970
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009971 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9972 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009973 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009974 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9975 else
9976 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9977 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9978 vmx_set_efer(vcpu, vcpu->arch.efer);
9979
9980 /*
9981 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9982 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9983 * The CR0_READ_SHADOW is what L2 should have expected to read given
9984 * the specifications by L1; It's not enough to take
9985 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9986 * have more bits than L1 expected.
9987 */
9988 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9989 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9990
9991 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9992 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9993
9994 /* shadow page tables on either EPT or shadow page tables */
9995 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9996 kvm_mmu_reset_context(vcpu);
9997
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009998 if (!enable_ept)
9999 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10000
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010001 /*
10002 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10003 */
10004 if (enable_ept) {
10005 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10006 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10007 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10008 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10009 }
10010
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010011 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10012 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10013}
10014
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010015/*
10016 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10017 * for running an L2 nested guest.
10018 */
10019static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10020{
10021 struct vmcs12 *vmcs12;
10022 struct vcpu_vmx *vmx = to_vmx(vcpu);
10023 int cpu;
10024 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010025 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010026 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010027
10028 if (!nested_vmx_check_permission(vcpu) ||
10029 !nested_vmx_check_vmcs12(vcpu))
10030 return 1;
10031
10032 skip_emulated_instruction(vcpu);
10033 vmcs12 = get_vmcs12(vcpu);
10034
Abel Gordon012f83c2013-04-18 14:39:25 +030010035 if (enable_shadow_vmcs)
10036 copy_shadow_to_vmcs12(vmx);
10037
Nadav Har'El7c177932011-05-25 23:12:04 +030010038 /*
10039 * The nested entry process starts with enforcing various prerequisites
10040 * on vmcs12 as required by the Intel SDM, and act appropriately when
10041 * they fail: As the SDM explains, some conditions should cause the
10042 * instruction to fail, while others will cause the instruction to seem
10043 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10044 * To speed up the normal (success) code path, we should avoid checking
10045 * for misconfigurations which will anyway be caught by the processor
10046 * when using the merged vmcs02.
10047 */
10048 if (vmcs12->launch_state == launch) {
10049 nested_vmx_failValid(vcpu,
10050 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10051 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10052 return 1;
10053 }
10054
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010055 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10056 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010057 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10058 return 1;
10059 }
10060
Wincy Van3af18d92015-02-03 23:49:31 +080010061 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010062 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10063 return 1;
10064 }
10065
Wincy Van3af18d92015-02-03 23:49:31 +080010066 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010067 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10068 return 1;
10069 }
10070
Wincy Vanf2b93282015-02-03 23:56:03 +080010071 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10072 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10073 return 1;
10074 }
10075
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010076 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10077 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10078 return 1;
10079 }
10080
Nadav Har'El7c177932011-05-25 23:12:04 +030010081 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010082 vmx->nested.nested_vmx_true_procbased_ctls_low,
10083 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010084 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010085 vmx->nested.nested_vmx_secondary_ctls_low,
10086 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010087 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010088 vmx->nested.nested_vmx_pinbased_ctls_low,
10089 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010090 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010091 vmx->nested.nested_vmx_true_exit_ctls_low,
10092 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010093 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010094 vmx->nested.nested_vmx_true_entry_ctls_low,
10095 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010096 {
10097 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10098 return 1;
10099 }
10100
10101 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10102 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10103 nested_vmx_failValid(vcpu,
10104 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10105 return 1;
10106 }
10107
Wincy Vanb9c237b2015-02-03 23:56:30 +080010108 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010109 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10110 nested_vmx_entry_failure(vcpu, vmcs12,
10111 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10112 return 1;
10113 }
10114 if (vmcs12->vmcs_link_pointer != -1ull) {
10115 nested_vmx_entry_failure(vcpu, vmcs12,
10116 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10117 return 1;
10118 }
10119
10120 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010121 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010122 * are performed on the field for the IA32_EFER MSR:
10123 * - Bits reserved in the IA32_EFER MSR must be 0.
10124 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10125 * the IA-32e mode guest VM-exit control. It must also be identical
10126 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10127 * CR0.PG) is 1.
10128 */
10129 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10130 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10131 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10132 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10133 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10134 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10135 nested_vmx_entry_failure(vcpu, vmcs12,
10136 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10137 return 1;
10138 }
10139 }
10140
10141 /*
10142 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10143 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10144 * the values of the LMA and LME bits in the field must each be that of
10145 * the host address-space size VM-exit control.
10146 */
10147 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10148 ia32e = (vmcs12->vm_exit_controls &
10149 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10150 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10151 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10152 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10153 nested_vmx_entry_failure(vcpu, vmcs12,
10154 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10155 return 1;
10156 }
10157 }
10158
10159 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010160 * We're finally done with prerequisite checking, and can start with
10161 * the nested entry.
10162 */
10163
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010164 vmcs02 = nested_get_current_vmcs02(vmx);
10165 if (!vmcs02)
10166 return -ENOMEM;
10167
10168 enter_guest_mode(vcpu);
10169
Jan Kiszka2996fca2014-06-16 13:59:43 +020010170 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10171 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10172
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010173 cpu = get_cpu();
10174 vmx->loaded_vmcs = vmcs02;
10175 vmx_vcpu_put(vcpu);
10176 vmx_vcpu_load(vcpu, cpu);
10177 vcpu->cpu = cpu;
10178 put_cpu();
10179
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010180 vmx_segment_cache_clear(vmx);
10181
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010182 prepare_vmcs02(vcpu, vmcs12);
10183
Wincy Vanff651cb2014-12-11 08:52:58 +030010184 msr_entry_idx = nested_vmx_load_msr(vcpu,
10185 vmcs12->vm_entry_msr_load_addr,
10186 vmcs12->vm_entry_msr_load_count);
10187 if (msr_entry_idx) {
10188 leave_guest_mode(vcpu);
10189 vmx_load_vmcs01(vcpu);
10190 nested_vmx_entry_failure(vcpu, vmcs12,
10191 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10192 return 1;
10193 }
10194
10195 vmcs12->launch_state = 1;
10196
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010197 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010198 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010199
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010200 vmx->nested.nested_run_pending = 1;
10201
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010202 /*
10203 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10204 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10205 * returned as far as L1 is concerned. It will only return (and set
10206 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10207 */
10208 return 1;
10209}
10210
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010211/*
10212 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10213 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10214 * This function returns the new value we should put in vmcs12.guest_cr0.
10215 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10216 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10217 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10218 * didn't trap the bit, because if L1 did, so would L0).
10219 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10220 * been modified by L2, and L1 knows it. So just leave the old value of
10221 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10222 * isn't relevant, because if L0 traps this bit it can set it to anything.
10223 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10224 * changed these bits, and therefore they need to be updated, but L0
10225 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10226 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10227 */
10228static inline unsigned long
10229vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10230{
10231 return
10232 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10233 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10234 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10235 vcpu->arch.cr0_guest_owned_bits));
10236}
10237
10238static inline unsigned long
10239vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10240{
10241 return
10242 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10243 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10244 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10245 vcpu->arch.cr4_guest_owned_bits));
10246}
10247
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010248static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10249 struct vmcs12 *vmcs12)
10250{
10251 u32 idt_vectoring;
10252 unsigned int nr;
10253
Gleb Natapov851eb6672013-09-25 12:51:34 +030010254 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010255 nr = vcpu->arch.exception.nr;
10256 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10257
10258 if (kvm_exception_is_soft(nr)) {
10259 vmcs12->vm_exit_instruction_len =
10260 vcpu->arch.event_exit_inst_len;
10261 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10262 } else
10263 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10264
10265 if (vcpu->arch.exception.has_error_code) {
10266 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10267 vmcs12->idt_vectoring_error_code =
10268 vcpu->arch.exception.error_code;
10269 }
10270
10271 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010272 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010273 vmcs12->idt_vectoring_info_field =
10274 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10275 } else if (vcpu->arch.interrupt.pending) {
10276 nr = vcpu->arch.interrupt.nr;
10277 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10278
10279 if (vcpu->arch.interrupt.soft) {
10280 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10281 vmcs12->vm_entry_instruction_len =
10282 vcpu->arch.event_exit_inst_len;
10283 } else
10284 idt_vectoring |= INTR_TYPE_EXT_INTR;
10285
10286 vmcs12->idt_vectoring_info_field = idt_vectoring;
10287 }
10288}
10289
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010290static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10291{
10292 struct vcpu_vmx *vmx = to_vmx(vcpu);
10293
Jan Kiszkaf4124502014-03-07 20:03:13 +010010294 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10295 vmx->nested.preemption_timer_expired) {
10296 if (vmx->nested.nested_run_pending)
10297 return -EBUSY;
10298 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10299 return 0;
10300 }
10301
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010302 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010303 if (vmx->nested.nested_run_pending ||
10304 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010305 return -EBUSY;
10306 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10307 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10308 INTR_INFO_VALID_MASK, 0);
10309 /*
10310 * The NMI-triggered VM exit counts as injection:
10311 * clear this one and block further NMIs.
10312 */
10313 vcpu->arch.nmi_pending = 0;
10314 vmx_set_nmi_mask(vcpu, true);
10315 return 0;
10316 }
10317
10318 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10319 nested_exit_on_intr(vcpu)) {
10320 if (vmx->nested.nested_run_pending)
10321 return -EBUSY;
10322 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010323 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010324 }
10325
Wincy Van705699a2015-02-03 23:58:17 +080010326 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010327}
10328
Jan Kiszkaf4124502014-03-07 20:03:13 +010010329static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10330{
10331 ktime_t remaining =
10332 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10333 u64 value;
10334
10335 if (ktime_to_ns(remaining) <= 0)
10336 return 0;
10337
10338 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10339 do_div(value, 1000000);
10340 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10341}
10342
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010343/*
10344 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10345 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10346 * and this function updates it to reflect the changes to the guest state while
10347 * L2 was running (and perhaps made some exits which were handled directly by L0
10348 * without going back to L1), and to reflect the exit reason.
10349 * Note that we do not have to copy here all VMCS fields, just those that
10350 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10351 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10352 * which already writes to vmcs12 directly.
10353 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010354static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10355 u32 exit_reason, u32 exit_intr_info,
10356 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010357{
10358 /* update guest state fields: */
10359 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10360 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10361
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010362 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10363 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10364 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10365
10366 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10367 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10368 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10369 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10370 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10371 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10372 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10373 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10374 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10375 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10376 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10377 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10378 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10379 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10380 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10381 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10382 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10383 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10384 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10385 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10386 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10387 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10388 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10389 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10390 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10391 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10392 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10393 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10394 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10395 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10396 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10397 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10398 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10399 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10400 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10401 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10402
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010403 vmcs12->guest_interruptibility_info =
10404 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10405 vmcs12->guest_pending_dbg_exceptions =
10406 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010407 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10408 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10409 else
10410 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010411
Jan Kiszkaf4124502014-03-07 20:03:13 +010010412 if (nested_cpu_has_preemption_timer(vmcs12)) {
10413 if (vmcs12->vm_exit_controls &
10414 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10415 vmcs12->vmx_preemption_timer_value =
10416 vmx_get_preemption_timer_value(vcpu);
10417 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10418 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010419
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010420 /*
10421 * In some cases (usually, nested EPT), L2 is allowed to change its
10422 * own CR3 without exiting. If it has changed it, we must keep it.
10423 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10424 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10425 *
10426 * Additionally, restore L2's PDPTR to vmcs12.
10427 */
10428 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010429 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010430 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10431 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10432 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10433 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10434 }
10435
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010436 if (nested_cpu_has_ept(vmcs12))
10437 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10438
Wincy Van608406e2015-02-03 23:57:51 +080010439 if (nested_cpu_has_vid(vmcs12))
10440 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10441
Jan Kiszkac18911a2013-03-13 16:06:41 +010010442 vmcs12->vm_entry_controls =
10443 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010444 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010445
Jan Kiszka2996fca2014-06-16 13:59:43 +020010446 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10447 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10448 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10449 }
10450
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010451 /* TODO: These cannot have changed unless we have MSR bitmaps and
10452 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010453 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010454 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010455 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10456 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010457 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10458 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10459 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010460 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010461 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010462 if (nested_cpu_has_xsaves(vmcs12))
10463 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010464
10465 /* update exit information fields: */
10466
Jan Kiszka533558b2014-01-04 18:47:20 +010010467 vmcs12->vm_exit_reason = exit_reason;
10468 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010469
Jan Kiszka533558b2014-01-04 18:47:20 +010010470 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010471 if ((vmcs12->vm_exit_intr_info &
10472 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10473 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10474 vmcs12->vm_exit_intr_error_code =
10475 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010476 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010477 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10478 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10479
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010480 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10481 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10482 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010483 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010484
10485 /*
10486 * Transfer the event that L0 or L1 may wanted to inject into
10487 * L2 to IDT_VECTORING_INFO_FIELD.
10488 */
10489 vmcs12_save_pending_event(vcpu, vmcs12);
10490 }
10491
10492 /*
10493 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10494 * preserved above and would only end up incorrectly in L1.
10495 */
10496 vcpu->arch.nmi_injected = false;
10497 kvm_clear_exception_queue(vcpu);
10498 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010499}
10500
10501/*
10502 * A part of what we need to when the nested L2 guest exits and we want to
10503 * run its L1 parent, is to reset L1's guest state to the host state specified
10504 * in vmcs12.
10505 * This function is to be called not only on normal nested exit, but also on
10506 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10507 * Failures During or After Loading Guest State").
10508 * This function should be called when the active VMCS is L1's (vmcs01).
10509 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010510static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10511 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010512{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010513 struct kvm_segment seg;
10514
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010515 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10516 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010517 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010518 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10519 else
10520 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10521 vmx_set_efer(vcpu, vcpu->arch.efer);
10522
10523 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10524 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010525 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010526 /*
10527 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10528 * actually changed, because it depends on the current state of
10529 * fpu_active (which may have changed).
10530 * Note that vmx_set_cr0 refers to efer set above.
10531 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010532 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010533 /*
10534 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10535 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10536 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10537 */
10538 update_exception_bitmap(vcpu);
10539 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10540 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10541
10542 /*
10543 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10544 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10545 */
10546 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10547 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10548
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010549 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010550
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010551 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10552 kvm_mmu_reset_context(vcpu);
10553
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010554 if (!enable_ept)
10555 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10556
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010557 if (enable_vpid) {
10558 /*
10559 * Trivially support vpid by letting L2s share their parent
10560 * L1's vpid. TODO: move to a more elaborate solution, giving
10561 * each L2 its own vpid and exposing the vpid feature to L1.
10562 */
10563 vmx_flush_tlb(vcpu);
10564 }
10565
10566
10567 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10568 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10569 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10570 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10571 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010572
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010573 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10574 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10575 vmcs_write64(GUEST_BNDCFGS, 0);
10576
Jan Kiszka44811c02013-08-04 17:17:27 +020010577 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010578 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010579 vcpu->arch.pat = vmcs12->host_ia32_pat;
10580 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010581 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10582 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10583 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010584
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010585 /* Set L1 segment info according to Intel SDM
10586 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10587 seg = (struct kvm_segment) {
10588 .base = 0,
10589 .limit = 0xFFFFFFFF,
10590 .selector = vmcs12->host_cs_selector,
10591 .type = 11,
10592 .present = 1,
10593 .s = 1,
10594 .g = 1
10595 };
10596 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10597 seg.l = 1;
10598 else
10599 seg.db = 1;
10600 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10601 seg = (struct kvm_segment) {
10602 .base = 0,
10603 .limit = 0xFFFFFFFF,
10604 .type = 3,
10605 .present = 1,
10606 .s = 1,
10607 .db = 1,
10608 .g = 1
10609 };
10610 seg.selector = vmcs12->host_ds_selector;
10611 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10612 seg.selector = vmcs12->host_es_selector;
10613 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10614 seg.selector = vmcs12->host_ss_selector;
10615 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10616 seg.selector = vmcs12->host_fs_selector;
10617 seg.base = vmcs12->host_fs_base;
10618 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10619 seg.selector = vmcs12->host_gs_selector;
10620 seg.base = vmcs12->host_gs_base;
10621 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10622 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010623 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010624 .limit = 0x67,
10625 .selector = vmcs12->host_tr_selector,
10626 .type = 11,
10627 .present = 1
10628 };
10629 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10630
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010631 kvm_set_dr(vcpu, 7, 0x400);
10632 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010633
Wincy Van3af18d92015-02-03 23:49:31 +080010634 if (cpu_has_vmx_msr_bitmap())
10635 vmx_set_msr_bitmap(vcpu);
10636
Wincy Vanff651cb2014-12-11 08:52:58 +030010637 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10638 vmcs12->vm_exit_msr_load_count))
10639 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010640}
10641
10642/*
10643 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10644 * and modify vmcs12 to make it see what it would expect to see there if
10645 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10646 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010647static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10648 u32 exit_intr_info,
10649 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010650{
10651 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010652 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010653 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010654
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010655 /* trying to cancel vmlaunch/vmresume is a bug */
10656 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10657
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010658 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010659 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10660 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010661
Wincy Vanff651cb2014-12-11 08:52:58 +030010662 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10663 vmcs12->vm_exit_msr_store_count))
10664 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10665
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010666 if (unlikely(vmx->fail))
10667 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
10668
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010669 vmx_load_vmcs01(vcpu);
10670
Bandan Das77b0f5d2014-04-19 18:17:45 -040010671 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10672 && nested_exit_intr_ack_set(vcpu)) {
10673 int irq = kvm_cpu_get_interrupt(vcpu);
10674 WARN_ON(irq < 0);
10675 vmcs12->vm_exit_intr_info = irq |
10676 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10677 }
10678
Jan Kiszka542060e2014-01-04 18:47:21 +010010679 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10680 vmcs12->exit_qualification,
10681 vmcs12->idt_vectoring_info_field,
10682 vmcs12->vm_exit_intr_info,
10683 vmcs12->vm_exit_intr_error_code,
10684 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010685
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010686 vm_entry_controls_reset_shadow(vmx);
10687 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010688 vmx_segment_cache_clear(vmx);
10689
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010690 /* if no vmcs02 cache requested, remove the one we used */
10691 if (VMCS02_POOL_SIZE == 0)
10692 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10693
10694 load_vmcs12_host_state(vcpu, vmcs12);
10695
Paolo Bonzini93140062016-07-06 13:23:51 +020010696 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070010697 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10698 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010699 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010700 if (vmx->hv_deadline_tsc == -1)
10701 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10702 PIN_BASED_VMX_PREEMPTION_TIMER);
10703 else
10704 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10705 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010706 if (kvm_has_tsc_control)
10707 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010708
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010709 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10710 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10711 vmx_set_virtual_x2apic_mode(vcpu,
10712 vcpu->arch.apic_base & X2APIC_ENABLE);
10713 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010714
10715 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10716 vmx->host_rsp = 0;
10717
10718 /* Unpin physical memory we referred to in vmcs02 */
10719 if (vmx->nested.apic_access_page) {
10720 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010721 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010722 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010723 if (vmx->nested.virtual_apic_page) {
10724 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010725 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010726 }
Wincy Van705699a2015-02-03 23:58:17 +080010727 if (vmx->nested.pi_desc_page) {
10728 kunmap(vmx->nested.pi_desc_page);
10729 nested_release_page(vmx->nested.pi_desc_page);
10730 vmx->nested.pi_desc_page = NULL;
10731 vmx->nested.pi_desc = NULL;
10732 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010733
10734 /*
Tang Chen38b99172014-09-24 15:57:54 +080010735 * We are now running in L2, mmu_notifier will force to reload the
10736 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10737 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010738 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010739
10740 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010741 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10742 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10743 * success or failure flag accordingly.
10744 */
10745 if (unlikely(vmx->fail)) {
10746 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010747 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010748 } else
10749 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010750 if (enable_shadow_vmcs)
10751 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010752
10753 /* in case we halted in L2 */
10754 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010755}
10756
Nadav Har'El7c177932011-05-25 23:12:04 +030010757/*
Jan Kiszka42124922014-01-04 18:47:19 +010010758 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10759 */
10760static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10761{
10762 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010763 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010764 free_nested(to_vmx(vcpu));
10765}
10766
10767/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010768 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10769 * 23.7 "VM-entry failures during or after loading guest state" (this also
10770 * lists the acceptable exit-reason and exit-qualification parameters).
10771 * It should only be called before L2 actually succeeded to run, and when
10772 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10773 */
10774static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10775 struct vmcs12 *vmcs12,
10776 u32 reason, unsigned long qualification)
10777{
10778 load_vmcs12_host_state(vcpu, vmcs12);
10779 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10780 vmcs12->exit_qualification = qualification;
10781 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010782 if (enable_shadow_vmcs)
10783 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010784}
10785
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010786static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10787 struct x86_instruction_info *info,
10788 enum x86_intercept_stage stage)
10789{
10790 return X86EMUL_CONTINUE;
10791}
10792
Yunhong Jiang64672c92016-06-13 14:19:59 -070010793#ifdef CONFIG_X86_64
10794/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10795static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10796 u64 divisor, u64 *result)
10797{
10798 u64 low = a << shift, high = a >> (64 - shift);
10799
10800 /* To avoid the overflow on divq */
10801 if (high >= divisor)
10802 return 1;
10803
10804 /* Low hold the result, high hold rem which is discarded */
10805 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10806 "rm" (divisor), "0" (low), "1" (high));
10807 *result = low;
10808
10809 return 0;
10810}
10811
10812static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10813{
10814 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010815 u64 tscl = rdtsc();
10816 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10817 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010818
10819 /* Convert to host delta tsc if tsc scaling is enabled */
10820 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10821 u64_shl_div_u64(delta_tsc,
10822 kvm_tsc_scaling_ratio_frac_bits,
10823 vcpu->arch.tsc_scaling_ratio,
10824 &delta_tsc))
10825 return -ERANGE;
10826
10827 /*
10828 * If the delta tsc can't fit in the 32 bit after the multi shift,
10829 * we can't use the preemption timer.
10830 * It's possible that it fits on later vmentries, but checking
10831 * on every vmentry is costly so we just use an hrtimer.
10832 */
10833 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10834 return -ERANGE;
10835
10836 vmx->hv_deadline_tsc = tscl + delta_tsc;
10837 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10838 PIN_BASED_VMX_PREEMPTION_TIMER);
10839 return 0;
10840}
10841
10842static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10843{
10844 struct vcpu_vmx *vmx = to_vmx(vcpu);
10845 vmx->hv_deadline_tsc = -1;
10846 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10847 PIN_BASED_VMX_PREEMPTION_TIMER);
10848}
10849#endif
10850
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010851static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010852{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010853 if (ple_gap)
10854 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010855}
10856
Kai Huang843e4332015-01-28 10:54:28 +080010857static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10858 struct kvm_memory_slot *slot)
10859{
10860 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10861 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10862}
10863
10864static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10865 struct kvm_memory_slot *slot)
10866{
10867 kvm_mmu_slot_set_dirty(kvm, slot);
10868}
10869
10870static void vmx_flush_log_dirty(struct kvm *kvm)
10871{
10872 kvm_flush_pml_buffers(kvm);
10873}
10874
10875static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10876 struct kvm_memory_slot *memslot,
10877 gfn_t offset, unsigned long mask)
10878{
10879 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10880}
10881
Feng Wuefc64402015-09-18 22:29:51 +080010882/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010883 * This routine does the following things for vCPU which is going
10884 * to be blocked if VT-d PI is enabled.
10885 * - Store the vCPU to the wakeup list, so when interrupts happen
10886 * we can find the right vCPU to wake up.
10887 * - Change the Posted-interrupt descriptor as below:
10888 * 'NDST' <-- vcpu->pre_pcpu
10889 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10890 * - If 'ON' is set during this process, which means at least one
10891 * interrupt is posted for this vCPU, we cannot block it, in
10892 * this case, return 1, otherwise, return 0.
10893 *
10894 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010895static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010896{
10897 unsigned long flags;
10898 unsigned int dest;
10899 struct pi_desc old, new;
10900 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10901
10902 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010903 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10904 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010905 return 0;
10906
10907 vcpu->pre_pcpu = vcpu->cpu;
10908 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10909 vcpu->pre_pcpu), flags);
10910 list_add_tail(&vcpu->blocked_vcpu_list,
10911 &per_cpu(blocked_vcpu_on_cpu,
10912 vcpu->pre_pcpu));
10913 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10914 vcpu->pre_pcpu), flags);
10915
10916 do {
10917 old.control = new.control = pi_desc->control;
10918
10919 /*
10920 * We should not block the vCPU if
10921 * an interrupt is posted for it.
10922 */
10923 if (pi_test_on(pi_desc) == 1) {
10924 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10925 vcpu->pre_pcpu), flags);
10926 list_del(&vcpu->blocked_vcpu_list);
10927 spin_unlock_irqrestore(
10928 &per_cpu(blocked_vcpu_on_cpu_lock,
10929 vcpu->pre_pcpu), flags);
10930 vcpu->pre_pcpu = -1;
10931
10932 return 1;
10933 }
10934
10935 WARN((pi_desc->sn == 1),
10936 "Warning: SN field of posted-interrupts "
10937 "is set before blocking\n");
10938
10939 /*
10940 * Since vCPU can be preempted during this process,
10941 * vcpu->cpu could be different with pre_pcpu, we
10942 * need to set pre_pcpu as the destination of wakeup
10943 * notification event, then we can find the right vCPU
10944 * to wakeup in wakeup handler if interrupts happen
10945 * when the vCPU is in blocked state.
10946 */
10947 dest = cpu_physical_id(vcpu->pre_pcpu);
10948
10949 if (x2apic_enabled())
10950 new.ndst = dest;
10951 else
10952 new.ndst = (dest << 8) & 0xFF00;
10953
10954 /* set 'NV' to 'wakeup vector' */
10955 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10956 } while (cmpxchg(&pi_desc->control, old.control,
10957 new.control) != old.control);
10958
10959 return 0;
10960}
10961
Yunhong Jiangbc225122016-06-13 14:19:58 -070010962static int vmx_pre_block(struct kvm_vcpu *vcpu)
10963{
10964 if (pi_pre_block(vcpu))
10965 return 1;
10966
Yunhong Jiang64672c92016-06-13 14:19:59 -070010967 if (kvm_lapic_hv_timer_in_use(vcpu))
10968 kvm_lapic_switch_to_sw_timer(vcpu);
10969
Yunhong Jiangbc225122016-06-13 14:19:58 -070010970 return 0;
10971}
10972
10973static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010974{
10975 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10976 struct pi_desc old, new;
10977 unsigned int dest;
10978 unsigned long flags;
10979
10980 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010981 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10982 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010983 return;
10984
10985 do {
10986 old.control = new.control = pi_desc->control;
10987
10988 dest = cpu_physical_id(vcpu->cpu);
10989
10990 if (x2apic_enabled())
10991 new.ndst = dest;
10992 else
10993 new.ndst = (dest << 8) & 0xFF00;
10994
10995 /* Allow posting non-urgent interrupts */
10996 new.sn = 0;
10997
10998 /* set 'NV' to 'notification vector' */
10999 new.nv = POSTED_INTR_VECTOR;
11000 } while (cmpxchg(&pi_desc->control, old.control,
11001 new.control) != old.control);
11002
11003 if(vcpu->pre_pcpu != -1) {
11004 spin_lock_irqsave(
11005 &per_cpu(blocked_vcpu_on_cpu_lock,
11006 vcpu->pre_pcpu), flags);
11007 list_del(&vcpu->blocked_vcpu_list);
11008 spin_unlock_irqrestore(
11009 &per_cpu(blocked_vcpu_on_cpu_lock,
11010 vcpu->pre_pcpu), flags);
11011 vcpu->pre_pcpu = -1;
11012 }
11013}
11014
Yunhong Jiangbc225122016-06-13 14:19:58 -070011015static void vmx_post_block(struct kvm_vcpu *vcpu)
11016{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011017 if (kvm_x86_ops->set_hv_timer)
11018 kvm_lapic_switch_to_hv_timer(vcpu);
11019
Yunhong Jiangbc225122016-06-13 14:19:58 -070011020 pi_post_block(vcpu);
11021}
11022
Feng Wubf9f6ac2015-09-18 22:29:55 +080011023/*
Feng Wuefc64402015-09-18 22:29:51 +080011024 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11025 *
11026 * @kvm: kvm
11027 * @host_irq: host irq of the interrupt
11028 * @guest_irq: gsi of the interrupt
11029 * @set: set or unset PI
11030 * returns 0 on success, < 0 on failure
11031 */
11032static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11033 uint32_t guest_irq, bool set)
11034{
11035 struct kvm_kernel_irq_routing_entry *e;
11036 struct kvm_irq_routing_table *irq_rt;
11037 struct kvm_lapic_irq irq;
11038 struct kvm_vcpu *vcpu;
11039 struct vcpu_data vcpu_info;
11040 int idx, ret = -EINVAL;
11041
11042 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011043 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11044 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011045 return 0;
11046
11047 idx = srcu_read_lock(&kvm->irq_srcu);
11048 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11049 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11050
11051 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11052 if (e->type != KVM_IRQ_ROUTING_MSI)
11053 continue;
11054 /*
11055 * VT-d PI cannot support posting multicast/broadcast
11056 * interrupts to a vCPU, we still use interrupt remapping
11057 * for these kind of interrupts.
11058 *
11059 * For lowest-priority interrupts, we only support
11060 * those with single CPU as the destination, e.g. user
11061 * configures the interrupts via /proc/irq or uses
11062 * irqbalance to make the interrupts single-CPU.
11063 *
11064 * We will support full lowest-priority interrupt later.
11065 */
11066
Radim Krčmář371313132016-07-12 22:09:27 +020011067 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011068 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11069 /*
11070 * Make sure the IRTE is in remapped mode if
11071 * we don't handle it in posted mode.
11072 */
11073 ret = irq_set_vcpu_affinity(host_irq, NULL);
11074 if (ret < 0) {
11075 printk(KERN_INFO
11076 "failed to back to remapped mode, irq: %u\n",
11077 host_irq);
11078 goto out;
11079 }
11080
Feng Wuefc64402015-09-18 22:29:51 +080011081 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011082 }
Feng Wuefc64402015-09-18 22:29:51 +080011083
11084 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11085 vcpu_info.vector = irq.vector;
11086
Feng Wub6ce9782016-01-25 16:53:35 +080011087 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011088 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11089
11090 if (set)
11091 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11092 else {
11093 /* suppress notification event before unposting */
11094 pi_set_sn(vcpu_to_pi_desc(vcpu));
11095 ret = irq_set_vcpu_affinity(host_irq, NULL);
11096 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11097 }
11098
11099 if (ret < 0) {
11100 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11101 __func__);
11102 goto out;
11103 }
11104 }
11105
11106 ret = 0;
11107out:
11108 srcu_read_unlock(&kvm->irq_srcu, idx);
11109 return ret;
11110}
11111
Ashok Rajc45dcc72016-06-22 14:59:56 +080011112static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11113{
11114 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11115 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11116 FEATURE_CONTROL_LMCE;
11117 else
11118 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11119 ~FEATURE_CONTROL_LMCE;
11120}
11121
Kees Cook404f6aa2016-08-08 16:29:06 -070011122static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011123 .cpu_has_kvm_support = cpu_has_kvm_support,
11124 .disabled_by_bios = vmx_disabled_by_bios,
11125 .hardware_setup = hardware_setup,
11126 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011127 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011128 .hardware_enable = hardware_enable,
11129 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011130 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011131 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011132
11133 .vcpu_create = vmx_create_vcpu,
11134 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011135 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011136
Avi Kivity04d2cc72007-09-10 18:10:54 +030011137 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011138 .vcpu_load = vmx_vcpu_load,
11139 .vcpu_put = vmx_vcpu_put,
11140
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011141 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011142 .get_msr = vmx_get_msr,
11143 .set_msr = vmx_set_msr,
11144 .get_segment_base = vmx_get_segment_base,
11145 .get_segment = vmx_get_segment,
11146 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011147 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011148 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011149 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011150 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011151 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011152 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011153 .set_cr3 = vmx_set_cr3,
11154 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011155 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011156 .get_idt = vmx_get_idt,
11157 .set_idt = vmx_set_idt,
11158 .get_gdt = vmx_get_gdt,
11159 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011160 .get_dr6 = vmx_get_dr6,
11161 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011162 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011163 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011164 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011165 .get_rflags = vmx_get_rflags,
11166 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011167
11168 .get_pkru = vmx_get_pkru,
11169
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011170 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011171 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011172
11173 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011174
Avi Kivity6aa8b732006-12-10 02:21:36 -080011175 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011176 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011177 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011178 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11179 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011180 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011181 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011182 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011183 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011184 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011185 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011186 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011187 .get_nmi_mask = vmx_get_nmi_mask,
11188 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011189 .enable_nmi_window = enable_nmi_window,
11190 .enable_irq_window = enable_irq_window,
11191 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011192 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011193 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011194 .get_enable_apicv = vmx_get_enable_apicv,
11195 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011196 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11197 .hwapic_irr_update = vmx_hwapic_irr_update,
11198 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011199 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11200 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011201
Izik Eiduscbc94022007-10-25 00:29:55 +020011202 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011203 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011204 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011205
Avi Kivity586f9602010-11-18 13:09:54 +020011206 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011207
Sheng Yang17cc3932010-01-05 19:02:27 +080011208 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011209
11210 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011211
11212 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011213 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011214
11215 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011216
11217 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011218
11219 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011220
11221 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011222
11223 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011224 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011225 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011226 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011227
11228 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011229
11230 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011231
11232 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11233 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11234 .flush_log_dirty = vmx_flush_log_dirty,
11235 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011236
Feng Wubf9f6ac2015-09-18 22:29:55 +080011237 .pre_block = vmx_pre_block,
11238 .post_block = vmx_post_block,
11239
Wei Huang25462f7f2015-06-19 15:45:05 +020011240 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011241
11242 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011243
11244#ifdef CONFIG_X86_64
11245 .set_hv_timer = vmx_set_hv_timer,
11246 .cancel_hv_timer = vmx_cancel_hv_timer,
11247#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011248
11249 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011250};
11251
11252static int __init vmx_init(void)
11253{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011254 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11255 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011256 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011257 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011258
Dave Young2965faa2015-09-09 15:38:55 -070011259#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011260 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11261 crash_vmclear_local_loaded_vmcss);
11262#endif
11263
He, Qingfdef3ad2007-04-30 09:45:24 +030011264 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011265}
11266
11267static void __exit vmx_exit(void)
11268{
Dave Young2965faa2015-09-09 15:38:55 -070011269#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011270 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011271 synchronize_rcu();
11272#endif
11273
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011274 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011275}
11276
11277module_init(vmx_init)
11278module_exit(vmx_exit)