blob: 43c0771c587cfb53531d77f6e42a00e0ac51ab23 [file] [log] [blame]
Jason Robertsce082592010-05-13 15:57:33 +01001/*
2 * NAND Flash Controller Device Driver
3 * Copyright © 2009-2010, Intel Corporation and its suppliers.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 *
18 */
Jason Robertsce082592010-05-13 15:57:33 +010019#include <linux/interrupt.h>
20#include <linux/delay.h>
Jamie Iles84457942011-05-06 15:28:55 +010021#include <linux/dma-mapping.h>
Jason Robertsce082592010-05-13 15:57:33 +010022#include <linux/wait.h>
23#include <linux/mutex.h>
David Millerb8664b32010-08-04 22:57:51 -070024#include <linux/slab.h>
Jason Robertsce082592010-05-13 15:57:33 +010025#include <linux/mtd/mtd.h>
26#include <linux/module.h>
27
28#include "denali.h"
29
30MODULE_LICENSE("GPL");
31
Masahiro Yamada43914a22014-09-09 11:01:51 +090032/*
33 * We define a module parameter that allows the user to override
Jason Robertsce082592010-05-13 15:57:33 +010034 * the hardware and decide what timing mode should be used.
35 */
36#define NAND_DEFAULT_TIMINGS -1
37
38static int onfi_timing_mode = NAND_DEFAULT_TIMINGS;
39module_param(onfi_timing_mode, int, S_IRUGO);
Masahiro Yamada81254502014-09-16 20:04:25 +090040MODULE_PARM_DESC(onfi_timing_mode,
41 "Overrides default ONFI setting. -1 indicates use default timings");
Jason Robertsce082592010-05-13 15:57:33 +010042
43#define DENALI_NAND_NAME "denali-nand"
44
Masahiro Yamada43914a22014-09-09 11:01:51 +090045/*
46 * We define a macro here that combines all interrupts this driver uses into
47 * a single constant value, for convenience.
48 */
Jamie Iles9589bf52011-05-06 15:28:56 +010049#define DENALI_IRQ_ALL (INTR_STATUS__DMA_CMD_COMP | \
50 INTR_STATUS__ECC_TRANSACTION_DONE | \
51 INTR_STATUS__ECC_ERR | \
52 INTR_STATUS__PROGRAM_FAIL | \
53 INTR_STATUS__LOAD_COMP | \
54 INTR_STATUS__PROGRAM_COMP | \
55 INTR_STATUS__TIME_OUT | \
56 INTR_STATUS__ERASE_FAIL | \
57 INTR_STATUS__RST_COMP | \
58 INTR_STATUS__ERASE_COMP)
Jason Robertsce082592010-05-13 15:57:33 +010059
Masahiro Yamada43914a22014-09-09 11:01:51 +090060/*
61 * indicates whether or not the internal value for the flash bank is
62 * valid or not
63 */
Chuanxiao5bac3ac2010-08-05 23:06:04 +080064#define CHIP_SELECT_INVALID -1
Jason Robertsce082592010-05-13 15:57:33 +010065
66#define SUPPORT_8BITECC 1
67
Masahiro Yamada43914a22014-09-09 11:01:51 +090068/*
69 * This macro divides two integers and rounds fractional values up
70 * to the nearest integer value.
71 */
Jason Robertsce082592010-05-13 15:57:33 +010072#define CEIL_DIV(X, Y) (((X)%(Y)) ? ((X)/(Y)+1) : ((X)/(Y)))
73
Masahiro Yamada43914a22014-09-09 11:01:51 +090074/*
75 * this macro allows us to convert from an MTD structure to our own
Jason Robertsce082592010-05-13 15:57:33 +010076 * device context (denali) structure.
77 */
78#define mtd_to_denali(m) container_of(m, struct denali_nand_info, mtd)
79
Masahiro Yamada43914a22014-09-09 11:01:51 +090080/*
81 * These constants are defined by the driver to enable common driver
82 * configuration options.
83 */
Jason Robertsce082592010-05-13 15:57:33 +010084#define SPARE_ACCESS 0x41
85#define MAIN_ACCESS 0x42
86#define MAIN_SPARE_ACCESS 0x43
Masahiro Yamada29023302014-07-11 11:14:05 +090087#define PIPELINE_ACCESS 0x2000
Jason Robertsce082592010-05-13 15:57:33 +010088
89#define DENALI_READ 0
90#define DENALI_WRITE 0x100
91
92/* types of device accesses. We can issue commands and get status */
93#define COMMAND_CYCLE 0
94#define ADDR_CYCLE 1
95#define STATUS_CYCLE 2
96
Masahiro Yamada43914a22014-09-09 11:01:51 +090097/*
98 * this is a helper macro that allows us to
99 * format the bank into the proper bits for the controller
100 */
Jason Robertsce082592010-05-13 15:57:33 +0100101#define BANK(x) ((x) << 24)
102
Jason Robertsce082592010-05-13 15:57:33 +0100103/* forward declarations */
104static void clear_interrupts(struct denali_nand_info *denali);
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800105static uint32_t wait_for_irq(struct denali_nand_info *denali,
106 uint32_t irq_mask);
107static void denali_irq_enable(struct denali_nand_info *denali,
108 uint32_t int_mask);
Jason Robertsce082592010-05-13 15:57:33 +0100109static uint32_t read_interrupt_status(struct denali_nand_info *denali);
110
Masahiro Yamada43914a22014-09-09 11:01:51 +0900111/*
112 * Certain operations for the denali NAND controller use an indexed mode to
113 * read/write data. The operation is performed by writing the address value
114 * of the command to the device memory followed by the data. This function
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800115 * abstracts this common operation.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900116 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800117static void index_addr(struct denali_nand_info *denali,
118 uint32_t address, uint32_t data)
Jason Robertsce082592010-05-13 15:57:33 +0100119{
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800120 iowrite32(address, denali->flash_mem);
121 iowrite32(data, denali->flash_mem + 0x10);
Jason Robertsce082592010-05-13 15:57:33 +0100122}
123
124/* Perform an indexed read of the device */
125static void index_addr_read_data(struct denali_nand_info *denali,
126 uint32_t address, uint32_t *pdata)
127{
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800128 iowrite32(address, denali->flash_mem);
Jason Robertsce082592010-05-13 15:57:33 +0100129 *pdata = ioread32(denali->flash_mem + 0x10);
130}
131
Masahiro Yamada43914a22014-09-09 11:01:51 +0900132/*
133 * We need to buffer some data for some of the NAND core routines.
134 * The operations manage buffering that data.
135 */
Jason Robertsce082592010-05-13 15:57:33 +0100136static void reset_buf(struct denali_nand_info *denali)
137{
138 denali->buf.head = denali->buf.tail = 0;
139}
140
141static void write_byte_to_buf(struct denali_nand_info *denali, uint8_t byte)
142{
Jason Robertsce082592010-05-13 15:57:33 +0100143 denali->buf.buf[denali->buf.tail++] = byte;
144}
145
146/* reads the status of the device */
147static void read_status(struct denali_nand_info *denali)
148{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900149 uint32_t cmd;
Jason Robertsce082592010-05-13 15:57:33 +0100150
151 /* initialize the data buffer to store status */
152 reset_buf(denali);
153
Chuanxiao Dongf0bc0c72010-08-11 17:14:59 +0800154 cmd = ioread32(denali->flash_reg + WRITE_PROTECT);
155 if (cmd)
156 write_byte_to_buf(denali, NAND_STATUS_WP);
157 else
158 write_byte_to_buf(denali, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100159}
160
161/* resets a specific device connected to the core */
162static void reset_bank(struct denali_nand_info *denali)
163{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900164 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900165 uint32_t irq_mask = INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT;
Jason Robertsce082592010-05-13 15:57:33 +0100166
167 clear_interrupts(denali);
168
Jamie Iles9589bf52011-05-06 15:28:56 +0100169 iowrite32(1 << denali->flash_bank, denali->flash_reg + DEVICE_RESET);
Jason Robertsce082592010-05-13 15:57:33 +0100170
171 irq_status = wait_for_irq(denali, irq_mask);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800172
Jamie Iles9589bf52011-05-06 15:28:56 +0100173 if (irq_status & INTR_STATUS__TIME_OUT)
Jamie Iles84457942011-05-06 15:28:55 +0100174 dev_err(denali->dev, "reset bank failed.\n");
Jason Robertsce082592010-05-13 15:57:33 +0100175}
176
177/* Reset the flash controller */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800178static uint16_t denali_nand_reset(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100179{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900180 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100181
Jamie Iles84457942011-05-06 15:28:55 +0100182 dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
Masahiro Yamada81254502014-09-16 20:04:25 +0900183 __FILE__, __LINE__, __func__);
Jason Robertsce082592010-05-13 15:57:33 +0100184
Masahiro Yamada81254502014-09-16 20:04:25 +0900185 for (i = 0; i < denali->max_banks; i++)
Jamie Iles9589bf52011-05-06 15:28:56 +0100186 iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT,
187 denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100188
Masahiro Yamada81254502014-09-16 20:04:25 +0900189 for (i = 0; i < denali->max_banks; i++) {
Jamie Iles9589bf52011-05-06 15:28:56 +0100190 iowrite32(1 << i, denali->flash_reg + DEVICE_RESET);
Masahiro Yamada81254502014-09-16 20:04:25 +0900191 while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) &
Jamie Iles9589bf52011-05-06 15:28:56 +0100192 (INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT)))
Chuanxiao Dong628bfd412010-08-11 17:53:29 +0800193 cpu_relax();
Jamie Iles9589bf52011-05-06 15:28:56 +0100194 if (ioread32(denali->flash_reg + INTR_STATUS(i)) &
195 INTR_STATUS__TIME_OUT)
Jamie Iles84457942011-05-06 15:28:55 +0100196 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100197 "NAND Reset operation timed out on bank %d\n", i);
198 }
199
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100200 for (i = 0; i < denali->max_banks; i++)
Jamie Iles9589bf52011-05-06 15:28:56 +0100201 iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT,
Masahiro Yamada81254502014-09-16 20:04:25 +0900202 denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100203
204 return PASS;
205}
206
Masahiro Yamada43914a22014-09-09 11:01:51 +0900207/*
208 * this routine calculates the ONFI timing values for a given mode and
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800209 * programs the clocking register accordingly. The mode is determined by
210 * the get_onfi_nand_para routine.
Jason Robertsce082592010-05-13 15:57:33 +0100211 */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800212static void nand_onfi_timing_set(struct denali_nand_info *denali,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800213 uint16_t mode)
Jason Robertsce082592010-05-13 15:57:33 +0100214{
215 uint16_t Trea[6] = {40, 30, 25, 20, 20, 16};
216 uint16_t Trp[6] = {50, 25, 17, 15, 12, 10};
217 uint16_t Treh[6] = {30, 15, 15, 10, 10, 7};
218 uint16_t Trc[6] = {100, 50, 35, 30, 25, 20};
219 uint16_t Trhoh[6] = {0, 15, 15, 15, 15, 15};
220 uint16_t Trloh[6] = {0, 0, 0, 0, 5, 5};
221 uint16_t Tcea[6] = {100, 45, 30, 25, 25, 25};
222 uint16_t Tadl[6] = {200, 100, 100, 100, 70, 70};
223 uint16_t Trhw[6] = {200, 100, 100, 100, 100, 100};
224 uint16_t Trhz[6] = {200, 100, 100, 100, 100, 100};
225 uint16_t Twhr[6] = {120, 80, 80, 60, 60, 60};
226 uint16_t Tcs[6] = {70, 35, 25, 25, 20, 15};
227
Jason Robertsce082592010-05-13 15:57:33 +0100228 uint16_t data_invalid_rhoh, data_invalid_rloh, data_invalid;
229 uint16_t dv_window = 0;
230 uint16_t en_lo, en_hi;
231 uint16_t acc_clks;
232 uint16_t addr_2_data, re_2_we, re_2_re, we_2_re, cs_cnt;
233
Jamie Iles84457942011-05-06 15:28:55 +0100234 dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
Masahiro Yamada81254502014-09-16 20:04:25 +0900235 __FILE__, __LINE__, __func__);
Jason Robertsce082592010-05-13 15:57:33 +0100236
237 en_lo = CEIL_DIV(Trp[mode], CLK_X);
238 en_hi = CEIL_DIV(Treh[mode], CLK_X);
239#if ONFI_BLOOM_TIME
240 if ((en_hi * CLK_X) < (Treh[mode] + 2))
241 en_hi++;
242#endif
243
244 if ((en_lo + en_hi) * CLK_X < Trc[mode])
245 en_lo += CEIL_DIV((Trc[mode] - (en_lo + en_hi) * CLK_X), CLK_X);
246
247 if ((en_lo + en_hi) < CLK_MULTI)
248 en_lo += CLK_MULTI - en_lo - en_hi;
249
250 while (dv_window < 8) {
251 data_invalid_rhoh = en_lo * CLK_X + Trhoh[mode];
252
253 data_invalid_rloh = (en_lo + en_hi) * CLK_X + Trloh[mode];
254
Masahiro Yamada81254502014-09-16 20:04:25 +0900255 data_invalid = data_invalid_rhoh < data_invalid_rloh ?
256 data_invalid_rhoh : data_invalid_rloh;
Jason Robertsce082592010-05-13 15:57:33 +0100257
258 dv_window = data_invalid - Trea[mode];
259
260 if (dv_window < 8)
261 en_lo++;
262 }
263
264 acc_clks = CEIL_DIV(Trea[mode], CLK_X);
265
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900266 while (acc_clks * CLK_X - Trea[mode] < 3)
Jason Robertsce082592010-05-13 15:57:33 +0100267 acc_clks++;
268
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900269 if (data_invalid - acc_clks * CLK_X < 2)
Jamie Iles84457942011-05-06 15:28:55 +0100270 dev_warn(denali->dev, "%s, Line %d: Warning!\n",
Masahiro Yamada81254502014-09-16 20:04:25 +0900271 __FILE__, __LINE__);
Jason Robertsce082592010-05-13 15:57:33 +0100272
273 addr_2_data = CEIL_DIV(Tadl[mode], CLK_X);
274 re_2_we = CEIL_DIV(Trhw[mode], CLK_X);
275 re_2_re = CEIL_DIV(Trhz[mode], CLK_X);
276 we_2_re = CEIL_DIV(Twhr[mode], CLK_X);
277 cs_cnt = CEIL_DIV((Tcs[mode] - Trp[mode]), CLK_X);
Jason Robertsce082592010-05-13 15:57:33 +0100278 if (cs_cnt == 0)
279 cs_cnt = 1;
280
281 if (Tcea[mode]) {
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900282 while (cs_cnt * CLK_X + Trea[mode] < Tcea[mode])
Jason Robertsce082592010-05-13 15:57:33 +0100283 cs_cnt++;
284 }
285
286#if MODE5_WORKAROUND
287 if (mode == 5)
288 acc_clks = 5;
289#endif
290
291 /* Sighting 3462430: Temporary hack for MT29F128G08CJABAWP:B */
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900292 if (ioread32(denali->flash_reg + MANUFACTURER_ID) == 0 &&
293 ioread32(denali->flash_reg + DEVICE_ID) == 0x88)
Jason Robertsce082592010-05-13 15:57:33 +0100294 acc_clks = 6;
295
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800296 iowrite32(acc_clks, denali->flash_reg + ACC_CLKS);
297 iowrite32(re_2_we, denali->flash_reg + RE_2_WE);
298 iowrite32(re_2_re, denali->flash_reg + RE_2_RE);
299 iowrite32(we_2_re, denali->flash_reg + WE_2_RE);
300 iowrite32(addr_2_data, denali->flash_reg + ADDR_2_DATA);
301 iowrite32(en_lo, denali->flash_reg + RDWR_EN_LO_CNT);
302 iowrite32(en_hi, denali->flash_reg + RDWR_EN_HI_CNT);
303 iowrite32(cs_cnt, denali->flash_reg + CS_SETUP_CNT);
Jason Robertsce082592010-05-13 15:57:33 +0100304}
305
Jason Robertsce082592010-05-13 15:57:33 +0100306/* queries the NAND device to see what ONFI modes it supports. */
307static uint16_t get_onfi_nand_para(struct denali_nand_info *denali)
308{
309 int i;
Masahiro Yamada43914a22014-09-09 11:01:51 +0900310
311 /*
312 * we needn't to do a reset here because driver has already
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800313 * reset all the banks before
Masahiro Yamada43914a22014-09-09 11:01:51 +0900314 */
Jason Robertsce082592010-05-13 15:57:33 +0100315 if (!(ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
316 ONFI_TIMING_MODE__VALUE))
317 return FAIL;
318
319 for (i = 5; i > 0; i--) {
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800320 if (ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
321 (0x01 << i))
Jason Robertsce082592010-05-13 15:57:33 +0100322 break;
323 }
324
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800325 nand_onfi_timing_set(denali, i);
Jason Robertsce082592010-05-13 15:57:33 +0100326
Masahiro Yamada43914a22014-09-09 11:01:51 +0900327 /*
328 * By now, all the ONFI devices we know support the page cache
329 * rw feature. So here we enable the pipeline_rw_ahead feature
330 */
Jason Robertsce082592010-05-13 15:57:33 +0100331 /* iowrite32(1, denali->flash_reg + CACHE_WRITE_ENABLE); */
332 /* iowrite32(1, denali->flash_reg + CACHE_READ_ENABLE); */
333
334 return PASS;
335}
336
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800337static void get_samsung_nand_para(struct denali_nand_info *denali,
338 uint8_t device_id)
Jason Robertsce082592010-05-13 15:57:33 +0100339{
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800340 if (device_id == 0xd3) { /* Samsung K9WAG08U1A */
Jason Robertsce082592010-05-13 15:57:33 +0100341 /* Set timing register values according to datasheet */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800342 iowrite32(5, denali->flash_reg + ACC_CLKS);
343 iowrite32(20, denali->flash_reg + RE_2_WE);
344 iowrite32(12, denali->flash_reg + WE_2_RE);
345 iowrite32(14, denali->flash_reg + ADDR_2_DATA);
346 iowrite32(3, denali->flash_reg + RDWR_EN_LO_CNT);
347 iowrite32(2, denali->flash_reg + RDWR_EN_HI_CNT);
348 iowrite32(2, denali->flash_reg + CS_SETUP_CNT);
Jason Robertsce082592010-05-13 15:57:33 +0100349 }
Jason Robertsce082592010-05-13 15:57:33 +0100350}
351
352static void get_toshiba_nand_para(struct denali_nand_info *denali)
353{
Jason Robertsce082592010-05-13 15:57:33 +0100354 uint32_t tmp;
355
Masahiro Yamada43914a22014-09-09 11:01:51 +0900356 /*
357 * Workaround to fix a controller bug which reports a wrong
358 * spare area size for some kind of Toshiba NAND device
359 */
Jason Robertsce082592010-05-13 15:57:33 +0100360 if ((ioread32(denali->flash_reg + DEVICE_MAIN_AREA_SIZE) == 4096) &&
361 (ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE) == 64)) {
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800362 iowrite32(216, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Jason Robertsce082592010-05-13 15:57:33 +0100363 tmp = ioread32(denali->flash_reg + DEVICES_CONNECTED) *
364 ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800365 iowrite32(tmp,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800366 denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
Jason Robertsce082592010-05-13 15:57:33 +0100367#if SUPPORT_15BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800368 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100369#elif SUPPORT_8BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800370 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100371#endif
372 }
Jason Robertsce082592010-05-13 15:57:33 +0100373}
374
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800375static void get_hynix_nand_para(struct denali_nand_info *denali,
376 uint8_t device_id)
Jason Robertsce082592010-05-13 15:57:33 +0100377{
Jason Robertsce082592010-05-13 15:57:33 +0100378 uint32_t main_size, spare_size;
379
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800380 switch (device_id) {
Jason Robertsce082592010-05-13 15:57:33 +0100381 case 0xD5: /* Hynix H27UAG8T2A, H27UBG8U5A or H27UCG8VFA */
382 case 0xD7: /* Hynix H27UDG8VEM, H27UCG8UDM or H27UCG8V5A */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800383 iowrite32(128, denali->flash_reg + PAGES_PER_BLOCK);
384 iowrite32(4096, denali->flash_reg + DEVICE_MAIN_AREA_SIZE);
385 iowrite32(224, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800386 main_size = 4096 *
387 ioread32(denali->flash_reg + DEVICES_CONNECTED);
388 spare_size = 224 *
389 ioread32(denali->flash_reg + DEVICES_CONNECTED);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800390 iowrite32(main_size,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800391 denali->flash_reg + LOGICAL_PAGE_DATA_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800392 iowrite32(spare_size,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800393 denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800394 iowrite32(0, denali->flash_reg + DEVICE_WIDTH);
Jason Robertsce082592010-05-13 15:57:33 +0100395#if SUPPORT_15BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800396 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100397#elif SUPPORT_8BITECC
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800398 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +0100399#endif
Jason Robertsce082592010-05-13 15:57:33 +0100400 break;
401 default:
Jamie Iles84457942011-05-06 15:28:55 +0100402 dev_warn(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900403 "Spectra: Unknown Hynix NAND (Device ID: 0x%x).\n"
404 "Will use default parameter values instead.\n",
405 device_id);
Jason Robertsce082592010-05-13 15:57:33 +0100406 }
407}
408
Masahiro Yamada43914a22014-09-09 11:01:51 +0900409/*
410 * determines how many NAND chips are connected to the controller. Note for
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800411 * Intel CE4100 devices we don't support more than one device.
Jason Robertsce082592010-05-13 15:57:33 +0100412 */
413static void find_valid_banks(struct denali_nand_info *denali)
414{
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100415 uint32_t id[denali->max_banks];
Jason Robertsce082592010-05-13 15:57:33 +0100416 int i;
417
418 denali->total_used_banks = 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100419 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900420 index_addr(denali, MODE_11 | (i << 24) | 0, 0x90);
421 index_addr(denali, MODE_11 | (i << 24) | 1, 0);
Masahiro Yamada81254502014-09-16 20:04:25 +0900422 index_addr_read_data(denali, MODE_11 | (i << 24) | 2, &id[i]);
Jason Robertsce082592010-05-13 15:57:33 +0100423
Jamie Iles84457942011-05-06 15:28:55 +0100424 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100425 "Return 1st ID for bank[%d]: %x\n", i, id[i]);
426
427 if (i == 0) {
428 if (!(id[i] & 0x0ff))
429 break; /* WTF? */
430 } else {
431 if ((id[i] & 0x0ff) == (id[0] & 0x0ff))
432 denali->total_used_banks++;
433 else
434 break;
435 }
436 }
437
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800438 if (denali->platform == INTEL_CE4100) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900439 /*
440 * Platform limitations of the CE4100 device limit
Jason Robertsce082592010-05-13 15:57:33 +0100441 * users to a single chip solution for NAND.
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800442 * Multichip support is not enabled.
443 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800444 if (denali->total_used_banks != 1) {
Jamie Iles84457942011-05-06 15:28:55 +0100445 dev_err(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900446 "Sorry, Intel CE4100 only supports a single NAND device.\n");
Jason Robertsce082592010-05-13 15:57:33 +0100447 BUG();
448 }
449 }
Jamie Iles84457942011-05-06 15:28:55 +0100450 dev_dbg(denali->dev,
Jason Robertsce082592010-05-13 15:57:33 +0100451 "denali->total_used_banks: %d\n", denali->total_used_banks);
452}
453
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100454/*
455 * Use the configuration feature register to determine the maximum number of
456 * banks that the hardware supports.
457 */
458static void detect_max_banks(struct denali_nand_info *denali)
459{
460 uint32_t features = ioread32(denali->flash_reg + FEATURES);
Graham Moore271707b2015-07-21 09:39:31 -0500461 /*
462 * Read the revision register, so we can calculate the max_banks
463 * properly: the encoding changed from rev 5.0 to 5.1
464 */
465 u32 revision = MAKE_COMPARABLE_REVISION(
466 ioread32(denali->flash_reg + REVISION));
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100467
Graham Moore271707b2015-07-21 09:39:31 -0500468 if (revision < REVISION_5_1)
469 denali->max_banks = 2 << (features & FEATURES__N_BANKS);
470 else
471 denali->max_banks = 1 << (features & FEATURES__N_BANKS);
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100472}
473
Jason Robertsce082592010-05-13 15:57:33 +0100474static void detect_partition_feature(struct denali_nand_info *denali)
475{
Masahiro Yamada43914a22014-09-09 11:01:51 +0900476 /*
477 * For MRST platform, denali->fwblks represent the
Chuanxiao.Dong66406522010-08-06 18:48:21 +0800478 * number of blocks firmware is taken,
479 * FW is in protect partition and MTD driver has no
480 * permission to access it. So let driver know how many
481 * blocks it can't touch.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900482 */
Jason Robertsce082592010-05-13 15:57:33 +0100483 if (ioread32(denali->flash_reg + FEATURES) & FEATURES__PARTITION) {
Jamie Iles9589bf52011-05-06 15:28:56 +0100484 if ((ioread32(denali->flash_reg + PERM_SRC_ID(1)) &
485 PERM_SRC_ID__SRCID) == SPECTRA_PARTITION_ID) {
Chuanxiao.Dong66406522010-08-06 18:48:21 +0800486 denali->fwblks =
Jamie Iles9589bf52011-05-06 15:28:56 +0100487 ((ioread32(denali->flash_reg + MIN_MAX_BANK(1)) &
488 MIN_MAX_BANK__MIN_VALUE) *
Chuanxiao.Dong66406522010-08-06 18:48:21 +0800489 denali->blksperchip)
Jason Robertsce082592010-05-13 15:57:33 +0100490 +
Jamie Iles9589bf52011-05-06 15:28:56 +0100491 (ioread32(denali->flash_reg + MIN_BLK_ADDR(1)) &
492 MIN_BLK_ADDR__VALUE);
Masahiro Yamada81254502014-09-16 20:04:25 +0900493 } else {
Chuanxiao.Dong66406522010-08-06 18:48:21 +0800494 denali->fwblks = SPECTRA_START_BLOCK;
Masahiro Yamada81254502014-09-16 20:04:25 +0900495 }
496 } else {
Chuanxiao.Dong66406522010-08-06 18:48:21 +0800497 denali->fwblks = SPECTRA_START_BLOCK;
Masahiro Yamada81254502014-09-16 20:04:25 +0900498 }
Jason Robertsce082592010-05-13 15:57:33 +0100499}
500
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800501static uint16_t denali_nand_timing_set(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100502{
503 uint16_t status = PASS;
grmoore@altera.comd68a5c32014-06-23 14:21:10 -0500504 uint32_t id_bytes[8], addr;
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900505 uint8_t maf_id, device_id;
506 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100507
Masahiro Yamada81254502014-09-16 20:04:25 +0900508 dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800509 __FILE__, __LINE__, __func__);
Jason Robertsce082592010-05-13 15:57:33 +0100510
Masahiro Yamada43914a22014-09-09 11:01:51 +0900511 /*
512 * Use read id method to get device ID and other params.
513 * For some NAND chips, controller can't report the correct
514 * device ID by reading from DEVICE_ID register
515 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900516 addr = MODE_11 | BANK(denali->flash_bank);
517 index_addr(denali, addr | 0, 0x90);
518 index_addr(denali, addr | 1, 0);
grmoore@altera.comd68a5c32014-06-23 14:21:10 -0500519 for (i = 0; i < 8; i++)
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800520 index_addr_read_data(denali, addr | 2, &id_bytes[i]);
521 maf_id = id_bytes[0];
522 device_id = id_bytes[1];
Jason Robertsce082592010-05-13 15:57:33 +0100523
524 if (ioread32(denali->flash_reg + ONFI_DEVICE_NO_OF_LUNS) &
525 ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE) { /* ONFI 1.0 NAND */
526 if (FAIL == get_onfi_nand_para(denali))
527 return FAIL;
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800528 } else if (maf_id == 0xEC) { /* Samsung NAND */
Chuanxiao Dong4c03bbd2010-08-06 15:45:19 +0800529 get_samsung_nand_para(denali, device_id);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800530 } else if (maf_id == 0x98) { /* Toshiba NAND */
Jason Robertsce082592010-05-13 15:57:33 +0100531 get_toshiba_nand_para(denali);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +0800532 } else if (maf_id == 0xAD) { /* Hynix NAND */
533 get_hynix_nand_para(denali, device_id);
Jason Robertsce082592010-05-13 15:57:33 +0100534 }
535
Jamie Iles84457942011-05-06 15:28:55 +0100536 dev_info(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900537 "Dump timing register values:\n"
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800538 "acc_clks: %d, re_2_we: %d, re_2_re: %d\n"
539 "we_2_re: %d, addr_2_data: %d, rdwr_en_lo_cnt: %d\n"
Jason Robertsce082592010-05-13 15:57:33 +0100540 "rdwr_en_hi_cnt: %d, cs_setup_cnt: %d\n",
541 ioread32(denali->flash_reg + ACC_CLKS),
542 ioread32(denali->flash_reg + RE_2_WE),
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800543 ioread32(denali->flash_reg + RE_2_RE),
Jason Robertsce082592010-05-13 15:57:33 +0100544 ioread32(denali->flash_reg + WE_2_RE),
545 ioread32(denali->flash_reg + ADDR_2_DATA),
546 ioread32(denali->flash_reg + RDWR_EN_LO_CNT),
547 ioread32(denali->flash_reg + RDWR_EN_HI_CNT),
548 ioread32(denali->flash_reg + CS_SETUP_CNT));
549
Jason Robertsce082592010-05-13 15:57:33 +0100550 find_valid_banks(denali);
551
552 detect_partition_feature(denali);
553
Masahiro Yamada43914a22014-09-09 11:01:51 +0900554 /*
555 * If the user specified to override the default timings
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800556 * with a specific ONFI mode, we apply those changes here.
Jason Robertsce082592010-05-13 15:57:33 +0100557 */
558 if (onfi_timing_mode != NAND_DEFAULT_TIMINGS)
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800559 nand_onfi_timing_set(denali, onfi_timing_mode);
Jason Robertsce082592010-05-13 15:57:33 +0100560
561 return status;
562}
563
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800564static void denali_set_intr_modes(struct denali_nand_info *denali,
Jason Robertsce082592010-05-13 15:57:33 +0100565 uint16_t INT_ENABLE)
566{
Jamie Iles84457942011-05-06 15:28:55 +0100567 dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
Masahiro Yamada81254502014-09-16 20:04:25 +0900568 __FILE__, __LINE__, __func__);
Jason Robertsce082592010-05-13 15:57:33 +0100569
570 if (INT_ENABLE)
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800571 iowrite32(1, denali->flash_reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100572 else
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800573 iowrite32(0, denali->flash_reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100574}
575
Masahiro Yamada43914a22014-09-09 11:01:51 +0900576/*
577 * validation function to verify that the controlling software is making
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800578 * a valid request
Jason Robertsce082592010-05-13 15:57:33 +0100579 */
580static inline bool is_flash_bank_valid(int flash_bank)
581{
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +0900582 return flash_bank >= 0 && flash_bank < 4;
Jason Robertsce082592010-05-13 15:57:33 +0100583}
584
585static void denali_irq_init(struct denali_nand_info *denali)
586{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900587 uint32_t int_mask;
Jamie Iles9589bf52011-05-06 15:28:56 +0100588 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100589
590 /* Disable global interrupts */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800591 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100592
593 int_mask = DENALI_IRQ_ALL;
594
595 /* Clear all status bits */
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100596 for (i = 0; i < denali->max_banks; ++i)
Jamie Iles9589bf52011-05-06 15:28:56 +0100597 iowrite32(0xFFFF, denali->flash_reg + INTR_STATUS(i));
Jason Robertsce082592010-05-13 15:57:33 +0100598
599 denali_irq_enable(denali, int_mask);
600}
601
602static void denali_irq_cleanup(int irqnum, struct denali_nand_info *denali)
603{
Chuanxiao Dongeda936e2010-07-27 14:17:37 +0800604 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100605 free_irq(irqnum, denali);
606}
607
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800608static void denali_irq_enable(struct denali_nand_info *denali,
609 uint32_t int_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100610{
Jamie Iles9589bf52011-05-06 15:28:56 +0100611 int i;
612
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100613 for (i = 0; i < denali->max_banks; ++i)
Jamie Iles9589bf52011-05-06 15:28:56 +0100614 iowrite32(int_mask, denali->flash_reg + INTR_EN(i));
Jason Robertsce082592010-05-13 15:57:33 +0100615}
616
Masahiro Yamada43914a22014-09-09 11:01:51 +0900617/*
618 * This function only returns when an interrupt that this driver cares about
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800619 * occurs. This is to reduce the overhead of servicing interrupts
Jason Robertsce082592010-05-13 15:57:33 +0100620 */
621static inline uint32_t denali_irq_detected(struct denali_nand_info *denali)
622{
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800623 return read_interrupt_status(denali) & DENALI_IRQ_ALL;
Jason Robertsce082592010-05-13 15:57:33 +0100624}
625
626/* Interrupts are cleared by writing a 1 to the appropriate status bit */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800627static inline void clear_interrupt(struct denali_nand_info *denali,
628 uint32_t irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100629{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900630 uint32_t intr_status_reg;
Jason Robertsce082592010-05-13 15:57:33 +0100631
Jamie Iles9589bf52011-05-06 15:28:56 +0100632 intr_status_reg = INTR_STATUS(denali->flash_bank);
Jason Robertsce082592010-05-13 15:57:33 +0100633
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800634 iowrite32(irq_mask, denali->flash_reg + intr_status_reg);
Jason Robertsce082592010-05-13 15:57:33 +0100635}
636
637static void clear_interrupts(struct denali_nand_info *denali)
638{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900639 uint32_t status;
640
Jason Robertsce082592010-05-13 15:57:33 +0100641 spin_lock_irq(&denali->irq_lock);
642
643 status = read_interrupt_status(denali);
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800644 clear_interrupt(denali, status);
Jason Robertsce082592010-05-13 15:57:33 +0100645
Jason Robertsce082592010-05-13 15:57:33 +0100646 denali->irq_status = 0x0;
647 spin_unlock_irq(&denali->irq_lock);
648}
649
650static uint32_t read_interrupt_status(struct denali_nand_info *denali)
651{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900652 uint32_t intr_status_reg;
Jason Robertsce082592010-05-13 15:57:33 +0100653
Jamie Iles9589bf52011-05-06 15:28:56 +0100654 intr_status_reg = INTR_STATUS(denali->flash_bank);
Jason Robertsce082592010-05-13 15:57:33 +0100655
656 return ioread32(denali->flash_reg + intr_status_reg);
657}
658
Masahiro Yamada43914a22014-09-09 11:01:51 +0900659/*
660 * This is the interrupt service routine. It handles all interrupts
661 * sent to this device. Note that on CE4100, this is a shared interrupt.
Jason Robertsce082592010-05-13 15:57:33 +0100662 */
663static irqreturn_t denali_isr(int irq, void *dev_id)
664{
665 struct denali_nand_info *denali = dev_id;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900666 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100667 irqreturn_t result = IRQ_NONE;
668
669 spin_lock(&denali->irq_lock);
670
Masahiro Yamada43914a22014-09-09 11:01:51 +0900671 /* check to see if a valid NAND chip has been selected. */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800672 if (is_flash_bank_valid(denali->flash_bank)) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900673 /*
674 * check to see if controller generated the interrupt,
675 * since this is a shared interrupt
676 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800677 irq_status = denali_irq_detected(denali);
678 if (irq_status != 0) {
Jason Robertsce082592010-05-13 15:57:33 +0100679 /* handle interrupt */
680 /* first acknowledge it */
681 clear_interrupt(denali, irq_status);
Masahiro Yamada43914a22014-09-09 11:01:51 +0900682 /*
683 * store the status in the device context for someone
684 * to read
685 */
Jason Robertsce082592010-05-13 15:57:33 +0100686 denali->irq_status |= irq_status;
687 /* notify anyone who cares that it happened */
688 complete(&denali->complete);
689 /* tell the OS that we've handled this */
690 result = IRQ_HANDLED;
691 }
692 }
693 spin_unlock(&denali->irq_lock);
694 return result;
695}
696#define BANK(x) ((x) << 24)
697
698static uint32_t wait_for_irq(struct denali_nand_info *denali, uint32_t irq_mask)
699{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900700 unsigned long comp_res;
701 uint32_t intr_status;
Jason Robertsce082592010-05-13 15:57:33 +0100702 unsigned long timeout = msecs_to_jiffies(1000);
703
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800704 do {
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800705 comp_res =
706 wait_for_completion_timeout(&denali->complete, timeout);
Jason Robertsce082592010-05-13 15:57:33 +0100707 spin_lock_irq(&denali->irq_lock);
708 intr_status = denali->irq_status;
709
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800710 if (intr_status & irq_mask) {
Jason Robertsce082592010-05-13 15:57:33 +0100711 denali->irq_status &= ~irq_mask;
712 spin_unlock_irq(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +0100713 /* our interrupt was detected */
714 break;
Jason Robertsce082592010-05-13 15:57:33 +0100715 }
Masahiro Yamada81254502014-09-16 20:04:25 +0900716
717 /*
718 * these are not the interrupts you are looking for -
719 * need to wait again
720 */
721 spin_unlock_irq(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +0100722 } while (comp_res != 0);
723
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800724 if (comp_res == 0) {
Jason Robertsce082592010-05-13 15:57:33 +0100725 /* timeout */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -0600726 pr_err("timeout occurred, status = 0x%x, mask = 0x%x\n",
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800727 intr_status, irq_mask);
Jason Robertsce082592010-05-13 15:57:33 +0100728
729 intr_status = 0;
730 }
731 return intr_status;
732}
733
Masahiro Yamada43914a22014-09-09 11:01:51 +0900734/*
735 * This helper function setups the registers for ECC and whether or not
736 * the spare area will be transferred.
737 */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800738static void setup_ecc_for_xfer(struct denali_nand_info *denali, bool ecc_en,
Jason Robertsce082592010-05-13 15:57:33 +0100739 bool transfer_spare)
740{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900741 int ecc_en_flag, transfer_spare_flag;
Jason Robertsce082592010-05-13 15:57:33 +0100742
743 /* set ECC, transfer spare bits if needed */
744 ecc_en_flag = ecc_en ? ECC_ENABLE__FLAG : 0;
745 transfer_spare_flag = transfer_spare ? TRANSFER_SPARE_REG__FLAG : 0;
746
747 /* Enable spare area/ECC per user's request. */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800748 iowrite32(ecc_en_flag, denali->flash_reg + ECC_ENABLE);
Masahiro Yamada81254502014-09-16 20:04:25 +0900749 iowrite32(transfer_spare_flag, denali->flash_reg + TRANSFER_SPARE_REG);
Jason Robertsce082592010-05-13 15:57:33 +0100750}
751
Masahiro Yamada43914a22014-09-09 11:01:51 +0900752/*
753 * sends a pipeline command operation to the controller. See the Denali NAND
Chuanxiao Dongb292c342010-08-11 17:46:00 +0800754 * controller's user guide for more information (section 4.2.3.6).
Jason Robertsce082592010-05-13 15:57:33 +0100755 */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800756static int denali_send_pipeline_cmd(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900757 bool ecc_en, bool transfer_spare,
758 int access_type, int op)
Jason Robertsce082592010-05-13 15:57:33 +0100759{
760 int status = PASS;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900761 uint32_t page_count = 1;
762 uint32_t addr, cmd, irq_status, irq_mask;
Jason Robertsce082592010-05-13 15:57:33 +0100763
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800764 if (op == DENALI_READ)
Jamie Iles9589bf52011-05-06 15:28:56 +0100765 irq_mask = INTR_STATUS__LOAD_COMP;
Chuanxiao Donga99d1792010-07-27 11:32:21 +0800766 else if (op == DENALI_WRITE)
767 irq_mask = 0;
768 else
769 BUG();
Jason Robertsce082592010-05-13 15:57:33 +0100770
771 setup_ecc_for_xfer(denali, ecc_en, transfer_spare);
772
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800773 clear_interrupts(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100774
775 addr = BANK(denali->flash_bank) | denali->page;
776
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800777 if (op == DENALI_WRITE && access_type != SPARE_ACCESS) {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800778 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800779 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800780 } else if (op == DENALI_WRITE && access_type == SPARE_ACCESS) {
Jason Robertsce082592010-05-13 15:57:33 +0100781 /* read spare area */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800782 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900783 index_addr(denali, cmd, access_type);
Jason Robertsce082592010-05-13 15:57:33 +0100784
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800785 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800786 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800787 } else if (op == DENALI_READ) {
Jason Robertsce082592010-05-13 15:57:33 +0100788 /* setup page read request for access type */
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800789 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900790 index_addr(denali, cmd, access_type);
Jason Robertsce082592010-05-13 15:57:33 +0100791
Masahiro Yamada43914a22014-09-09 11:01:51 +0900792 /*
793 * page 33 of the NAND controller spec indicates we should not
794 * use the pipeline commands in Spare area only mode.
795 * So we don't.
Jason Robertsce082592010-05-13 15:57:33 +0100796 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800797 if (access_type == SPARE_ACCESS) {
Jason Robertsce082592010-05-13 15:57:33 +0100798 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800799 iowrite32(cmd, denali->flash_mem);
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800800 } else {
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900801 index_addr(denali, cmd,
Masahiro Yamada29023302014-07-11 11:14:05 +0900802 PIPELINE_ACCESS | op | page_count);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800803
Masahiro Yamada43914a22014-09-09 11:01:51 +0900804 /*
805 * wait for command to be accepted
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800806 * can always use status0 bit as the
Masahiro Yamada43914a22014-09-09 11:01:51 +0900807 * mask is identical for each bank.
808 */
Jason Robertsce082592010-05-13 15:57:33 +0100809 irq_status = wait_for_irq(denali, irq_mask);
810
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800811 if (irq_status == 0) {
Jamie Iles84457942011-05-06 15:28:55 +0100812 dev_err(denali->dev,
Masahiro Yamada81254502014-09-16 20:04:25 +0900813 "cmd, page, addr on timeout (0x%x, 0x%x, 0x%x)\n",
814 cmd, denali->page, addr);
Jason Robertsce082592010-05-13 15:57:33 +0100815 status = FAIL;
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800816 } else {
Jason Robertsce082592010-05-13 15:57:33 +0100817 cmd = MODE_01 | addr;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800818 iowrite32(cmd, denali->flash_mem);
Jason Robertsce082592010-05-13 15:57:33 +0100819 }
820 }
821 }
822 return status;
823}
824
825/* helper function that simply writes a buffer to the flash */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800826static int write_data_to_flash_mem(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900827 const uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100828{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900829 uint32_t *buf32;
830 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100831
Masahiro Yamada43914a22014-09-09 11:01:51 +0900832 /*
833 * verify that the len is a multiple of 4.
834 * see comment in read_data_from_flash_mem()
835 */
Jason Robertsce082592010-05-13 15:57:33 +0100836 BUG_ON((len % 4) != 0);
837
838 /* write the data to the flash memory */
839 buf32 = (uint32_t *)buf;
840 for (i = 0; i < len / 4; i++)
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +0800841 iowrite32(*buf32++, denali->flash_mem + 0x10);
Masahiro Yamada81254502014-09-16 20:04:25 +0900842 return i * 4; /* intent is to return the number of bytes read */
Jason Robertsce082592010-05-13 15:57:33 +0100843}
844
845/* helper function that simply reads a buffer from the flash */
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800846static int read_data_from_flash_mem(struct denali_nand_info *denali,
Masahiro Yamada81254502014-09-16 20:04:25 +0900847 uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100848{
Masahiro Yamada93e3c8a2014-09-09 11:01:54 +0900849 uint32_t *buf32;
850 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100851
Masahiro Yamada43914a22014-09-09 11:01:51 +0900852 /*
853 * we assume that len will be a multiple of 4, if not it would be nice
854 * to know about it ASAP rather than have random failures...
855 * This assumption is based on the fact that this function is designed
856 * to be used to read flash pages, which are typically multiples of 4.
Jason Robertsce082592010-05-13 15:57:33 +0100857 */
Jason Robertsce082592010-05-13 15:57:33 +0100858 BUG_ON((len % 4) != 0);
859
860 /* transfer the data from the flash */
861 buf32 = (uint32_t *)buf;
862 for (i = 0; i < len / 4; i++)
Jason Robertsce082592010-05-13 15:57:33 +0100863 *buf32++ = ioread32(denali->flash_mem + 0x10);
Masahiro Yamada81254502014-09-16 20:04:25 +0900864 return i * 4; /* intent is to return the number of bytes read */
Jason Robertsce082592010-05-13 15:57:33 +0100865}
866
867/* writes OOB data to the device */
868static int write_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
869{
870 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada5637b692014-09-09 11:01:52 +0900871 uint32_t irq_status;
Jamie Iles9589bf52011-05-06 15:28:56 +0100872 uint32_t irq_mask = INTR_STATUS__PROGRAM_COMP |
873 INTR_STATUS__PROGRAM_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100874 int status = 0;
875
876 denali->page = page;
877
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800878 if (denali_send_pipeline_cmd(denali, false, false, SPARE_ACCESS,
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800879 DENALI_WRITE) == PASS) {
Jason Robertsce082592010-05-13 15:57:33 +0100880 write_data_to_flash_mem(denali, buf, mtd->oobsize);
881
Jason Robertsce082592010-05-13 15:57:33 +0100882 /* wait for operation to complete */
883 irq_status = wait_for_irq(denali, irq_mask);
884
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800885 if (irq_status == 0) {
Jamie Iles84457942011-05-06 15:28:55 +0100886 dev_err(denali->dev, "OOB write failed\n");
Jason Robertsce082592010-05-13 15:57:33 +0100887 status = -EIO;
888 }
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800889 } else {
Jamie Iles84457942011-05-06 15:28:55 +0100890 dev_err(denali->dev, "unable to send pipeline command\n");
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800891 status = -EIO;
Jason Robertsce082592010-05-13 15:57:33 +0100892 }
893 return status;
894}
895
896/* reads OOB data from the device */
897static void read_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
898{
899 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada5637b692014-09-09 11:01:52 +0900900 uint32_t irq_mask = INTR_STATUS__LOAD_COMP;
901 uint32_t irq_status, addr, cmd;
Jason Robertsce082592010-05-13 15:57:33 +0100902
903 denali->page = page;
904
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800905 if (denali_send_pipeline_cmd(denali, false, true, SPARE_ACCESS,
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800906 DENALI_READ) == PASS) {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800907 read_data_from_flash_mem(denali, buf, mtd->oobsize);
Jason Robertsce082592010-05-13 15:57:33 +0100908
Masahiro Yamada43914a22014-09-09 11:01:51 +0900909 /*
910 * wait for command to be accepted
911 * can always use status0 bit as the
912 * mask is identical for each bank.
913 */
Jason Robertsce082592010-05-13 15:57:33 +0100914 irq_status = wait_for_irq(denali, irq_mask);
915
916 if (irq_status == 0)
Jamie Iles84457942011-05-06 15:28:55 +0100917 dev_err(denali->dev, "page on OOB timeout %d\n",
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +0800918 denali->page);
Jason Robertsce082592010-05-13 15:57:33 +0100919
Masahiro Yamada43914a22014-09-09 11:01:51 +0900920 /*
921 * We set the device back to MAIN_ACCESS here as I observed
Jason Robertsce082592010-05-13 15:57:33 +0100922 * instability with the controller if you do a block erase
923 * and the last transaction was a SPARE_ACCESS. Block erase
924 * is reliable (according to the MTD test infrastructure)
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800925 * if you are in MAIN_ACCESS.
Jason Robertsce082592010-05-13 15:57:33 +0100926 */
927 addr = BANK(denali->flash_bank) | denali->page;
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800928 cmd = MODE_10 | addr;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +0900929 index_addr(denali, cmd, MAIN_ACCESS);
Jason Robertsce082592010-05-13 15:57:33 +0100930 }
931}
932
Masahiro Yamada43914a22014-09-09 11:01:51 +0900933/*
934 * this function examines buffers to see if they contain data that
Jason Robertsce082592010-05-13 15:57:33 +0100935 * indicate that the buffer is part of an erased region of flash.
936 */
Rashika Kheria919193c2013-12-13 12:46:04 +0530937static bool is_erased(uint8_t *buf, int len)
Jason Robertsce082592010-05-13 15:57:33 +0100938{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900939 int i;
Masahiro Yamada81254502014-09-16 20:04:25 +0900940
Jason Robertsce082592010-05-13 15:57:33 +0100941 for (i = 0; i < len; i++)
Jason Robertsce082592010-05-13 15:57:33 +0100942 if (buf[i] != 0xFF)
Jason Robertsce082592010-05-13 15:57:33 +0100943 return false;
Jason Robertsce082592010-05-13 15:57:33 +0100944 return true;
945}
946#define ECC_SECTOR_SIZE 512
947
948#define ECC_SECTOR(x) (((x) & ECC_ERROR_ADDRESS__SECTOR_NR) >> 12)
949#define ECC_BYTE(x) (((x) & ECC_ERROR_ADDRESS__OFFSET))
950#define ECC_CORRECTION_VALUE(x) ((x) & ERR_CORRECTION_INFO__BYTEMASK)
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800951#define ECC_ERROR_CORRECTABLE(x) (!((x) & ERR_CORRECTION_INFO__ERROR_TYPE))
952#define ECC_ERR_DEVICE(x) (((x) & ERR_CORRECTION_INFO__DEVICE_NR) >> 8)
Jason Robertsce082592010-05-13 15:57:33 +0100953#define ECC_LAST_ERR(x) ((x) & ERR_CORRECTION_INFO__LAST_ERR_INFO)
954
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800955static bool handle_ecc(struct denali_nand_info *denali, uint8_t *buf,
Mike Dunn3f91e942012-04-25 12:06:09 -0700956 uint32_t irq_status, unsigned int *max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100957{
958 bool check_erased_page = false;
Mike Dunn3f91e942012-04-25 12:06:09 -0700959 unsigned int bitflips = 0;
Jason Robertsce082592010-05-13 15:57:33 +0100960
Jamie Iles9589bf52011-05-06 15:28:56 +0100961 if (irq_status & INTR_STATUS__ECC_ERR) {
Jason Robertsce082592010-05-13 15:57:33 +0100962 /* read the ECC errors. we'll ignore them for now */
Masahiro Yamada5637b692014-09-09 11:01:52 +0900963 uint32_t err_address, err_correction_info, err_byte,
964 err_sector, err_device, err_correction_value;
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800965 denali_set_intr_modes(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +0100966
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800967 do {
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800968 err_address = ioread32(denali->flash_reg +
Jason Robertsce082592010-05-13 15:57:33 +0100969 ECC_ERROR_ADDRESS);
970 err_sector = ECC_SECTOR(err_address);
971 err_byte = ECC_BYTE(err_address);
972
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800973 err_correction_info = ioread32(denali->flash_reg +
Jason Robertsce082592010-05-13 15:57:33 +0100974 ERR_CORRECTION_INFO);
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800975 err_correction_value =
Jason Robertsce082592010-05-13 15:57:33 +0100976 ECC_CORRECTION_VALUE(err_correction_info);
977 err_device = ECC_ERR_DEVICE(err_correction_info);
978
Chuanxiao Dong345b1d32010-07-27 10:41:53 +0800979 if (ECC_ERROR_CORRECTABLE(err_correction_info)) {
Masahiro Yamada43914a22014-09-09 11:01:51 +0900980 /*
981 * If err_byte is larger than ECC_SECTOR_SIZE,
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300982 * means error happened in OOB, so we ignore
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800983 * it. It's no need for us to correct it
984 * err_device is represented the NAND error
985 * bits are happened in if there are more
986 * than one NAND connected.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900987 */
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800988 if (err_byte < ECC_SECTOR_SIZE) {
989 int offset;
Masahiro Yamada81254502014-09-16 20:04:25 +0900990
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800991 offset = (err_sector *
992 ECC_SECTOR_SIZE +
993 err_byte) *
994 denali->devnum +
995 err_device;
Jason Robertsce082592010-05-13 15:57:33 +0100996 /* correct the ECC error */
997 buf[offset] ^= err_correction_value;
998 denali->mtd.ecc_stats.corrected++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700999 bitflips++;
Jason Robertsce082592010-05-13 15:57:33 +01001000 }
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001001 } else {
Masahiro Yamada43914a22014-09-09 11:01:51 +09001002 /*
1003 * if the error is not correctable, need to
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +08001004 * look at the page to see if it is an erased
1005 * page. if so, then it's not a real ECC error
Masahiro Yamada43914a22014-09-09 11:01:51 +09001006 */
Jason Robertsce082592010-05-13 15:57:33 +01001007 check_erased_page = true;
1008 }
Jason Robertsce082592010-05-13 15:57:33 +01001009 } while (!ECC_LAST_ERR(err_correction_info));
Masahiro Yamada43914a22014-09-09 11:01:51 +09001010 /*
1011 * Once handle all ecc errors, controller will triger
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +08001012 * a ECC_TRANSACTION_DONE interrupt, so here just wait
1013 * for a while for this interrupt
Masahiro Yamada43914a22014-09-09 11:01:51 +09001014 */
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +08001015 while (!(read_interrupt_status(denali) &
Jamie Iles9589bf52011-05-06 15:28:56 +01001016 INTR_STATUS__ECC_TRANSACTION_DONE))
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +08001017 cpu_relax();
1018 clear_interrupts(denali);
1019 denali_set_intr_modes(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +01001020 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001021 *max_bitflips = bitflips;
Jason Robertsce082592010-05-13 15:57:33 +01001022 return check_erased_page;
1023}
1024
1025/* programs the controller to either enable/disable DMA transfers */
David Woodhouseaadff492010-05-13 16:12:43 +01001026static void denali_enable_dma(struct denali_nand_info *denali, bool en)
Jason Robertsce082592010-05-13 15:57:33 +01001027{
Masahiro Yamada5637b692014-09-09 11:01:52 +09001028 iowrite32(en ? DMA_ENABLE__FLAG : 0, denali->flash_reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +01001029 ioread32(denali->flash_reg + DMA_ENABLE);
1030}
1031
1032/* setups the HW to perform the data DMA */
David Woodhouseaadff492010-05-13 16:12:43 +01001033static void denali_setup_dma(struct denali_nand_info *denali, int op)
Jason Robertsce082592010-05-13 15:57:33 +01001034{
Masahiro Yamada5637b692014-09-09 11:01:52 +09001035 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +01001036 const int page_count = 1;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001037 uint32_t addr = denali->buf.dma_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001038
1039 mode = MODE_10 | BANK(denali->flash_bank);
1040
1041 /* DMA is a four step process */
1042
1043 /* 1. setup transfer type and # of pages */
1044 index_addr(denali, mode | denali->page, 0x2000 | op | page_count);
1045
1046 /* 2. set memory high address bits 23:8 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001047 index_addr(denali, mode | ((addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +01001048
1049 /* 3. set memory low address bits 23:8 */
Graham Moore7c272ac2015-01-09 09:32:35 -06001050 index_addr(denali, mode | ((addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +01001051
Masahiro Yamada43914a22014-09-09 11:01:51 +09001052 /* 4. interrupt when complete, burst len = 64 bytes */
Jason Robertsce082592010-05-13 15:57:33 +01001053 index_addr(denali, mode | 0x14000, 0x2400);
1054}
1055
Masahiro Yamada43914a22014-09-09 11:01:51 +09001056/*
1057 * writes a page. user specifies type, and this function handles the
1058 * configuration details.
1059 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001060static int write_page(struct mtd_info *mtd, struct nand_chip *chip,
Jason Robertsce082592010-05-13 15:57:33 +01001061 const uint8_t *buf, bool raw_xfer)
1062{
1063 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001064 dma_addr_t addr = denali->buf.dma_buf;
1065 size_t size = denali->mtd.writesize + denali->mtd.oobsize;
Masahiro Yamada5637b692014-09-09 11:01:52 +09001066 uint32_t irq_status;
Jamie Iles9589bf52011-05-06 15:28:56 +01001067 uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP |
1068 INTR_STATUS__PROGRAM_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +01001069
Masahiro Yamada43914a22014-09-09 11:01:51 +09001070 /*
1071 * if it is a raw xfer, we want to disable ecc and send the spare area.
Jason Robertsce082592010-05-13 15:57:33 +01001072 * !raw_xfer - enable ecc
1073 * raw_xfer - transfer spare
1074 */
1075 setup_ecc_for_xfer(denali, !raw_xfer, raw_xfer);
1076
1077 /* copy buffer into DMA buffer */
1078 memcpy(denali->buf.buf, buf, mtd->writesize);
1079
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001080 if (raw_xfer) {
Jason Robertsce082592010-05-13 15:57:33 +01001081 /* transfer the data to the spare area */
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001082 memcpy(denali->buf.buf + mtd->writesize,
1083 chip->oob_poi,
1084 mtd->oobsize);
Jason Robertsce082592010-05-13 15:57:33 +01001085 }
1086
Jamie Iles84457942011-05-06 15:28:55 +01001087 dma_sync_single_for_device(denali->dev, addr, size, DMA_TO_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001088
1089 clear_interrupts(denali);
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001090 denali_enable_dma(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +01001091
David Woodhouseaadff492010-05-13 16:12:43 +01001092 denali_setup_dma(denali, DENALI_WRITE);
Jason Robertsce082592010-05-13 15:57:33 +01001093
1094 /* wait for operation to complete */
1095 irq_status = wait_for_irq(denali, irq_mask);
1096
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001097 if (irq_status == 0) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001098 dev_err(denali->dev, "timeout on write_page (type = %d)\n",
1099 raw_xfer);
Brian Norrisc115add2014-07-21 19:07:31 -07001100 denali->status = NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +01001101 }
1102
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001103 denali_enable_dma(denali, false);
Jamie Iles84457942011-05-06 15:28:55 +01001104 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_TO_DEVICE);
Josh Wufdbad98d2012-06-25 18:07:45 +08001105
1106 return 0;
Jason Robertsce082592010-05-13 15:57:33 +01001107}
1108
1109/* NAND core entry points */
1110
Masahiro Yamada43914a22014-09-09 11:01:51 +09001111/*
1112 * this is the callback that the NAND core calls to write a page. Since
Chuanxiao Dongb292c342010-08-11 17:46:00 +08001113 * writing a page with ECC or without is similar, all the work is done
1114 * by write_page above.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001115 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001116static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001117 const uint8_t *buf, int oob_required)
Jason Robertsce082592010-05-13 15:57:33 +01001118{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001119 /*
1120 * for regular page writes, we let HW handle all the ECC
1121 * data written to the device.
1122 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001123 return write_page(mtd, chip, buf, false);
Jason Robertsce082592010-05-13 15:57:33 +01001124}
1125
Masahiro Yamada43914a22014-09-09 11:01:51 +09001126/*
1127 * This is the callback that the NAND core calls to write a page without ECC.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001128 * raw access is similar to ECC page writes, so all the work is done in the
Chuanxiao Dongb292c342010-08-11 17:46:00 +08001129 * write_page() function above.
Jason Robertsce082592010-05-13 15:57:33 +01001130 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001131static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001132 const uint8_t *buf, int oob_required)
Jason Robertsce082592010-05-13 15:57:33 +01001133{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001134 /*
1135 * for raw page writes, we want to disable ECC and simply write
1136 * whatever data is in the buffer.
1137 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001138 return write_page(mtd, chip, buf, true);
Jason Robertsce082592010-05-13 15:57:33 +01001139}
1140
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001141static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
Jason Robertsce082592010-05-13 15:57:33 +01001142 int page)
1143{
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001144 return write_oob_data(mtd, chip->oob_poi, page);
Jason Robertsce082592010-05-13 15:57:33 +01001145}
1146
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001147static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001148 int page)
Jason Robertsce082592010-05-13 15:57:33 +01001149{
1150 read_oob_data(mtd, chip->oob_poi, page);
1151
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001152 return 0;
Jason Robertsce082592010-05-13 15:57:33 +01001153}
1154
1155static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001156 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001157{
Mike Dunn3f91e942012-04-25 12:06:09 -07001158 unsigned int max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +01001159 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001160
1161 dma_addr_t addr = denali->buf.dma_buf;
1162 size_t size = denali->mtd.writesize + denali->mtd.oobsize;
1163
Masahiro Yamada5637b692014-09-09 11:01:52 +09001164 uint32_t irq_status;
Jamie Iles9589bf52011-05-06 15:28:56 +01001165 uint32_t irq_mask = INTR_STATUS__ECC_TRANSACTION_DONE |
1166 INTR_STATUS__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +01001167 bool check_erased_page = false;
1168
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001169 if (page != denali->page) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001170 dev_err(denali->dev,
1171 "IN %s: page %d is not equal to denali->page %d",
1172 __func__, page, denali->page);
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001173 BUG();
1174 }
1175
Jason Robertsce082592010-05-13 15:57:33 +01001176 setup_ecc_for_xfer(denali, true, false);
1177
David Woodhouseaadff492010-05-13 16:12:43 +01001178 denali_enable_dma(denali, true);
Jamie Iles84457942011-05-06 15:28:55 +01001179 dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001180
1181 clear_interrupts(denali);
David Woodhouseaadff492010-05-13 16:12:43 +01001182 denali_setup_dma(denali, DENALI_READ);
Jason Robertsce082592010-05-13 15:57:33 +01001183
1184 /* wait for operation to complete */
1185 irq_status = wait_for_irq(denali, irq_mask);
1186
Jamie Iles84457942011-05-06 15:28:55 +01001187 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001188
1189 memcpy(buf, denali->buf.buf, mtd->writesize);
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001190
Mike Dunn3f91e942012-04-25 12:06:09 -07001191 check_erased_page = handle_ecc(denali, buf, irq_status, &max_bitflips);
David Woodhouseaadff492010-05-13 16:12:43 +01001192 denali_enable_dma(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +01001193
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001194 if (check_erased_page) {
Jason Robertsce082592010-05-13 15:57:33 +01001195 read_oob_data(&denali->mtd, chip->oob_poi, denali->page);
1196
1197 /* check ECC failures that may have occurred on erased pages */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001198 if (check_erased_page) {
Jason Robertsce082592010-05-13 15:57:33 +01001199 if (!is_erased(buf, denali->mtd.writesize))
Jason Robertsce082592010-05-13 15:57:33 +01001200 denali->mtd.ecc_stats.failed++;
Jason Robertsce082592010-05-13 15:57:33 +01001201 if (!is_erased(buf, denali->mtd.oobsize))
Jason Robertsce082592010-05-13 15:57:33 +01001202 denali->mtd.ecc_stats.failed++;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001203 }
Jason Robertsce082592010-05-13 15:57:33 +01001204 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001205 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +01001206}
1207
1208static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001209 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001210{
1211 struct denali_nand_info *denali = mtd_to_denali(mtd);
Jason Robertsce082592010-05-13 15:57:33 +01001212 dma_addr_t addr = denali->buf.dma_buf;
1213 size_t size = denali->mtd.writesize + denali->mtd.oobsize;
Jamie Iles9589bf52011-05-06 15:28:56 +01001214 uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001215
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001216 if (page != denali->page) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001217 dev_err(denali->dev,
1218 "IN %s: page %d is not equal to denali->page %d",
1219 __func__, page, denali->page);
Chuanxiao Dong7d8a26f2010-08-11 18:19:23 +08001220 BUG();
1221 }
1222
Jason Robertsce082592010-05-13 15:57:33 +01001223 setup_ecc_for_xfer(denali, false, true);
David Woodhouseaadff492010-05-13 16:12:43 +01001224 denali_enable_dma(denali, true);
Jason Robertsce082592010-05-13 15:57:33 +01001225
Jamie Iles84457942011-05-06 15:28:55 +01001226 dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001227
1228 clear_interrupts(denali);
David Woodhouseaadff492010-05-13 16:12:43 +01001229 denali_setup_dma(denali, DENALI_READ);
Jason Robertsce082592010-05-13 15:57:33 +01001230
1231 /* wait for operation to complete */
Brian Norrisba5f2bc2014-09-19 09:37:19 -07001232 wait_for_irq(denali, irq_mask);
Jason Robertsce082592010-05-13 15:57:33 +01001233
Jamie Iles84457942011-05-06 15:28:55 +01001234 dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
Jason Robertsce082592010-05-13 15:57:33 +01001235
David Woodhouseaadff492010-05-13 16:12:43 +01001236 denali_enable_dma(denali, false);
Jason Robertsce082592010-05-13 15:57:33 +01001237
1238 memcpy(buf, denali->buf.buf, mtd->writesize);
1239 memcpy(chip->oob_poi, denali->buf.buf + mtd->writesize, mtd->oobsize);
1240
1241 return 0;
1242}
1243
1244static uint8_t denali_read_byte(struct mtd_info *mtd)
1245{
1246 struct denali_nand_info *denali = mtd_to_denali(mtd);
1247 uint8_t result = 0xff;
1248
1249 if (denali->buf.head < denali->buf.tail)
Jason Robertsce082592010-05-13 15:57:33 +01001250 result = denali->buf.buf[denali->buf.head++];
Jason Robertsce082592010-05-13 15:57:33 +01001251
Jason Robertsce082592010-05-13 15:57:33 +01001252 return result;
1253}
1254
1255static void denali_select_chip(struct mtd_info *mtd, int chip)
1256{
1257 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +08001258
Jason Robertsce082592010-05-13 15:57:33 +01001259 spin_lock_irq(&denali->irq_lock);
1260 denali->flash_bank = chip;
1261 spin_unlock_irq(&denali->irq_lock);
1262}
1263
1264static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
1265{
1266 struct denali_nand_info *denali = mtd_to_denali(mtd);
1267 int status = denali->status;
Masahiro Yamada81254502014-09-16 20:04:25 +09001268
Jason Robertsce082592010-05-13 15:57:33 +01001269 denali->status = 0;
1270
Jason Robertsce082592010-05-13 15:57:33 +01001271 return status;
1272}
1273
Brian Norris49c50b92014-05-06 16:02:19 -07001274static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +01001275{
1276 struct denali_nand_info *denali = mtd_to_denali(mtd);
1277
Masahiro Yamada5637b692014-09-09 11:01:52 +09001278 uint32_t cmd, irq_status;
Jason Robertsce082592010-05-13 15:57:33 +01001279
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001280 clear_interrupts(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001281
1282 /* setup page read request for access type */
1283 cmd = MODE_10 | BANK(denali->flash_bank) | page;
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001284 index_addr(denali, cmd, 0x1);
Jason Robertsce082592010-05-13 15:57:33 +01001285
1286 /* wait for erase to complete or failure to occur */
Jamie Iles9589bf52011-05-06 15:28:56 +01001287 irq_status = wait_for_irq(denali, INTR_STATUS__ERASE_COMP |
1288 INTR_STATUS__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +01001289
Masahiro Yamada7d14ecd2014-09-16 20:04:24 +09001290 return irq_status & INTR_STATUS__ERASE_FAIL ? NAND_STATUS_FAIL : PASS;
Jason Robertsce082592010-05-13 15:57:33 +01001291}
1292
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001293static void denali_cmdfunc(struct mtd_info *mtd, unsigned int cmd, int col,
Jason Robertsce082592010-05-13 15:57:33 +01001294 int page)
1295{
1296 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001297 uint32_t addr, id;
1298 int i;
Jason Robertsce082592010-05-13 15:57:33 +01001299
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001300 switch (cmd) {
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001301 case NAND_CMD_PAGEPROG:
1302 break;
1303 case NAND_CMD_STATUS:
1304 read_status(denali);
1305 break;
1306 case NAND_CMD_READID:
Florian Fainelli42af8b52010-08-30 18:32:20 +02001307 case NAND_CMD_PARAM:
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001308 reset_buf(denali);
Masahiro Yamada43914a22014-09-09 11:01:51 +09001309 /*
1310 * sometimes ManufactureId read from register is not right
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001311 * e.g. some of Micron MT29F32G08QAA MLC NAND chips
1312 * So here we send READID cmd to NAND insteand
Masahiro Yamada43914a22014-09-09 11:01:51 +09001313 */
Masahiro Yamada3157d1e2014-09-09 11:01:53 +09001314 addr = MODE_11 | BANK(denali->flash_bank);
1315 index_addr(denali, addr | 0, 0x90);
Enrico Jorns9c07d092015-09-18 10:02:41 +02001316 index_addr(denali, addr | 1, col);
grmoore@altera.comd68a5c32014-06-23 14:21:10 -05001317 for (i = 0; i < 8; i++) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001318 index_addr_read_data(denali, addr | 2, &id);
Chuanxiao Dongef41e1b2010-08-06 00:48:49 +08001319 write_byte_to_buf(denali, id);
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001320 }
1321 break;
1322 case NAND_CMD_READ0:
1323 case NAND_CMD_SEQIN:
1324 denali->page = page;
1325 break;
1326 case NAND_CMD_RESET:
1327 reset_bank(denali);
1328 break;
1329 case NAND_CMD_READOOB:
1330 /* TODO: Read OOB data */
1331 break;
1332 default:
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001333 pr_err(": unsupported command received 0x%x\n", cmd);
Chuanxiao Donga99d1792010-07-27 11:32:21 +08001334 break;
Jason Robertsce082592010-05-13 15:57:33 +01001335 }
1336}
Jason Robertsce082592010-05-13 15:57:33 +01001337/* end NAND core entry points */
1338
1339/* Initialization code to bring the device up to a known good state */
1340static void denali_hw_init(struct denali_nand_info *denali)
1341{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001342 /*
1343 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001344 * writing ECC code in OOB, this register may be already
1345 * set by firmware. So we read this value out.
1346 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001347 */
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001348 denali->bbtskipbytes = ioread32(denali->flash_reg +
1349 SPARE_AREA_SKIP_BYTES);
Jamie Ilesbc27ede2011-06-06 17:11:34 +01001350 detect_max_banks(denali);
Chuanxiao Dongeda936e2010-07-27 14:17:37 +08001351 denali_nand_reset(denali);
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001352 iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED);
1353 iowrite32(CHIP_EN_DONT_CARE__FLAG,
Chuanxiao Dongbdca6da2010-07-27 11:28:09 +08001354 denali->flash_reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001355
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001356 iowrite32(0xffff, denali->flash_reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001357
1358 /* Should set value for these registers when init */
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001359 iowrite32(0, denali->flash_reg + TWO_ROW_ADDR_CYCLES);
1360 iowrite32(1, denali->flash_reg + ECC_ENABLE);
Chuanxiao Dong5eab6aaa2010-08-12 10:07:18 +08001361 denali_nand_timing_set(denali);
1362 denali_irq_init(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001363}
1364
Masahiro Yamada43914a22014-09-09 11:01:51 +09001365/*
1366 * Althogh controller spec said SLC ECC is forceb to be 4bit,
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001367 * but denali controller in MRST only support 15bit and 8bit ECC
1368 * correction
Masahiro Yamada43914a22014-09-09 11:01:51 +09001369 */
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001370#define ECC_8BITS 14
1371static struct nand_ecclayout nand_8bit_oob = {
1372 .eccbytes = 14,
Jason Robertsce082592010-05-13 15:57:33 +01001373};
1374
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001375#define ECC_15BITS 26
1376static struct nand_ecclayout nand_15bit_oob = {
1377 .eccbytes = 26,
Jason Robertsce082592010-05-13 15:57:33 +01001378};
1379
1380static uint8_t bbt_pattern[] = {'B', 'b', 't', '0' };
1381static uint8_t mirror_pattern[] = {'1', 't', 'b', 'B' };
1382
1383static struct nand_bbt_descr bbt_main_descr = {
1384 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1385 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1386 .offs = 8,
1387 .len = 4,
1388 .veroffs = 12,
1389 .maxblocks = 4,
1390 .pattern = bbt_pattern,
1391};
1392
1393static struct nand_bbt_descr bbt_mirror_descr = {
1394 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1395 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1396 .offs = 8,
1397 .len = 4,
1398 .veroffs = 12,
1399 .maxblocks = 4,
1400 .pattern = mirror_pattern,
1401};
1402
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001403/* initialize driver data structures */
Brian Norris8c519432013-08-10 22:57:30 -07001404static void denali_drv_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001405{
1406 denali->idx = 0;
1407
1408 /* setup interrupt handler */
Masahiro Yamada43914a22014-09-09 11:01:51 +09001409 /*
1410 * the completion object will be used to notify
1411 * the callee that the interrupt is done
1412 */
Jason Robertsce082592010-05-13 15:57:33 +01001413 init_completion(&denali->complete);
1414
Masahiro Yamada43914a22014-09-09 11:01:51 +09001415 /*
1416 * the spinlock will be used to synchronize the ISR with any
1417 * element that might be access shared data (interrupt status)
1418 */
Jason Robertsce082592010-05-13 15:57:33 +01001419 spin_lock_init(&denali->irq_lock);
1420
1421 /* indicate that MTD has not selected a valid bank yet */
1422 denali->flash_bank = CHIP_SELECT_INVALID;
1423
1424 /* initialize our irq_status variable to indicate no interrupts */
1425 denali->irq_status = 0;
1426}
1427
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001428int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001429{
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001430 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001431
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001432 if (denali->platform == INTEL_CE4100) {
Masahiro Yamada43914a22014-09-09 11:01:51 +09001433 /*
1434 * Due to a silicon limitation, we can only support
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001435 * ONFI timing mode 1 and below.
1436 */
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001437 if (onfi_timing_mode < -1 || onfi_timing_mode > 1) {
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001438 pr_err("Intel CE4100 only supports ONFI timing mode 1 or below\n");
1439 return -EINVAL;
Jason Robertsce082592010-05-13 15:57:33 +01001440 }
1441 }
1442
Huang Shijiee07caa32013-12-21 00:02:28 +08001443 /* allocate a temporary buffer for nand_scan_ident() */
1444 denali->buf.buf = devm_kzalloc(denali->dev, PAGE_SIZE,
1445 GFP_DMA | GFP_KERNEL);
1446 if (!denali->buf.buf)
1447 return -ENOMEM;
Jason Robertsce082592010-05-13 15:57:33 +01001448
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001449 denali->mtd.dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001450 denali_hw_init(denali);
1451 denali_drv_init(denali);
1452
Masahiro Yamada43914a22014-09-09 11:01:51 +09001453 /*
1454 * denali_isr register is done after all the hardware
1455 * initilization is finished
1456 */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001457 if (request_irq(denali->irq, denali_isr, IRQF_SHARED,
Jason Robertsce082592010-05-13 15:57:33 +01001458 DENALI_NAND_NAME, denali)) {
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001459 pr_err("Spectra: Unable to allocate IRQ\n");
1460 return -ENODEV;
Jason Robertsce082592010-05-13 15:57:33 +01001461 }
1462
1463 /* now that our ISR is registered, we can enable interrupts */
Chuanxiao Dongeda936e2010-07-27 14:17:37 +08001464 denali_set_intr_modes(denali, true);
Chuanxiao Dong5eab6aaa2010-08-12 10:07:18 +08001465 denali->mtd.name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001466 denali->mtd.owner = THIS_MODULE;
1467 denali->mtd.priv = &denali->nand;
1468
1469 /* register the driver with the NAND core subsystem */
1470 denali->nand.select_chip = denali_select_chip;
1471 denali->nand.cmdfunc = denali_cmdfunc;
1472 denali->nand.read_byte = denali_read_byte;
1473 denali->nand.waitfunc = denali_waitfunc;
1474
Masahiro Yamada43914a22014-09-09 11:01:51 +09001475 /*
1476 * scan for NAND devices attached to the controller
Jason Robertsce082592010-05-13 15:57:33 +01001477 * this is the first stage in a two step process to register
Masahiro Yamada43914a22014-09-09 11:01:51 +09001478 * with the nand subsystem
1479 */
Jamie Ilesc89eeda2011-05-06 15:28:57 +01001480 if (nand_scan_ident(&denali->mtd, denali->max_banks, NULL)) {
Jason Robertsce082592010-05-13 15:57:33 +01001481 ret = -ENXIO;
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001482 goto failed_req_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001483 }
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001484
Huang Shijiee07caa32013-12-21 00:02:28 +08001485 /* allocate the right size buffer now */
1486 devm_kfree(denali->dev, denali->buf.buf);
1487 denali->buf.buf = devm_kzalloc(denali->dev,
1488 denali->mtd.writesize + denali->mtd.oobsize,
1489 GFP_KERNEL);
1490 if (!denali->buf.buf) {
1491 ret = -ENOMEM;
1492 goto failed_req_irq;
1493 }
1494
1495 /* Is 32-bit DMA supported? */
1496 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(32));
1497 if (ret) {
1498 pr_err("Spectra: no usable DMA configuration\n");
1499 goto failed_req_irq;
1500 }
1501
1502 denali->buf.dma_buf = dma_map_single(denali->dev, denali->buf.buf,
1503 denali->mtd.writesize + denali->mtd.oobsize,
1504 DMA_BIDIRECTIONAL);
1505 if (dma_mapping_error(denali->dev, denali->buf.dma_buf)) {
1506 dev_err(denali->dev, "Spectra: failed to map DMA buffer\n");
1507 ret = -EIO;
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001508 goto failed_req_irq;
Chuanxiao.Dong66406522010-08-06 18:48:21 +08001509 }
1510
Masahiro Yamada43914a22014-09-09 11:01:51 +09001511 /*
1512 * support for multi nand
1513 * MTD known nothing about multi nand, so we should tell it
1514 * the real pagesize and anything necessery
Chuanxiao Dong08b9ab92010-08-06 18:19:09 +08001515 */
1516 denali->devnum = ioread32(denali->flash_reg + DEVICES_CONNECTED);
1517 denali->nand.chipsize <<= (denali->devnum - 1);
1518 denali->nand.page_shift += (denali->devnum - 1);
1519 denali->nand.pagemask = (denali->nand.chipsize >>
1520 denali->nand.page_shift) - 1;
1521 denali->nand.bbt_erase_shift += (denali->devnum - 1);
1522 denali->nand.phys_erase_shift = denali->nand.bbt_erase_shift;
1523 denali->nand.chip_shift += (denali->devnum - 1);
1524 denali->mtd.writesize <<= (denali->devnum - 1);
1525 denali->mtd.oobsize <<= (denali->devnum - 1);
1526 denali->mtd.erasesize <<= (denali->devnum - 1);
1527 denali->mtd.size = denali->nand.numchips * denali->nand.chipsize;
1528 denali->bbtskipbytes *= denali->devnum;
1529
Masahiro Yamada43914a22014-09-09 11:01:51 +09001530 /*
1531 * second stage of the NAND scan
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001532 * this stage requires information regarding ECC and
Masahiro Yamada43914a22014-09-09 11:01:51 +09001533 * bad block management.
1534 */
Jason Robertsce082592010-05-13 15:57:33 +01001535
1536 /* Bad block management */
1537 denali->nand.bbt_td = &bbt_main_descr;
1538 denali->nand.bbt_md = &bbt_mirror_descr;
1539
1540 /* skip the scan for now until we have OOB read and write support */
Brian Norrisbb9ebd42011-05-31 16:31:23 -07001541 denali->nand.bbt_options |= NAND_BBT_USE_FLASH;
Brian Norrisa40f7342011-05-31 16:31:22 -07001542 denali->nand.options |= NAND_SKIP_BBTSCAN;
Jason Robertsce082592010-05-13 15:57:33 +01001543 denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
1544
Graham Moored99d7282015-01-14 09:38:50 -06001545 /* no subpage writes on denali */
1546 denali->nand.options |= NAND_NO_SUBPAGE_WRITE;
1547
Masahiro Yamada43914a22014-09-09 11:01:51 +09001548 /*
1549 * Denali Controller only support 15bit and 8bit ECC in MRST,
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001550 * so just let controller do 15bit ECC for MLC and 8bit ECC for
1551 * SLC if possible.
1552 * */
Huang Shijie1d0ed692013-09-25 14:58:10 +08001553 if (!nand_is_slc(&denali->nand) &&
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001554 (denali->mtd.oobsize > (denali->bbtskipbytes +
1555 ECC_15BITS * (denali->mtd.writesize /
1556 ECC_SECTOR_SIZE)))) {
1557 /* if MLC OOB size is large enough, use 15bit ECC*/
Mike Dunn6a918ba2012-03-11 14:21:11 -07001558 denali->nand.ecc.strength = 15;
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001559 denali->nand.ecc.layout = &nand_15bit_oob;
1560 denali->nand.ecc.bytes = ECC_15BITS;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001561 iowrite32(15, denali->flash_reg + ECC_CORRECTION);
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001562 } else if (denali->mtd.oobsize < (denali->bbtskipbytes +
1563 ECC_8BITS * (denali->mtd.writesize /
1564 ECC_SECTOR_SIZE))) {
Masahiro Yamada81254502014-09-16 20:04:25 +09001565 pr_err("Your NAND chip OOB is not large enough to contain 8bit ECC correction codes");
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001566 goto failed_req_irq;
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001567 } else {
Mike Dunn6a918ba2012-03-11 14:21:11 -07001568 denali->nand.ecc.strength = 8;
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001569 denali->nand.ecc.layout = &nand_8bit_oob;
1570 denali->nand.ecc.bytes = ECC_8BITS;
Chuanxiao Dong24c3fa32010-08-09 23:59:23 +08001571 iowrite32(8, denali->flash_reg + ECC_CORRECTION);
Jason Robertsce082592010-05-13 15:57:33 +01001572 }
1573
Chuanxiao Dong08b9ab92010-08-06 18:19:09 +08001574 denali->nand.ecc.bytes *= denali->devnum;
Mike Dunn6a918ba2012-03-11 14:21:11 -07001575 denali->nand.ecc.strength *= denali->devnum;
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001576 denali->nand.ecc.layout->eccbytes *=
1577 denali->mtd.writesize / ECC_SECTOR_SIZE;
1578 denali->nand.ecc.layout->oobfree[0].offset =
1579 denali->bbtskipbytes + denali->nand.ecc.layout->eccbytes;
1580 denali->nand.ecc.layout->oobfree[0].length =
1581 denali->mtd.oobsize - denali->nand.ecc.layout->eccbytes -
1582 denali->bbtskipbytes;
1583
Masahiro Yamada43914a22014-09-09 11:01:51 +09001584 /*
1585 * Let driver know the total blocks number and how many blocks
1586 * contained by each nand chip. blksperchip will help driver to
1587 * know how many blocks is taken by FW.
1588 */
Masahiro Yamada81254502014-09-16 20:04:25 +09001589 denali->totalblks = denali->mtd.size >> denali->nand.phys_erase_shift;
Chuanxiao.Dong66406522010-08-06 18:48:21 +08001590 denali->blksperchip = denali->totalblks / denali->nand.numchips;
1591
Jason Robertsce082592010-05-13 15:57:33 +01001592 /* override the default read operations */
Chuanxiao Dong08b9ab92010-08-06 18:19:09 +08001593 denali->nand.ecc.size = ECC_SECTOR_SIZE * denali->devnum;
Jason Robertsce082592010-05-13 15:57:33 +01001594 denali->nand.ecc.read_page = denali_read_page;
1595 denali->nand.ecc.read_page_raw = denali_read_page_raw;
1596 denali->nand.ecc.write_page = denali_write_page;
1597 denali->nand.ecc.write_page_raw = denali_write_page_raw;
1598 denali->nand.ecc.read_oob = denali_read_oob;
1599 denali->nand.ecc.write_oob = denali_write_oob;
Brian Norris49c50b92014-05-06 16:02:19 -07001600 denali->nand.erase = denali_erase;
Jason Robertsce082592010-05-13 15:57:33 +01001601
Chuanxiao Dong345b1d32010-07-27 10:41:53 +08001602 if (nand_scan_tail(&denali->mtd)) {
Jason Robertsce082592010-05-13 15:57:33 +01001603 ret = -ENXIO;
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001604 goto failed_req_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001605 }
1606
Jamie Ilesee0e87b2011-05-23 10:23:40 +01001607 ret = mtd_device_register(&denali->mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001608 if (ret) {
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001609 dev_err(denali->dev, "Spectra: Failed to register MTD: %d\n",
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +08001610 ret);
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001611 goto failed_req_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001612 }
1613 return 0;
1614
Chuanxiao Dong5c0eb902010-08-09 18:37:00 +08001615failed_req_irq:
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001616 denali_irq_cleanup(denali->irq, denali);
1617
Jason Robertsce082592010-05-13 15:57:33 +01001618 return ret;
1619}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001620EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001621
1622/* driver exit point */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001623void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001624{
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001625 denali_irq_cleanup(denali->irq, denali);
Huang Shijiee07caa32013-12-21 00:02:28 +08001626 dma_unmap_single(denali->dev, denali->buf.dma_buf,
Masahiro Yamada81254502014-09-16 20:04:25 +09001627 denali->mtd.writesize + denali->mtd.oobsize,
1628 DMA_BIDIRECTIONAL);
Jason Robertsce082592010-05-13 15:57:33 +01001629}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001630EXPORT_SYMBOL(denali_remove);